annotate f103c8/Drivers/CMSIS/Include/core_cm4.h @ 3:3d9705e842f8

working on rcc and bus
author cin
date Wed, 18 Jan 2017 01:07:59 +0300
parents 0c59e7a7782a
children
Ignore whitespace changes - Everywhere: Within whitespace: At end of lines:
rev   line source
2
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1 /**************************************************************************//**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
2 * @file core_cm4.h
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
3 * @brief CMSIS Cortex-M4 Core Peripheral Access Layer Header File
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
4 * @version V4.30
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
5 * @date 20. October 2015
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
6 ******************************************************************************/
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
7 /* Copyright (c) 2009 - 2015 ARM LIMITED
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
8
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
9 All rights reserved.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
10 Redistribution and use in source and binary forms, with or without
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
11 modification, are permitted provided that the following conditions are met:
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
12 - Redistributions of source code must retain the above copyright
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
13 notice, this list of conditions and the following disclaimer.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
14 - Redistributions in binary form must reproduce the above copyright
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
15 notice, this list of conditions and the following disclaimer in the
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
16 documentation and/or other materials provided with the distribution.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
17 - Neither the name of ARM nor the names of its contributors may be used
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
18 to endorse or promote products derived from this software without
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
19 specific prior written permission.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
20 *
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
21 THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
22 AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
23 IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
24 ARE DISCLAIMED. IN NO EVENT SHALL COPYRIGHT HOLDERS AND CONTRIBUTORS BE
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
25 LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
26 CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
27 SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
28 INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
29 CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
30 ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
31 POSSIBILITY OF SUCH DAMAGE.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
32 ---------------------------------------------------------------------------*/
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
33
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
34
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
35 #if defined ( __ICCARM__ )
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
36 #pragma system_include /* treat file as system include file for MISRA check */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
37 #elif defined(__ARMCC_VERSION) && (__ARMCC_VERSION >= 6010050)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
38 #pragma clang system_header /* treat file as system include file */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
39 #endif
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
40
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
41 #ifndef __CORE_CM4_H_GENERIC
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
42 #define __CORE_CM4_H_GENERIC
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
43
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
44 #include <stdint.h>
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
45
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
46 #ifdef __cplusplus
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
47 extern "C" {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
48 #endif
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
49
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
50 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
51 \page CMSIS_MISRA_Exceptions MISRA-C:2004 Compliance Exceptions
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
52 CMSIS violates the following MISRA-C:2004 rules:
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
53
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
54 \li Required Rule 8.5, object/function definition in header file.<br>
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
55 Function definitions in header files are used to allow 'inlining'.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
56
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
57 \li Required Rule 18.4, declaration of union type or object of union type: '{...}'.<br>
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
58 Unions are used for effective representation of core registers.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
59
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
60 \li Advisory Rule 19.7, Function-like macro defined.<br>
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
61 Function-like macros are used to allow more efficient code.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
62 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
63
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
64
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
65 /*******************************************************************************
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
66 * CMSIS definitions
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
67 ******************************************************************************/
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
68 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
69 \ingroup Cortex_M4
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
70 @{
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
71 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
72
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
73 /* CMSIS CM4 definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
74 #define __CM4_CMSIS_VERSION_MAIN (0x04U) /*!< [31:16] CMSIS HAL main version */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
75 #define __CM4_CMSIS_VERSION_SUB (0x1EU) /*!< [15:0] CMSIS HAL sub version */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
76 #define __CM4_CMSIS_VERSION ((__CM4_CMSIS_VERSION_MAIN << 16U) | \
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
77 __CM4_CMSIS_VERSION_SUB ) /*!< CMSIS HAL version number */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
78
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
79 #define __CORTEX_M (0x04U) /*!< Cortex-M Core */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
80
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
81
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
82 #if defined ( __CC_ARM )
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
83 #define __ASM __asm /*!< asm keyword for ARM Compiler */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
84 #define __INLINE __inline /*!< inline keyword for ARM Compiler */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
85 #define __STATIC_INLINE static __inline
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
86
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
87 #elif defined(__ARMCC_VERSION) && (__ARMCC_VERSION >= 6010050)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
88 #define __ASM __asm /*!< asm keyword for ARM Compiler */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
89 #define __INLINE __inline /*!< inline keyword for ARM Compiler */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
90 #define __STATIC_INLINE static __inline
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
91
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
92 #elif defined ( __GNUC__ )
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
93 #define __ASM __asm /*!< asm keyword for GNU Compiler */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
94 #define __INLINE inline /*!< inline keyword for GNU Compiler */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
95 #define __STATIC_INLINE static inline
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
96
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
97 #elif defined ( __ICCARM__ )
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
98 #define __ASM __asm /*!< asm keyword for IAR Compiler */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
99 #define __INLINE inline /*!< inline keyword for IAR Compiler. Only available in High optimization mode! */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
100 #define __STATIC_INLINE static inline
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
101
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
102 #elif defined ( __TMS470__ )
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
103 #define __ASM __asm /*!< asm keyword for TI CCS Compiler */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
104 #define __STATIC_INLINE static inline
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
105
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
106 #elif defined ( __TASKING__ )
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
107 #define __ASM __asm /*!< asm keyword for TASKING Compiler */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
108 #define __INLINE inline /*!< inline keyword for TASKING Compiler */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
109 #define __STATIC_INLINE static inline
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
110
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
111 #elif defined ( __CSMC__ )
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
112 #define __packed
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
113 #define __ASM _asm /*!< asm keyword for COSMIC Compiler */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
114 #define __INLINE inline /*!< inline keyword for COSMIC Compiler. Use -pc99 on compile line */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
115 #define __STATIC_INLINE static inline
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
116
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
117 #else
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
118 #error Unknown compiler
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
119 #endif
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
120
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
121 /** __FPU_USED indicates whether an FPU is used or not.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
122 For this, __FPU_PRESENT has to be checked prior to making use of FPU specific registers and functions.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
123 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
124 #if defined ( __CC_ARM )
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
125 #if defined __TARGET_FPU_VFP
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
126 #if (__FPU_PRESENT == 1U)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
127 #define __FPU_USED 1U
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
128 #else
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
129 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
130 #define __FPU_USED 0U
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
131 #endif
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
132 #else
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
133 #define __FPU_USED 0U
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
134 #endif
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
135
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
136 #elif defined(__ARMCC_VERSION) && (__ARMCC_VERSION >= 6010050)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
137 #if defined __ARM_PCS_VFP
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
138 #if (__FPU_PRESENT == 1)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
139 #define __FPU_USED 1U
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
140 #else
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
141 #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
142 #define __FPU_USED 0U
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
143 #endif
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
144 #else
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
145 #define __FPU_USED 0U
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
146 #endif
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
147
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
148 #elif defined ( __GNUC__ )
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
149 #if defined (__VFP_FP__) && !defined(__SOFTFP__)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
150 #if (__FPU_PRESENT == 1U)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
151 #define __FPU_USED 1U
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
152 #else
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
153 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
154 #define __FPU_USED 0U
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
155 #endif
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
156 #else
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
157 #define __FPU_USED 0U
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
158 #endif
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
159
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
160 #elif defined ( __ICCARM__ )
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
161 #if defined __ARMVFP__
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
162 #if (__FPU_PRESENT == 1U)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
163 #define __FPU_USED 1U
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
164 #else
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
165 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
166 #define __FPU_USED 0U
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
167 #endif
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
168 #else
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
169 #define __FPU_USED 0U
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
170 #endif
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
171
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
172 #elif defined ( __TMS470__ )
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
173 #if defined __TI_VFP_SUPPORT__
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
174 #if (__FPU_PRESENT == 1U)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
175 #define __FPU_USED 1U
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
176 #else
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
177 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
178 #define __FPU_USED 0U
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
179 #endif
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
180 #else
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
181 #define __FPU_USED 0U
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
182 #endif
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
183
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
184 #elif defined ( __TASKING__ )
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
185 #if defined __FPU_VFP__
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
186 #if (__FPU_PRESENT == 1U)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
187 #define __FPU_USED 1U
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
188 #else
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
189 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
190 #define __FPU_USED 0U
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
191 #endif
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
192 #else
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
193 #define __FPU_USED 0U
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
194 #endif
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
195
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
196 #elif defined ( __CSMC__ )
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
197 #if ( __CSMC__ & 0x400U)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
198 #if (__FPU_PRESENT == 1U)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
199 #define __FPU_USED 1U
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
200 #else
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
201 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
202 #define __FPU_USED 0U
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
203 #endif
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
204 #else
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
205 #define __FPU_USED 0U
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
206 #endif
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
207
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
208 #endif
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
209
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
210 #include "core_cmInstr.h" /* Core Instruction Access */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
211 #include "core_cmFunc.h" /* Core Function Access */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
212 #include "core_cmSimd.h" /* Compiler specific SIMD Intrinsics */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
213
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
214 #ifdef __cplusplus
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
215 }
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
216 #endif
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
217
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
218 #endif /* __CORE_CM4_H_GENERIC */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
219
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
220 #ifndef __CMSIS_GENERIC
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
221
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
222 #ifndef __CORE_CM4_H_DEPENDANT
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
223 #define __CORE_CM4_H_DEPENDANT
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
224
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
225 #ifdef __cplusplus
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
226 extern "C" {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
227 #endif
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
228
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
229 /* check device defines and use defaults */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
230 #if defined __CHECK_DEVICE_DEFINES
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
231 #ifndef __CM4_REV
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
232 #define __CM4_REV 0x0000U
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
233 #warning "__CM4_REV not defined in device header file; using default!"
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
234 #endif
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
235
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
236 #ifndef __FPU_PRESENT
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
237 #define __FPU_PRESENT 0U
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
238 #warning "__FPU_PRESENT not defined in device header file; using default!"
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
239 #endif
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
240
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
241 #ifndef __MPU_PRESENT
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
242 #define __MPU_PRESENT 0U
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
243 #warning "__MPU_PRESENT not defined in device header file; using default!"
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
244 #endif
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
245
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
246 #ifndef __NVIC_PRIO_BITS
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
247 #define __NVIC_PRIO_BITS 4U
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
248 #warning "__NVIC_PRIO_BITS not defined in device header file; using default!"
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
249 #endif
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
250
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
251 #ifndef __Vendor_SysTickConfig
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
252 #define __Vendor_SysTickConfig 0U
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
253 #warning "__Vendor_SysTickConfig not defined in device header file; using default!"
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
254 #endif
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
255 #endif
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
256
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
257 /* IO definitions (access restrictions to peripheral registers) */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
258 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
259 \defgroup CMSIS_glob_defs CMSIS Global Defines
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
260
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
261 <strong>IO Type Qualifiers</strong> are used
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
262 \li to specify the access to peripheral variables.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
263 \li for automatic generation of peripheral register debug information.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
264 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
265 #ifdef __cplusplus
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
266 #define __I volatile /*!< Defines 'read only' permissions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
267 #else
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
268 #define __I volatile const /*!< Defines 'read only' permissions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
269 #endif
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
270 #define __O volatile /*!< Defines 'write only' permissions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
271 #define __IO volatile /*!< Defines 'read / write' permissions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
272
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
273 /* following defines should be used for structure members */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
274 #define __IM volatile const /*! Defines 'read only' structure member permissions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
275 #define __OM volatile /*! Defines 'write only' structure member permissions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
276 #define __IOM volatile /*! Defines 'read / write' structure member permissions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
277
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
278 /*@} end of group Cortex_M4 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
279
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
280
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
281
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
282 /*******************************************************************************
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
283 * Register Abstraction
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
284 Core Register contain:
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
285 - Core Register
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
286 - Core NVIC Register
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
287 - Core SCB Register
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
288 - Core SysTick Register
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
289 - Core Debug Register
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
290 - Core MPU Register
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
291 - Core FPU Register
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
292 ******************************************************************************/
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
293 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
294 \defgroup CMSIS_core_register Defines and Type Definitions
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
295 \brief Type definitions and defines for Cortex-M processor based devices.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
296 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
297
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
298 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
299 \ingroup CMSIS_core_register
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
300 \defgroup CMSIS_CORE Status and Control Registers
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
301 \brief Core Register type definitions.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
302 @{
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
303 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
304
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
305 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
306 \brief Union type to access the Application Program Status Register (APSR).
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
307 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
308 typedef union
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
309 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
310 struct
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
311 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
312 uint32_t _reserved0:16; /*!< bit: 0..15 Reserved */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
313 uint32_t GE:4; /*!< bit: 16..19 Greater than or Equal flags */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
314 uint32_t _reserved1:7; /*!< bit: 20..26 Reserved */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
315 uint32_t Q:1; /*!< bit: 27 Saturation condition flag */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
316 uint32_t V:1; /*!< bit: 28 Overflow condition code flag */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
317 uint32_t C:1; /*!< bit: 29 Carry condition code flag */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
318 uint32_t Z:1; /*!< bit: 30 Zero condition code flag */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
319 uint32_t N:1; /*!< bit: 31 Negative condition code flag */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
320 } b; /*!< Structure used for bit access */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
321 uint32_t w; /*!< Type used for word access */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
322 } APSR_Type;
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
323
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
324 /* APSR Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
325 #define APSR_N_Pos 31U /*!< APSR: N Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
326 #define APSR_N_Msk (1UL << APSR_N_Pos) /*!< APSR: N Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
327
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
328 #define APSR_Z_Pos 30U /*!< APSR: Z Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
329 #define APSR_Z_Msk (1UL << APSR_Z_Pos) /*!< APSR: Z Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
330
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
331 #define APSR_C_Pos 29U /*!< APSR: C Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
332 #define APSR_C_Msk (1UL << APSR_C_Pos) /*!< APSR: C Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
333
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
334 #define APSR_V_Pos 28U /*!< APSR: V Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
335 #define APSR_V_Msk (1UL << APSR_V_Pos) /*!< APSR: V Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
336
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
337 #define APSR_Q_Pos 27U /*!< APSR: Q Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
338 #define APSR_Q_Msk (1UL << APSR_Q_Pos) /*!< APSR: Q Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
339
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
340 #define APSR_GE_Pos 16U /*!< APSR: GE Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
341 #define APSR_GE_Msk (0xFUL << APSR_GE_Pos) /*!< APSR: GE Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
342
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
343
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
344 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
345 \brief Union type to access the Interrupt Program Status Register (IPSR).
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
346 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
347 typedef union
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
348 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
349 struct
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
350 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
351 uint32_t ISR:9; /*!< bit: 0.. 8 Exception number */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
352 uint32_t _reserved0:23; /*!< bit: 9..31 Reserved */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
353 } b; /*!< Structure used for bit access */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
354 uint32_t w; /*!< Type used for word access */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
355 } IPSR_Type;
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
356
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
357 /* IPSR Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
358 #define IPSR_ISR_Pos 0U /*!< IPSR: ISR Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
359 #define IPSR_ISR_Msk (0x1FFUL /*<< IPSR_ISR_Pos*/) /*!< IPSR: ISR Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
360
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
361
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
362 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
363 \brief Union type to access the Special-Purpose Program Status Registers (xPSR).
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
364 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
365 typedef union
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
366 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
367 struct
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
368 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
369 uint32_t ISR:9; /*!< bit: 0.. 8 Exception number */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
370 uint32_t _reserved0:7; /*!< bit: 9..15 Reserved */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
371 uint32_t GE:4; /*!< bit: 16..19 Greater than or Equal flags */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
372 uint32_t _reserved1:4; /*!< bit: 20..23 Reserved */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
373 uint32_t T:1; /*!< bit: 24 Thumb bit (read 0) */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
374 uint32_t IT:2; /*!< bit: 25..26 saved IT state (read 0) */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
375 uint32_t Q:1; /*!< bit: 27 Saturation condition flag */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
376 uint32_t V:1; /*!< bit: 28 Overflow condition code flag */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
377 uint32_t C:1; /*!< bit: 29 Carry condition code flag */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
378 uint32_t Z:1; /*!< bit: 30 Zero condition code flag */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
379 uint32_t N:1; /*!< bit: 31 Negative condition code flag */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
380 } b; /*!< Structure used for bit access */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
381 uint32_t w; /*!< Type used for word access */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
382 } xPSR_Type;
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
383
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
384 /* xPSR Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
385 #define xPSR_N_Pos 31U /*!< xPSR: N Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
386 #define xPSR_N_Msk (1UL << xPSR_N_Pos) /*!< xPSR: N Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
387
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
388 #define xPSR_Z_Pos 30U /*!< xPSR: Z Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
389 #define xPSR_Z_Msk (1UL << xPSR_Z_Pos) /*!< xPSR: Z Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
390
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
391 #define xPSR_C_Pos 29U /*!< xPSR: C Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
392 #define xPSR_C_Msk (1UL << xPSR_C_Pos) /*!< xPSR: C Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
393
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
394 #define xPSR_V_Pos 28U /*!< xPSR: V Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
395 #define xPSR_V_Msk (1UL << xPSR_V_Pos) /*!< xPSR: V Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
396
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
397 #define xPSR_Q_Pos 27U /*!< xPSR: Q Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
398 #define xPSR_Q_Msk (1UL << xPSR_Q_Pos) /*!< xPSR: Q Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
399
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
400 #define xPSR_IT_Pos 25U /*!< xPSR: IT Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
401 #define xPSR_IT_Msk (3UL << xPSR_IT_Pos) /*!< xPSR: IT Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
402
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
403 #define xPSR_T_Pos 24U /*!< xPSR: T Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
404 #define xPSR_T_Msk (1UL << xPSR_T_Pos) /*!< xPSR: T Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
405
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
406 #define xPSR_GE_Pos 16U /*!< xPSR: GE Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
407 #define xPSR_GE_Msk (0xFUL << xPSR_GE_Pos) /*!< xPSR: GE Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
408
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
409 #define xPSR_ISR_Pos 0U /*!< xPSR: ISR Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
410 #define xPSR_ISR_Msk (0x1FFUL /*<< xPSR_ISR_Pos*/) /*!< xPSR: ISR Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
411
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
412
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
413 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
414 \brief Union type to access the Control Registers (CONTROL).
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
415 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
416 typedef union
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
417 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
418 struct
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
419 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
420 uint32_t nPRIV:1; /*!< bit: 0 Execution privilege in Thread mode */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
421 uint32_t SPSEL:1; /*!< bit: 1 Stack to be used */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
422 uint32_t FPCA:1; /*!< bit: 2 FP extension active flag */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
423 uint32_t _reserved0:29; /*!< bit: 3..31 Reserved */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
424 } b; /*!< Structure used for bit access */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
425 uint32_t w; /*!< Type used for word access */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
426 } CONTROL_Type;
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
427
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
428 /* CONTROL Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
429 #define CONTROL_FPCA_Pos 2U /*!< CONTROL: FPCA Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
430 #define CONTROL_FPCA_Msk (1UL << CONTROL_FPCA_Pos) /*!< CONTROL: FPCA Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
431
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
432 #define CONTROL_SPSEL_Pos 1U /*!< CONTROL: SPSEL Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
433 #define CONTROL_SPSEL_Msk (1UL << CONTROL_SPSEL_Pos) /*!< CONTROL: SPSEL Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
434
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
435 #define CONTROL_nPRIV_Pos 0U /*!< CONTROL: nPRIV Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
436 #define CONTROL_nPRIV_Msk (1UL /*<< CONTROL_nPRIV_Pos*/) /*!< CONTROL: nPRIV Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
437
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
438 /*@} end of group CMSIS_CORE */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
439
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
440
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
441 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
442 \ingroup CMSIS_core_register
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
443 \defgroup CMSIS_NVIC Nested Vectored Interrupt Controller (NVIC)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
444 \brief Type definitions for the NVIC Registers
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
445 @{
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
446 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
447
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
448 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
449 \brief Structure type to access the Nested Vectored Interrupt Controller (NVIC).
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
450 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
451 typedef struct
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
452 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
453 __IOM uint32_t ISER[8U]; /*!< Offset: 0x000 (R/W) Interrupt Set Enable Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
454 uint32_t RESERVED0[24U];
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
455 __IOM uint32_t ICER[8U]; /*!< Offset: 0x080 (R/W) Interrupt Clear Enable Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
456 uint32_t RSERVED1[24U];
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
457 __IOM uint32_t ISPR[8U]; /*!< Offset: 0x100 (R/W) Interrupt Set Pending Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
458 uint32_t RESERVED2[24U];
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
459 __IOM uint32_t ICPR[8U]; /*!< Offset: 0x180 (R/W) Interrupt Clear Pending Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
460 uint32_t RESERVED3[24U];
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
461 __IOM uint32_t IABR[8U]; /*!< Offset: 0x200 (R/W) Interrupt Active bit Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
462 uint32_t RESERVED4[56U];
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
463 __IOM uint8_t IP[240U]; /*!< Offset: 0x300 (R/W) Interrupt Priority Register (8Bit wide) */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
464 uint32_t RESERVED5[644U];
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
465 __OM uint32_t STIR; /*!< Offset: 0xE00 ( /W) Software Trigger Interrupt Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
466 } NVIC_Type;
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
467
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
468 /* Software Triggered Interrupt Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
469 #define NVIC_STIR_INTID_Pos 0U /*!< STIR: INTLINESNUM Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
470 #define NVIC_STIR_INTID_Msk (0x1FFUL /*<< NVIC_STIR_INTID_Pos*/) /*!< STIR: INTLINESNUM Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
471
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
472 /*@} end of group CMSIS_NVIC */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
473
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
474
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
475 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
476 \ingroup CMSIS_core_register
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
477 \defgroup CMSIS_SCB System Control Block (SCB)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
478 \brief Type definitions for the System Control Block Registers
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
479 @{
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
480 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
481
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
482 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
483 \brief Structure type to access the System Control Block (SCB).
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
484 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
485 typedef struct
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
486 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
487 __IM uint32_t CPUID; /*!< Offset: 0x000 (R/ ) CPUID Base Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
488 __IOM uint32_t ICSR; /*!< Offset: 0x004 (R/W) Interrupt Control and State Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
489 __IOM uint32_t VTOR; /*!< Offset: 0x008 (R/W) Vector Table Offset Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
490 __IOM uint32_t AIRCR; /*!< Offset: 0x00C (R/W) Application Interrupt and Reset Control Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
491 __IOM uint32_t SCR; /*!< Offset: 0x010 (R/W) System Control Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
492 __IOM uint32_t CCR; /*!< Offset: 0x014 (R/W) Configuration Control Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
493 __IOM uint8_t SHP[12U]; /*!< Offset: 0x018 (R/W) System Handlers Priority Registers (4-7, 8-11, 12-15) */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
494 __IOM uint32_t SHCSR; /*!< Offset: 0x024 (R/W) System Handler Control and State Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
495 __IOM uint32_t CFSR; /*!< Offset: 0x028 (R/W) Configurable Fault Status Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
496 __IOM uint32_t HFSR; /*!< Offset: 0x02C (R/W) HardFault Status Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
497 __IOM uint32_t DFSR; /*!< Offset: 0x030 (R/W) Debug Fault Status Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
498 __IOM uint32_t MMFAR; /*!< Offset: 0x034 (R/W) MemManage Fault Address Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
499 __IOM uint32_t BFAR; /*!< Offset: 0x038 (R/W) BusFault Address Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
500 __IOM uint32_t AFSR; /*!< Offset: 0x03C (R/W) Auxiliary Fault Status Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
501 __IM uint32_t PFR[2U]; /*!< Offset: 0x040 (R/ ) Processor Feature Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
502 __IM uint32_t DFR; /*!< Offset: 0x048 (R/ ) Debug Feature Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
503 __IM uint32_t ADR; /*!< Offset: 0x04C (R/ ) Auxiliary Feature Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
504 __IM uint32_t MMFR[4U]; /*!< Offset: 0x050 (R/ ) Memory Model Feature Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
505 __IM uint32_t ISAR[5U]; /*!< Offset: 0x060 (R/ ) Instruction Set Attributes Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
506 uint32_t RESERVED0[5U];
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
507 __IOM uint32_t CPACR; /*!< Offset: 0x088 (R/W) Coprocessor Access Control Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
508 } SCB_Type;
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
509
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
510 /* SCB CPUID Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
511 #define SCB_CPUID_IMPLEMENTER_Pos 24U /*!< SCB CPUID: IMPLEMENTER Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
512 #define SCB_CPUID_IMPLEMENTER_Msk (0xFFUL << SCB_CPUID_IMPLEMENTER_Pos) /*!< SCB CPUID: IMPLEMENTER Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
513
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
514 #define SCB_CPUID_VARIANT_Pos 20U /*!< SCB CPUID: VARIANT Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
515 #define SCB_CPUID_VARIANT_Msk (0xFUL << SCB_CPUID_VARIANT_Pos) /*!< SCB CPUID: VARIANT Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
516
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
517 #define SCB_CPUID_ARCHITECTURE_Pos 16U /*!< SCB CPUID: ARCHITECTURE Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
518 #define SCB_CPUID_ARCHITECTURE_Msk (0xFUL << SCB_CPUID_ARCHITECTURE_Pos) /*!< SCB CPUID: ARCHITECTURE Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
519
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
520 #define SCB_CPUID_PARTNO_Pos 4U /*!< SCB CPUID: PARTNO Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
521 #define SCB_CPUID_PARTNO_Msk (0xFFFUL << SCB_CPUID_PARTNO_Pos) /*!< SCB CPUID: PARTNO Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
522
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
523 #define SCB_CPUID_REVISION_Pos 0U /*!< SCB CPUID: REVISION Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
524 #define SCB_CPUID_REVISION_Msk (0xFUL /*<< SCB_CPUID_REVISION_Pos*/) /*!< SCB CPUID: REVISION Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
525
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
526 /* SCB Interrupt Control State Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
527 #define SCB_ICSR_NMIPENDSET_Pos 31U /*!< SCB ICSR: NMIPENDSET Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
528 #define SCB_ICSR_NMIPENDSET_Msk (1UL << SCB_ICSR_NMIPENDSET_Pos) /*!< SCB ICSR: NMIPENDSET Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
529
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
530 #define SCB_ICSR_PENDSVSET_Pos 28U /*!< SCB ICSR: PENDSVSET Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
531 #define SCB_ICSR_PENDSVSET_Msk (1UL << SCB_ICSR_PENDSVSET_Pos) /*!< SCB ICSR: PENDSVSET Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
532
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
533 #define SCB_ICSR_PENDSVCLR_Pos 27U /*!< SCB ICSR: PENDSVCLR Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
534 #define SCB_ICSR_PENDSVCLR_Msk (1UL << SCB_ICSR_PENDSVCLR_Pos) /*!< SCB ICSR: PENDSVCLR Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
535
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
536 #define SCB_ICSR_PENDSTSET_Pos 26U /*!< SCB ICSR: PENDSTSET Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
537 #define SCB_ICSR_PENDSTSET_Msk (1UL << SCB_ICSR_PENDSTSET_Pos) /*!< SCB ICSR: PENDSTSET Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
538
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
539 #define SCB_ICSR_PENDSTCLR_Pos 25U /*!< SCB ICSR: PENDSTCLR Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
540 #define SCB_ICSR_PENDSTCLR_Msk (1UL << SCB_ICSR_PENDSTCLR_Pos) /*!< SCB ICSR: PENDSTCLR Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
541
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
542 #define SCB_ICSR_ISRPREEMPT_Pos 23U /*!< SCB ICSR: ISRPREEMPT Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
543 #define SCB_ICSR_ISRPREEMPT_Msk (1UL << SCB_ICSR_ISRPREEMPT_Pos) /*!< SCB ICSR: ISRPREEMPT Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
544
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
545 #define SCB_ICSR_ISRPENDING_Pos 22U /*!< SCB ICSR: ISRPENDING Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
546 #define SCB_ICSR_ISRPENDING_Msk (1UL << SCB_ICSR_ISRPENDING_Pos) /*!< SCB ICSR: ISRPENDING Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
547
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
548 #define SCB_ICSR_VECTPENDING_Pos 12U /*!< SCB ICSR: VECTPENDING Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
549 #define SCB_ICSR_VECTPENDING_Msk (0x1FFUL << SCB_ICSR_VECTPENDING_Pos) /*!< SCB ICSR: VECTPENDING Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
550
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
551 #define SCB_ICSR_RETTOBASE_Pos 11U /*!< SCB ICSR: RETTOBASE Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
552 #define SCB_ICSR_RETTOBASE_Msk (1UL << SCB_ICSR_RETTOBASE_Pos) /*!< SCB ICSR: RETTOBASE Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
553
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
554 #define SCB_ICSR_VECTACTIVE_Pos 0U /*!< SCB ICSR: VECTACTIVE Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
555 #define SCB_ICSR_VECTACTIVE_Msk (0x1FFUL /*<< SCB_ICSR_VECTACTIVE_Pos*/) /*!< SCB ICSR: VECTACTIVE Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
556
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
557 /* SCB Vector Table Offset Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
558 #define SCB_VTOR_TBLOFF_Pos 7U /*!< SCB VTOR: TBLOFF Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
559 #define SCB_VTOR_TBLOFF_Msk (0x1FFFFFFUL << SCB_VTOR_TBLOFF_Pos) /*!< SCB VTOR: TBLOFF Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
560
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
561 /* SCB Application Interrupt and Reset Control Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
562 #define SCB_AIRCR_VECTKEY_Pos 16U /*!< SCB AIRCR: VECTKEY Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
563 #define SCB_AIRCR_VECTKEY_Msk (0xFFFFUL << SCB_AIRCR_VECTKEY_Pos) /*!< SCB AIRCR: VECTKEY Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
564
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
565 #define SCB_AIRCR_VECTKEYSTAT_Pos 16U /*!< SCB AIRCR: VECTKEYSTAT Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
566 #define SCB_AIRCR_VECTKEYSTAT_Msk (0xFFFFUL << SCB_AIRCR_VECTKEYSTAT_Pos) /*!< SCB AIRCR: VECTKEYSTAT Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
567
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
568 #define SCB_AIRCR_ENDIANESS_Pos 15U /*!< SCB AIRCR: ENDIANESS Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
569 #define SCB_AIRCR_ENDIANESS_Msk (1UL << SCB_AIRCR_ENDIANESS_Pos) /*!< SCB AIRCR: ENDIANESS Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
570
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
571 #define SCB_AIRCR_PRIGROUP_Pos 8U /*!< SCB AIRCR: PRIGROUP Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
572 #define SCB_AIRCR_PRIGROUP_Msk (7UL << SCB_AIRCR_PRIGROUP_Pos) /*!< SCB AIRCR: PRIGROUP Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
573
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
574 #define SCB_AIRCR_SYSRESETREQ_Pos 2U /*!< SCB AIRCR: SYSRESETREQ Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
575 #define SCB_AIRCR_SYSRESETREQ_Msk (1UL << SCB_AIRCR_SYSRESETREQ_Pos) /*!< SCB AIRCR: SYSRESETREQ Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
576
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
577 #define SCB_AIRCR_VECTCLRACTIVE_Pos 1U /*!< SCB AIRCR: VECTCLRACTIVE Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
578 #define SCB_AIRCR_VECTCLRACTIVE_Msk (1UL << SCB_AIRCR_VECTCLRACTIVE_Pos) /*!< SCB AIRCR: VECTCLRACTIVE Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
579
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
580 #define SCB_AIRCR_VECTRESET_Pos 0U /*!< SCB AIRCR: VECTRESET Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
581 #define SCB_AIRCR_VECTRESET_Msk (1UL /*<< SCB_AIRCR_VECTRESET_Pos*/) /*!< SCB AIRCR: VECTRESET Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
582
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
583 /* SCB System Control Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
584 #define SCB_SCR_SEVONPEND_Pos 4U /*!< SCB SCR: SEVONPEND Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
585 #define SCB_SCR_SEVONPEND_Msk (1UL << SCB_SCR_SEVONPEND_Pos) /*!< SCB SCR: SEVONPEND Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
586
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
587 #define SCB_SCR_SLEEPDEEP_Pos 2U /*!< SCB SCR: SLEEPDEEP Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
588 #define SCB_SCR_SLEEPDEEP_Msk (1UL << SCB_SCR_SLEEPDEEP_Pos) /*!< SCB SCR: SLEEPDEEP Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
589
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
590 #define SCB_SCR_SLEEPONEXIT_Pos 1U /*!< SCB SCR: SLEEPONEXIT Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
591 #define SCB_SCR_SLEEPONEXIT_Msk (1UL << SCB_SCR_SLEEPONEXIT_Pos) /*!< SCB SCR: SLEEPONEXIT Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
592
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
593 /* SCB Configuration Control Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
594 #define SCB_CCR_STKALIGN_Pos 9U /*!< SCB CCR: STKALIGN Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
595 #define SCB_CCR_STKALIGN_Msk (1UL << SCB_CCR_STKALIGN_Pos) /*!< SCB CCR: STKALIGN Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
596
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
597 #define SCB_CCR_BFHFNMIGN_Pos 8U /*!< SCB CCR: BFHFNMIGN Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
598 #define SCB_CCR_BFHFNMIGN_Msk (1UL << SCB_CCR_BFHFNMIGN_Pos) /*!< SCB CCR: BFHFNMIGN Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
599
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
600 #define SCB_CCR_DIV_0_TRP_Pos 4U /*!< SCB CCR: DIV_0_TRP Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
601 #define SCB_CCR_DIV_0_TRP_Msk (1UL << SCB_CCR_DIV_0_TRP_Pos) /*!< SCB CCR: DIV_0_TRP Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
602
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
603 #define SCB_CCR_UNALIGN_TRP_Pos 3U /*!< SCB CCR: UNALIGN_TRP Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
604 #define SCB_CCR_UNALIGN_TRP_Msk (1UL << SCB_CCR_UNALIGN_TRP_Pos) /*!< SCB CCR: UNALIGN_TRP Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
605
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
606 #define SCB_CCR_USERSETMPEND_Pos 1U /*!< SCB CCR: USERSETMPEND Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
607 #define SCB_CCR_USERSETMPEND_Msk (1UL << SCB_CCR_USERSETMPEND_Pos) /*!< SCB CCR: USERSETMPEND Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
608
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
609 #define SCB_CCR_NONBASETHRDENA_Pos 0U /*!< SCB CCR: NONBASETHRDENA Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
610 #define SCB_CCR_NONBASETHRDENA_Msk (1UL /*<< SCB_CCR_NONBASETHRDENA_Pos*/) /*!< SCB CCR: NONBASETHRDENA Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
611
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
612 /* SCB System Handler Control and State Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
613 #define SCB_SHCSR_USGFAULTENA_Pos 18U /*!< SCB SHCSR: USGFAULTENA Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
614 #define SCB_SHCSR_USGFAULTENA_Msk (1UL << SCB_SHCSR_USGFAULTENA_Pos) /*!< SCB SHCSR: USGFAULTENA Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
615
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
616 #define SCB_SHCSR_BUSFAULTENA_Pos 17U /*!< SCB SHCSR: BUSFAULTENA Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
617 #define SCB_SHCSR_BUSFAULTENA_Msk (1UL << SCB_SHCSR_BUSFAULTENA_Pos) /*!< SCB SHCSR: BUSFAULTENA Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
618
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
619 #define SCB_SHCSR_MEMFAULTENA_Pos 16U /*!< SCB SHCSR: MEMFAULTENA Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
620 #define SCB_SHCSR_MEMFAULTENA_Msk (1UL << SCB_SHCSR_MEMFAULTENA_Pos) /*!< SCB SHCSR: MEMFAULTENA Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
621
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
622 #define SCB_SHCSR_SVCALLPENDED_Pos 15U /*!< SCB SHCSR: SVCALLPENDED Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
623 #define SCB_SHCSR_SVCALLPENDED_Msk (1UL << SCB_SHCSR_SVCALLPENDED_Pos) /*!< SCB SHCSR: SVCALLPENDED Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
624
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
625 #define SCB_SHCSR_BUSFAULTPENDED_Pos 14U /*!< SCB SHCSR: BUSFAULTPENDED Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
626 #define SCB_SHCSR_BUSFAULTPENDED_Msk (1UL << SCB_SHCSR_BUSFAULTPENDED_Pos) /*!< SCB SHCSR: BUSFAULTPENDED Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
627
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
628 #define SCB_SHCSR_MEMFAULTPENDED_Pos 13U /*!< SCB SHCSR: MEMFAULTPENDED Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
629 #define SCB_SHCSR_MEMFAULTPENDED_Msk (1UL << SCB_SHCSR_MEMFAULTPENDED_Pos) /*!< SCB SHCSR: MEMFAULTPENDED Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
630
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
631 #define SCB_SHCSR_USGFAULTPENDED_Pos 12U /*!< SCB SHCSR: USGFAULTPENDED Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
632 #define SCB_SHCSR_USGFAULTPENDED_Msk (1UL << SCB_SHCSR_USGFAULTPENDED_Pos) /*!< SCB SHCSR: USGFAULTPENDED Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
633
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
634 #define SCB_SHCSR_SYSTICKACT_Pos 11U /*!< SCB SHCSR: SYSTICKACT Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
635 #define SCB_SHCSR_SYSTICKACT_Msk (1UL << SCB_SHCSR_SYSTICKACT_Pos) /*!< SCB SHCSR: SYSTICKACT Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
636
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
637 #define SCB_SHCSR_PENDSVACT_Pos 10U /*!< SCB SHCSR: PENDSVACT Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
638 #define SCB_SHCSR_PENDSVACT_Msk (1UL << SCB_SHCSR_PENDSVACT_Pos) /*!< SCB SHCSR: PENDSVACT Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
639
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
640 #define SCB_SHCSR_MONITORACT_Pos 8U /*!< SCB SHCSR: MONITORACT Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
641 #define SCB_SHCSR_MONITORACT_Msk (1UL << SCB_SHCSR_MONITORACT_Pos) /*!< SCB SHCSR: MONITORACT Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
642
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
643 #define SCB_SHCSR_SVCALLACT_Pos 7U /*!< SCB SHCSR: SVCALLACT Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
644 #define SCB_SHCSR_SVCALLACT_Msk (1UL << SCB_SHCSR_SVCALLACT_Pos) /*!< SCB SHCSR: SVCALLACT Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
645
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
646 #define SCB_SHCSR_USGFAULTACT_Pos 3U /*!< SCB SHCSR: USGFAULTACT Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
647 #define SCB_SHCSR_USGFAULTACT_Msk (1UL << SCB_SHCSR_USGFAULTACT_Pos) /*!< SCB SHCSR: USGFAULTACT Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
648
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
649 #define SCB_SHCSR_BUSFAULTACT_Pos 1U /*!< SCB SHCSR: BUSFAULTACT Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
650 #define SCB_SHCSR_BUSFAULTACT_Msk (1UL << SCB_SHCSR_BUSFAULTACT_Pos) /*!< SCB SHCSR: BUSFAULTACT Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
651
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
652 #define SCB_SHCSR_MEMFAULTACT_Pos 0U /*!< SCB SHCSR: MEMFAULTACT Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
653 #define SCB_SHCSR_MEMFAULTACT_Msk (1UL /*<< SCB_SHCSR_MEMFAULTACT_Pos*/) /*!< SCB SHCSR: MEMFAULTACT Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
654
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
655 /* SCB Configurable Fault Status Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
656 #define SCB_CFSR_USGFAULTSR_Pos 16U /*!< SCB CFSR: Usage Fault Status Register Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
657 #define SCB_CFSR_USGFAULTSR_Msk (0xFFFFUL << SCB_CFSR_USGFAULTSR_Pos) /*!< SCB CFSR: Usage Fault Status Register Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
658
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
659 #define SCB_CFSR_BUSFAULTSR_Pos 8U /*!< SCB CFSR: Bus Fault Status Register Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
660 #define SCB_CFSR_BUSFAULTSR_Msk (0xFFUL << SCB_CFSR_BUSFAULTSR_Pos) /*!< SCB CFSR: Bus Fault Status Register Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
661
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
662 #define SCB_CFSR_MEMFAULTSR_Pos 0U /*!< SCB CFSR: Memory Manage Fault Status Register Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
663 #define SCB_CFSR_MEMFAULTSR_Msk (0xFFUL /*<< SCB_CFSR_MEMFAULTSR_Pos*/) /*!< SCB CFSR: Memory Manage Fault Status Register Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
664
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
665 /* SCB Hard Fault Status Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
666 #define SCB_HFSR_DEBUGEVT_Pos 31U /*!< SCB HFSR: DEBUGEVT Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
667 #define SCB_HFSR_DEBUGEVT_Msk (1UL << SCB_HFSR_DEBUGEVT_Pos) /*!< SCB HFSR: DEBUGEVT Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
668
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
669 #define SCB_HFSR_FORCED_Pos 30U /*!< SCB HFSR: FORCED Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
670 #define SCB_HFSR_FORCED_Msk (1UL << SCB_HFSR_FORCED_Pos) /*!< SCB HFSR: FORCED Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
671
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
672 #define SCB_HFSR_VECTTBL_Pos 1U /*!< SCB HFSR: VECTTBL Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
673 #define SCB_HFSR_VECTTBL_Msk (1UL << SCB_HFSR_VECTTBL_Pos) /*!< SCB HFSR: VECTTBL Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
674
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
675 /* SCB Debug Fault Status Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
676 #define SCB_DFSR_EXTERNAL_Pos 4U /*!< SCB DFSR: EXTERNAL Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
677 #define SCB_DFSR_EXTERNAL_Msk (1UL << SCB_DFSR_EXTERNAL_Pos) /*!< SCB DFSR: EXTERNAL Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
678
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
679 #define SCB_DFSR_VCATCH_Pos 3U /*!< SCB DFSR: VCATCH Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
680 #define SCB_DFSR_VCATCH_Msk (1UL << SCB_DFSR_VCATCH_Pos) /*!< SCB DFSR: VCATCH Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
681
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
682 #define SCB_DFSR_DWTTRAP_Pos 2U /*!< SCB DFSR: DWTTRAP Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
683 #define SCB_DFSR_DWTTRAP_Msk (1UL << SCB_DFSR_DWTTRAP_Pos) /*!< SCB DFSR: DWTTRAP Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
684
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
685 #define SCB_DFSR_BKPT_Pos 1U /*!< SCB DFSR: BKPT Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
686 #define SCB_DFSR_BKPT_Msk (1UL << SCB_DFSR_BKPT_Pos) /*!< SCB DFSR: BKPT Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
687
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
688 #define SCB_DFSR_HALTED_Pos 0U /*!< SCB DFSR: HALTED Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
689 #define SCB_DFSR_HALTED_Msk (1UL /*<< SCB_DFSR_HALTED_Pos*/) /*!< SCB DFSR: HALTED Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
690
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
691 /*@} end of group CMSIS_SCB */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
692
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
693
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
694 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
695 \ingroup CMSIS_core_register
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
696 \defgroup CMSIS_SCnSCB System Controls not in SCB (SCnSCB)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
697 \brief Type definitions for the System Control and ID Register not in the SCB
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
698 @{
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
699 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
700
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
701 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
702 \brief Structure type to access the System Control and ID Register not in the SCB.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
703 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
704 typedef struct
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
705 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
706 uint32_t RESERVED0[1U];
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
707 __IM uint32_t ICTR; /*!< Offset: 0x004 (R/ ) Interrupt Controller Type Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
708 __IOM uint32_t ACTLR; /*!< Offset: 0x008 (R/W) Auxiliary Control Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
709 } SCnSCB_Type;
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
710
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
711 /* Interrupt Controller Type Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
712 #define SCnSCB_ICTR_INTLINESNUM_Pos 0U /*!< ICTR: INTLINESNUM Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
713 #define SCnSCB_ICTR_INTLINESNUM_Msk (0xFUL /*<< SCnSCB_ICTR_INTLINESNUM_Pos*/) /*!< ICTR: INTLINESNUM Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
714
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
715 /* Auxiliary Control Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
716 #define SCnSCB_ACTLR_DISOOFP_Pos 9U /*!< ACTLR: DISOOFP Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
717 #define SCnSCB_ACTLR_DISOOFP_Msk (1UL << SCnSCB_ACTLR_DISOOFP_Pos) /*!< ACTLR: DISOOFP Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
718
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
719 #define SCnSCB_ACTLR_DISFPCA_Pos 8U /*!< ACTLR: DISFPCA Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
720 #define SCnSCB_ACTLR_DISFPCA_Msk (1UL << SCnSCB_ACTLR_DISFPCA_Pos) /*!< ACTLR: DISFPCA Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
721
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
722 #define SCnSCB_ACTLR_DISFOLD_Pos 2U /*!< ACTLR: DISFOLD Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
723 #define SCnSCB_ACTLR_DISFOLD_Msk (1UL << SCnSCB_ACTLR_DISFOLD_Pos) /*!< ACTLR: DISFOLD Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
724
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
725 #define SCnSCB_ACTLR_DISDEFWBUF_Pos 1U /*!< ACTLR: DISDEFWBUF Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
726 #define SCnSCB_ACTLR_DISDEFWBUF_Msk (1UL << SCnSCB_ACTLR_DISDEFWBUF_Pos) /*!< ACTLR: DISDEFWBUF Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
727
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
728 #define SCnSCB_ACTLR_DISMCYCINT_Pos 0U /*!< ACTLR: DISMCYCINT Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
729 #define SCnSCB_ACTLR_DISMCYCINT_Msk (1UL /*<< SCnSCB_ACTLR_DISMCYCINT_Pos*/) /*!< ACTLR: DISMCYCINT Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
730
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
731 /*@} end of group CMSIS_SCnotSCB */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
732
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
733
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
734 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
735 \ingroup CMSIS_core_register
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
736 \defgroup CMSIS_SysTick System Tick Timer (SysTick)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
737 \brief Type definitions for the System Timer Registers.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
738 @{
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
739 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
740
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
741 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
742 \brief Structure type to access the System Timer (SysTick).
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
743 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
744 typedef struct
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
745 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
746 __IOM uint32_t CTRL; /*!< Offset: 0x000 (R/W) SysTick Control and Status Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
747 __IOM uint32_t LOAD; /*!< Offset: 0x004 (R/W) SysTick Reload Value Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
748 __IOM uint32_t VAL; /*!< Offset: 0x008 (R/W) SysTick Current Value Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
749 __IM uint32_t CALIB; /*!< Offset: 0x00C (R/ ) SysTick Calibration Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
750 } SysTick_Type;
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
751
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
752 /* SysTick Control / Status Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
753 #define SysTick_CTRL_COUNTFLAG_Pos 16U /*!< SysTick CTRL: COUNTFLAG Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
754 #define SysTick_CTRL_COUNTFLAG_Msk (1UL << SysTick_CTRL_COUNTFLAG_Pos) /*!< SysTick CTRL: COUNTFLAG Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
755
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
756 #define SysTick_CTRL_CLKSOURCE_Pos 2U /*!< SysTick CTRL: CLKSOURCE Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
757 #define SysTick_CTRL_CLKSOURCE_Msk (1UL << SysTick_CTRL_CLKSOURCE_Pos) /*!< SysTick CTRL: CLKSOURCE Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
758
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
759 #define SysTick_CTRL_TICKINT_Pos 1U /*!< SysTick CTRL: TICKINT Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
760 #define SysTick_CTRL_TICKINT_Msk (1UL << SysTick_CTRL_TICKINT_Pos) /*!< SysTick CTRL: TICKINT Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
761
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
762 #define SysTick_CTRL_ENABLE_Pos 0U /*!< SysTick CTRL: ENABLE Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
763 #define SysTick_CTRL_ENABLE_Msk (1UL /*<< SysTick_CTRL_ENABLE_Pos*/) /*!< SysTick CTRL: ENABLE Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
764
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
765 /* SysTick Reload Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
766 #define SysTick_LOAD_RELOAD_Pos 0U /*!< SysTick LOAD: RELOAD Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
767 #define SysTick_LOAD_RELOAD_Msk (0xFFFFFFUL /*<< SysTick_LOAD_RELOAD_Pos*/) /*!< SysTick LOAD: RELOAD Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
768
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
769 /* SysTick Current Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
770 #define SysTick_VAL_CURRENT_Pos 0U /*!< SysTick VAL: CURRENT Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
771 #define SysTick_VAL_CURRENT_Msk (0xFFFFFFUL /*<< SysTick_VAL_CURRENT_Pos*/) /*!< SysTick VAL: CURRENT Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
772
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
773 /* SysTick Calibration Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
774 #define SysTick_CALIB_NOREF_Pos 31U /*!< SysTick CALIB: NOREF Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
775 #define SysTick_CALIB_NOREF_Msk (1UL << SysTick_CALIB_NOREF_Pos) /*!< SysTick CALIB: NOREF Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
776
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
777 #define SysTick_CALIB_SKEW_Pos 30U /*!< SysTick CALIB: SKEW Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
778 #define SysTick_CALIB_SKEW_Msk (1UL << SysTick_CALIB_SKEW_Pos) /*!< SysTick CALIB: SKEW Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
779
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
780 #define SysTick_CALIB_TENMS_Pos 0U /*!< SysTick CALIB: TENMS Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
781 #define SysTick_CALIB_TENMS_Msk (0xFFFFFFUL /*<< SysTick_CALIB_TENMS_Pos*/) /*!< SysTick CALIB: TENMS Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
782
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
783 /*@} end of group CMSIS_SysTick */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
784
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
785
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
786 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
787 \ingroup CMSIS_core_register
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
788 \defgroup CMSIS_ITM Instrumentation Trace Macrocell (ITM)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
789 \brief Type definitions for the Instrumentation Trace Macrocell (ITM)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
790 @{
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
791 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
792
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
793 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
794 \brief Structure type to access the Instrumentation Trace Macrocell Register (ITM).
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
795 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
796 typedef struct
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
797 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
798 __OM union
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
799 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
800 __OM uint8_t u8; /*!< Offset: 0x000 ( /W) ITM Stimulus Port 8-bit */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
801 __OM uint16_t u16; /*!< Offset: 0x000 ( /W) ITM Stimulus Port 16-bit */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
802 __OM uint32_t u32; /*!< Offset: 0x000 ( /W) ITM Stimulus Port 32-bit */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
803 } PORT [32U]; /*!< Offset: 0x000 ( /W) ITM Stimulus Port Registers */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
804 uint32_t RESERVED0[864U];
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
805 __IOM uint32_t TER; /*!< Offset: 0xE00 (R/W) ITM Trace Enable Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
806 uint32_t RESERVED1[15U];
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
807 __IOM uint32_t TPR; /*!< Offset: 0xE40 (R/W) ITM Trace Privilege Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
808 uint32_t RESERVED2[15U];
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
809 __IOM uint32_t TCR; /*!< Offset: 0xE80 (R/W) ITM Trace Control Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
810 uint32_t RESERVED3[29U];
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
811 __OM uint32_t IWR; /*!< Offset: 0xEF8 ( /W) ITM Integration Write Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
812 __IM uint32_t IRR; /*!< Offset: 0xEFC (R/ ) ITM Integration Read Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
813 __IOM uint32_t IMCR; /*!< Offset: 0xF00 (R/W) ITM Integration Mode Control Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
814 uint32_t RESERVED4[43U];
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
815 __OM uint32_t LAR; /*!< Offset: 0xFB0 ( /W) ITM Lock Access Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
816 __IM uint32_t LSR; /*!< Offset: 0xFB4 (R/ ) ITM Lock Status Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
817 uint32_t RESERVED5[6U];
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
818 __IM uint32_t PID4; /*!< Offset: 0xFD0 (R/ ) ITM Peripheral Identification Register #4 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
819 __IM uint32_t PID5; /*!< Offset: 0xFD4 (R/ ) ITM Peripheral Identification Register #5 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
820 __IM uint32_t PID6; /*!< Offset: 0xFD8 (R/ ) ITM Peripheral Identification Register #6 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
821 __IM uint32_t PID7; /*!< Offset: 0xFDC (R/ ) ITM Peripheral Identification Register #7 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
822 __IM uint32_t PID0; /*!< Offset: 0xFE0 (R/ ) ITM Peripheral Identification Register #0 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
823 __IM uint32_t PID1; /*!< Offset: 0xFE4 (R/ ) ITM Peripheral Identification Register #1 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
824 __IM uint32_t PID2; /*!< Offset: 0xFE8 (R/ ) ITM Peripheral Identification Register #2 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
825 __IM uint32_t PID3; /*!< Offset: 0xFEC (R/ ) ITM Peripheral Identification Register #3 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
826 __IM uint32_t CID0; /*!< Offset: 0xFF0 (R/ ) ITM Component Identification Register #0 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
827 __IM uint32_t CID1; /*!< Offset: 0xFF4 (R/ ) ITM Component Identification Register #1 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
828 __IM uint32_t CID2; /*!< Offset: 0xFF8 (R/ ) ITM Component Identification Register #2 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
829 __IM uint32_t CID3; /*!< Offset: 0xFFC (R/ ) ITM Component Identification Register #3 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
830 } ITM_Type;
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
831
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
832 /* ITM Trace Privilege Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
833 #define ITM_TPR_PRIVMASK_Pos 0U /*!< ITM TPR: PRIVMASK Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
834 #define ITM_TPR_PRIVMASK_Msk (0xFUL /*<< ITM_TPR_PRIVMASK_Pos*/) /*!< ITM TPR: PRIVMASK Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
835
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
836 /* ITM Trace Control Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
837 #define ITM_TCR_BUSY_Pos 23U /*!< ITM TCR: BUSY Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
838 #define ITM_TCR_BUSY_Msk (1UL << ITM_TCR_BUSY_Pos) /*!< ITM TCR: BUSY Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
839
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
840 #define ITM_TCR_TraceBusID_Pos 16U /*!< ITM TCR: ATBID Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
841 #define ITM_TCR_TraceBusID_Msk (0x7FUL << ITM_TCR_TraceBusID_Pos) /*!< ITM TCR: ATBID Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
842
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
843 #define ITM_TCR_GTSFREQ_Pos 10U /*!< ITM TCR: Global timestamp frequency Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
844 #define ITM_TCR_GTSFREQ_Msk (3UL << ITM_TCR_GTSFREQ_Pos) /*!< ITM TCR: Global timestamp frequency Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
845
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
846 #define ITM_TCR_TSPrescale_Pos 8U /*!< ITM TCR: TSPrescale Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
847 #define ITM_TCR_TSPrescale_Msk (3UL << ITM_TCR_TSPrescale_Pos) /*!< ITM TCR: TSPrescale Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
848
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
849 #define ITM_TCR_SWOENA_Pos 4U /*!< ITM TCR: SWOENA Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
850 #define ITM_TCR_SWOENA_Msk (1UL << ITM_TCR_SWOENA_Pos) /*!< ITM TCR: SWOENA Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
851
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
852 #define ITM_TCR_DWTENA_Pos 3U /*!< ITM TCR: DWTENA Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
853 #define ITM_TCR_DWTENA_Msk (1UL << ITM_TCR_DWTENA_Pos) /*!< ITM TCR: DWTENA Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
854
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
855 #define ITM_TCR_SYNCENA_Pos 2U /*!< ITM TCR: SYNCENA Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
856 #define ITM_TCR_SYNCENA_Msk (1UL << ITM_TCR_SYNCENA_Pos) /*!< ITM TCR: SYNCENA Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
857
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
858 #define ITM_TCR_TSENA_Pos 1U /*!< ITM TCR: TSENA Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
859 #define ITM_TCR_TSENA_Msk (1UL << ITM_TCR_TSENA_Pos) /*!< ITM TCR: TSENA Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
860
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
861 #define ITM_TCR_ITMENA_Pos 0U /*!< ITM TCR: ITM Enable bit Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
862 #define ITM_TCR_ITMENA_Msk (1UL /*<< ITM_TCR_ITMENA_Pos*/) /*!< ITM TCR: ITM Enable bit Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
863
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
864 /* ITM Integration Write Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
865 #define ITM_IWR_ATVALIDM_Pos 0U /*!< ITM IWR: ATVALIDM Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
866 #define ITM_IWR_ATVALIDM_Msk (1UL /*<< ITM_IWR_ATVALIDM_Pos*/) /*!< ITM IWR: ATVALIDM Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
867
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
868 /* ITM Integration Read Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
869 #define ITM_IRR_ATREADYM_Pos 0U /*!< ITM IRR: ATREADYM Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
870 #define ITM_IRR_ATREADYM_Msk (1UL /*<< ITM_IRR_ATREADYM_Pos*/) /*!< ITM IRR: ATREADYM Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
871
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
872 /* ITM Integration Mode Control Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
873 #define ITM_IMCR_INTEGRATION_Pos 0U /*!< ITM IMCR: INTEGRATION Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
874 #define ITM_IMCR_INTEGRATION_Msk (1UL /*<< ITM_IMCR_INTEGRATION_Pos*/) /*!< ITM IMCR: INTEGRATION Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
875
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
876 /* ITM Lock Status Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
877 #define ITM_LSR_ByteAcc_Pos 2U /*!< ITM LSR: ByteAcc Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
878 #define ITM_LSR_ByteAcc_Msk (1UL << ITM_LSR_ByteAcc_Pos) /*!< ITM LSR: ByteAcc Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
879
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
880 #define ITM_LSR_Access_Pos 1U /*!< ITM LSR: Access Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
881 #define ITM_LSR_Access_Msk (1UL << ITM_LSR_Access_Pos) /*!< ITM LSR: Access Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
882
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
883 #define ITM_LSR_Present_Pos 0U /*!< ITM LSR: Present Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
884 #define ITM_LSR_Present_Msk (1UL /*<< ITM_LSR_Present_Pos*/) /*!< ITM LSR: Present Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
885
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
886 /*@}*/ /* end of group CMSIS_ITM */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
887
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
888
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
889 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
890 \ingroup CMSIS_core_register
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
891 \defgroup CMSIS_DWT Data Watchpoint and Trace (DWT)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
892 \brief Type definitions for the Data Watchpoint and Trace (DWT)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
893 @{
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
894 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
895
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
896 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
897 \brief Structure type to access the Data Watchpoint and Trace Register (DWT).
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
898 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
899 typedef struct
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
900 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
901 __IOM uint32_t CTRL; /*!< Offset: 0x000 (R/W) Control Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
902 __IOM uint32_t CYCCNT; /*!< Offset: 0x004 (R/W) Cycle Count Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
903 __IOM uint32_t CPICNT; /*!< Offset: 0x008 (R/W) CPI Count Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
904 __IOM uint32_t EXCCNT; /*!< Offset: 0x00C (R/W) Exception Overhead Count Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
905 __IOM uint32_t SLEEPCNT; /*!< Offset: 0x010 (R/W) Sleep Count Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
906 __IOM uint32_t LSUCNT; /*!< Offset: 0x014 (R/W) LSU Count Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
907 __IOM uint32_t FOLDCNT; /*!< Offset: 0x018 (R/W) Folded-instruction Count Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
908 __IM uint32_t PCSR; /*!< Offset: 0x01C (R/ ) Program Counter Sample Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
909 __IOM uint32_t COMP0; /*!< Offset: 0x020 (R/W) Comparator Register 0 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
910 __IOM uint32_t MASK0; /*!< Offset: 0x024 (R/W) Mask Register 0 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
911 __IOM uint32_t FUNCTION0; /*!< Offset: 0x028 (R/W) Function Register 0 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
912 uint32_t RESERVED0[1U];
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
913 __IOM uint32_t COMP1; /*!< Offset: 0x030 (R/W) Comparator Register 1 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
914 __IOM uint32_t MASK1; /*!< Offset: 0x034 (R/W) Mask Register 1 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
915 __IOM uint32_t FUNCTION1; /*!< Offset: 0x038 (R/W) Function Register 1 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
916 uint32_t RESERVED1[1U];
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
917 __IOM uint32_t COMP2; /*!< Offset: 0x040 (R/W) Comparator Register 2 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
918 __IOM uint32_t MASK2; /*!< Offset: 0x044 (R/W) Mask Register 2 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
919 __IOM uint32_t FUNCTION2; /*!< Offset: 0x048 (R/W) Function Register 2 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
920 uint32_t RESERVED2[1U];
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
921 __IOM uint32_t COMP3; /*!< Offset: 0x050 (R/W) Comparator Register 3 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
922 __IOM uint32_t MASK3; /*!< Offset: 0x054 (R/W) Mask Register 3 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
923 __IOM uint32_t FUNCTION3; /*!< Offset: 0x058 (R/W) Function Register 3 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
924 } DWT_Type;
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
925
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
926 /* DWT Control Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
927 #define DWT_CTRL_NUMCOMP_Pos 28U /*!< DWT CTRL: NUMCOMP Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
928 #define DWT_CTRL_NUMCOMP_Msk (0xFUL << DWT_CTRL_NUMCOMP_Pos) /*!< DWT CTRL: NUMCOMP Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
929
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
930 #define DWT_CTRL_NOTRCPKT_Pos 27U /*!< DWT CTRL: NOTRCPKT Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
931 #define DWT_CTRL_NOTRCPKT_Msk (0x1UL << DWT_CTRL_NOTRCPKT_Pos) /*!< DWT CTRL: NOTRCPKT Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
932
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
933 #define DWT_CTRL_NOEXTTRIG_Pos 26U /*!< DWT CTRL: NOEXTTRIG Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
934 #define DWT_CTRL_NOEXTTRIG_Msk (0x1UL << DWT_CTRL_NOEXTTRIG_Pos) /*!< DWT CTRL: NOEXTTRIG Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
935
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
936 #define DWT_CTRL_NOCYCCNT_Pos 25U /*!< DWT CTRL: NOCYCCNT Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
937 #define DWT_CTRL_NOCYCCNT_Msk (0x1UL << DWT_CTRL_NOCYCCNT_Pos) /*!< DWT CTRL: NOCYCCNT Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
938
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
939 #define DWT_CTRL_NOPRFCNT_Pos 24U /*!< DWT CTRL: NOPRFCNT Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
940 #define DWT_CTRL_NOPRFCNT_Msk (0x1UL << DWT_CTRL_NOPRFCNT_Pos) /*!< DWT CTRL: NOPRFCNT Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
941
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
942 #define DWT_CTRL_CYCEVTENA_Pos 22U /*!< DWT CTRL: CYCEVTENA Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
943 #define DWT_CTRL_CYCEVTENA_Msk (0x1UL << DWT_CTRL_CYCEVTENA_Pos) /*!< DWT CTRL: CYCEVTENA Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
944
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
945 #define DWT_CTRL_FOLDEVTENA_Pos 21U /*!< DWT CTRL: FOLDEVTENA Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
946 #define DWT_CTRL_FOLDEVTENA_Msk (0x1UL << DWT_CTRL_FOLDEVTENA_Pos) /*!< DWT CTRL: FOLDEVTENA Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
947
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
948 #define DWT_CTRL_LSUEVTENA_Pos 20U /*!< DWT CTRL: LSUEVTENA Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
949 #define DWT_CTRL_LSUEVTENA_Msk (0x1UL << DWT_CTRL_LSUEVTENA_Pos) /*!< DWT CTRL: LSUEVTENA Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
950
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
951 #define DWT_CTRL_SLEEPEVTENA_Pos 19U /*!< DWT CTRL: SLEEPEVTENA Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
952 #define DWT_CTRL_SLEEPEVTENA_Msk (0x1UL << DWT_CTRL_SLEEPEVTENA_Pos) /*!< DWT CTRL: SLEEPEVTENA Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
953
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
954 #define DWT_CTRL_EXCEVTENA_Pos 18U /*!< DWT CTRL: EXCEVTENA Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
955 #define DWT_CTRL_EXCEVTENA_Msk (0x1UL << DWT_CTRL_EXCEVTENA_Pos) /*!< DWT CTRL: EXCEVTENA Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
956
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
957 #define DWT_CTRL_CPIEVTENA_Pos 17U /*!< DWT CTRL: CPIEVTENA Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
958 #define DWT_CTRL_CPIEVTENA_Msk (0x1UL << DWT_CTRL_CPIEVTENA_Pos) /*!< DWT CTRL: CPIEVTENA Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
959
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
960 #define DWT_CTRL_EXCTRCENA_Pos 16U /*!< DWT CTRL: EXCTRCENA Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
961 #define DWT_CTRL_EXCTRCENA_Msk (0x1UL << DWT_CTRL_EXCTRCENA_Pos) /*!< DWT CTRL: EXCTRCENA Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
962
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
963 #define DWT_CTRL_PCSAMPLENA_Pos 12U /*!< DWT CTRL: PCSAMPLENA Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
964 #define DWT_CTRL_PCSAMPLENA_Msk (0x1UL << DWT_CTRL_PCSAMPLENA_Pos) /*!< DWT CTRL: PCSAMPLENA Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
965
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
966 #define DWT_CTRL_SYNCTAP_Pos 10U /*!< DWT CTRL: SYNCTAP Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
967 #define DWT_CTRL_SYNCTAP_Msk (0x3UL << DWT_CTRL_SYNCTAP_Pos) /*!< DWT CTRL: SYNCTAP Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
968
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
969 #define DWT_CTRL_CYCTAP_Pos 9U /*!< DWT CTRL: CYCTAP Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
970 #define DWT_CTRL_CYCTAP_Msk (0x1UL << DWT_CTRL_CYCTAP_Pos) /*!< DWT CTRL: CYCTAP Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
971
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
972 #define DWT_CTRL_POSTINIT_Pos 5U /*!< DWT CTRL: POSTINIT Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
973 #define DWT_CTRL_POSTINIT_Msk (0xFUL << DWT_CTRL_POSTINIT_Pos) /*!< DWT CTRL: POSTINIT Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
974
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
975 #define DWT_CTRL_POSTPRESET_Pos 1U /*!< DWT CTRL: POSTPRESET Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
976 #define DWT_CTRL_POSTPRESET_Msk (0xFUL << DWT_CTRL_POSTPRESET_Pos) /*!< DWT CTRL: POSTPRESET Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
977
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
978 #define DWT_CTRL_CYCCNTENA_Pos 0U /*!< DWT CTRL: CYCCNTENA Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
979 #define DWT_CTRL_CYCCNTENA_Msk (0x1UL /*<< DWT_CTRL_CYCCNTENA_Pos*/) /*!< DWT CTRL: CYCCNTENA Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
980
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
981 /* DWT CPI Count Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
982 #define DWT_CPICNT_CPICNT_Pos 0U /*!< DWT CPICNT: CPICNT Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
983 #define DWT_CPICNT_CPICNT_Msk (0xFFUL /*<< DWT_CPICNT_CPICNT_Pos*/) /*!< DWT CPICNT: CPICNT Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
984
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
985 /* DWT Exception Overhead Count Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
986 #define DWT_EXCCNT_EXCCNT_Pos 0U /*!< DWT EXCCNT: EXCCNT Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
987 #define DWT_EXCCNT_EXCCNT_Msk (0xFFUL /*<< DWT_EXCCNT_EXCCNT_Pos*/) /*!< DWT EXCCNT: EXCCNT Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
988
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
989 /* DWT Sleep Count Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
990 #define DWT_SLEEPCNT_SLEEPCNT_Pos 0U /*!< DWT SLEEPCNT: SLEEPCNT Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
991 #define DWT_SLEEPCNT_SLEEPCNT_Msk (0xFFUL /*<< DWT_SLEEPCNT_SLEEPCNT_Pos*/) /*!< DWT SLEEPCNT: SLEEPCNT Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
992
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
993 /* DWT LSU Count Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
994 #define DWT_LSUCNT_LSUCNT_Pos 0U /*!< DWT LSUCNT: LSUCNT Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
995 #define DWT_LSUCNT_LSUCNT_Msk (0xFFUL /*<< DWT_LSUCNT_LSUCNT_Pos*/) /*!< DWT LSUCNT: LSUCNT Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
996
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
997 /* DWT Folded-instruction Count Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
998 #define DWT_FOLDCNT_FOLDCNT_Pos 0U /*!< DWT FOLDCNT: FOLDCNT Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
999 #define DWT_FOLDCNT_FOLDCNT_Msk (0xFFUL /*<< DWT_FOLDCNT_FOLDCNT_Pos*/) /*!< DWT FOLDCNT: FOLDCNT Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1000
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1001 /* DWT Comparator Mask Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1002 #define DWT_MASK_MASK_Pos 0U /*!< DWT MASK: MASK Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1003 #define DWT_MASK_MASK_Msk (0x1FUL /*<< DWT_MASK_MASK_Pos*/) /*!< DWT MASK: MASK Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1004
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1005 /* DWT Comparator Function Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1006 #define DWT_FUNCTION_MATCHED_Pos 24U /*!< DWT FUNCTION: MATCHED Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1007 #define DWT_FUNCTION_MATCHED_Msk (0x1UL << DWT_FUNCTION_MATCHED_Pos) /*!< DWT FUNCTION: MATCHED Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1008
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1009 #define DWT_FUNCTION_DATAVADDR1_Pos 16U /*!< DWT FUNCTION: DATAVADDR1 Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1010 #define DWT_FUNCTION_DATAVADDR1_Msk (0xFUL << DWT_FUNCTION_DATAVADDR1_Pos) /*!< DWT FUNCTION: DATAVADDR1 Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1011
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1012 #define DWT_FUNCTION_DATAVADDR0_Pos 12U /*!< DWT FUNCTION: DATAVADDR0 Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1013 #define DWT_FUNCTION_DATAVADDR0_Msk (0xFUL << DWT_FUNCTION_DATAVADDR0_Pos) /*!< DWT FUNCTION: DATAVADDR0 Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1014
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1015 #define DWT_FUNCTION_DATAVSIZE_Pos 10U /*!< DWT FUNCTION: DATAVSIZE Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1016 #define DWT_FUNCTION_DATAVSIZE_Msk (0x3UL << DWT_FUNCTION_DATAVSIZE_Pos) /*!< DWT FUNCTION: DATAVSIZE Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1017
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1018 #define DWT_FUNCTION_LNK1ENA_Pos 9U /*!< DWT FUNCTION: LNK1ENA Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1019 #define DWT_FUNCTION_LNK1ENA_Msk (0x1UL << DWT_FUNCTION_LNK1ENA_Pos) /*!< DWT FUNCTION: LNK1ENA Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1020
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1021 #define DWT_FUNCTION_DATAVMATCH_Pos 8U /*!< DWT FUNCTION: DATAVMATCH Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1022 #define DWT_FUNCTION_DATAVMATCH_Msk (0x1UL << DWT_FUNCTION_DATAVMATCH_Pos) /*!< DWT FUNCTION: DATAVMATCH Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1023
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1024 #define DWT_FUNCTION_CYCMATCH_Pos 7U /*!< DWT FUNCTION: CYCMATCH Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1025 #define DWT_FUNCTION_CYCMATCH_Msk (0x1UL << DWT_FUNCTION_CYCMATCH_Pos) /*!< DWT FUNCTION: CYCMATCH Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1026
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1027 #define DWT_FUNCTION_EMITRANGE_Pos 5U /*!< DWT FUNCTION: EMITRANGE Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1028 #define DWT_FUNCTION_EMITRANGE_Msk (0x1UL << DWT_FUNCTION_EMITRANGE_Pos) /*!< DWT FUNCTION: EMITRANGE Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1029
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1030 #define DWT_FUNCTION_FUNCTION_Pos 0U /*!< DWT FUNCTION: FUNCTION Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1031 #define DWT_FUNCTION_FUNCTION_Msk (0xFUL /*<< DWT_FUNCTION_FUNCTION_Pos*/) /*!< DWT FUNCTION: FUNCTION Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1032
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1033 /*@}*/ /* end of group CMSIS_DWT */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1034
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1035
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1036 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1037 \ingroup CMSIS_core_register
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1038 \defgroup CMSIS_TPI Trace Port Interface (TPI)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1039 \brief Type definitions for the Trace Port Interface (TPI)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1040 @{
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1041 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1042
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1043 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1044 \brief Structure type to access the Trace Port Interface Register (TPI).
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1045 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1046 typedef struct
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1047 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1048 __IOM uint32_t SSPSR; /*!< Offset: 0x000 (R/ ) Supported Parallel Port Size Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1049 __IOM uint32_t CSPSR; /*!< Offset: 0x004 (R/W) Current Parallel Port Size Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1050 uint32_t RESERVED0[2U];
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1051 __IOM uint32_t ACPR; /*!< Offset: 0x010 (R/W) Asynchronous Clock Prescaler Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1052 uint32_t RESERVED1[55U];
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1053 __IOM uint32_t SPPR; /*!< Offset: 0x0F0 (R/W) Selected Pin Protocol Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1054 uint32_t RESERVED2[131U];
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1055 __IM uint32_t FFSR; /*!< Offset: 0x300 (R/ ) Formatter and Flush Status Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1056 __IOM uint32_t FFCR; /*!< Offset: 0x304 (R/W) Formatter and Flush Control Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1057 __IM uint32_t FSCR; /*!< Offset: 0x308 (R/ ) Formatter Synchronization Counter Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1058 uint32_t RESERVED3[759U];
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1059 __IM uint32_t TRIGGER; /*!< Offset: 0xEE8 (R/ ) TRIGGER */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1060 __IM uint32_t FIFO0; /*!< Offset: 0xEEC (R/ ) Integration ETM Data */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1061 __IM uint32_t ITATBCTR2; /*!< Offset: 0xEF0 (R/ ) ITATBCTR2 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1062 uint32_t RESERVED4[1U];
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1063 __IM uint32_t ITATBCTR0; /*!< Offset: 0xEF8 (R/ ) ITATBCTR0 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1064 __IM uint32_t FIFO1; /*!< Offset: 0xEFC (R/ ) Integration ITM Data */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1065 __IOM uint32_t ITCTRL; /*!< Offset: 0xF00 (R/W) Integration Mode Control */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1066 uint32_t RESERVED5[39U];
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1067 __IOM uint32_t CLAIMSET; /*!< Offset: 0xFA0 (R/W) Claim tag set */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1068 __IOM uint32_t CLAIMCLR; /*!< Offset: 0xFA4 (R/W) Claim tag clear */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1069 uint32_t RESERVED7[8U];
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1070 __IM uint32_t DEVID; /*!< Offset: 0xFC8 (R/ ) TPIU_DEVID */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1071 __IM uint32_t DEVTYPE; /*!< Offset: 0xFCC (R/ ) TPIU_DEVTYPE */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1072 } TPI_Type;
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1073
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1074 /* TPI Asynchronous Clock Prescaler Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1075 #define TPI_ACPR_PRESCALER_Pos 0U /*!< TPI ACPR: PRESCALER Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1076 #define TPI_ACPR_PRESCALER_Msk (0x1FFFUL /*<< TPI_ACPR_PRESCALER_Pos*/) /*!< TPI ACPR: PRESCALER Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1077
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1078 /* TPI Selected Pin Protocol Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1079 #define TPI_SPPR_TXMODE_Pos 0U /*!< TPI SPPR: TXMODE Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1080 #define TPI_SPPR_TXMODE_Msk (0x3UL /*<< TPI_SPPR_TXMODE_Pos*/) /*!< TPI SPPR: TXMODE Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1081
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1082 /* TPI Formatter and Flush Status Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1083 #define TPI_FFSR_FtNonStop_Pos 3U /*!< TPI FFSR: FtNonStop Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1084 #define TPI_FFSR_FtNonStop_Msk (0x1UL << TPI_FFSR_FtNonStop_Pos) /*!< TPI FFSR: FtNonStop Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1085
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1086 #define TPI_FFSR_TCPresent_Pos 2U /*!< TPI FFSR: TCPresent Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1087 #define TPI_FFSR_TCPresent_Msk (0x1UL << TPI_FFSR_TCPresent_Pos) /*!< TPI FFSR: TCPresent Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1088
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1089 #define TPI_FFSR_FtStopped_Pos 1U /*!< TPI FFSR: FtStopped Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1090 #define TPI_FFSR_FtStopped_Msk (0x1UL << TPI_FFSR_FtStopped_Pos) /*!< TPI FFSR: FtStopped Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1091
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1092 #define TPI_FFSR_FlInProg_Pos 0U /*!< TPI FFSR: FlInProg Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1093 #define TPI_FFSR_FlInProg_Msk (0x1UL /*<< TPI_FFSR_FlInProg_Pos*/) /*!< TPI FFSR: FlInProg Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1094
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1095 /* TPI Formatter and Flush Control Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1096 #define TPI_FFCR_TrigIn_Pos 8U /*!< TPI FFCR: TrigIn Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1097 #define TPI_FFCR_TrigIn_Msk (0x1UL << TPI_FFCR_TrigIn_Pos) /*!< TPI FFCR: TrigIn Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1098
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1099 #define TPI_FFCR_EnFCont_Pos 1U /*!< TPI FFCR: EnFCont Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1100 #define TPI_FFCR_EnFCont_Msk (0x1UL << TPI_FFCR_EnFCont_Pos) /*!< TPI FFCR: EnFCont Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1101
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1102 /* TPI TRIGGER Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1103 #define TPI_TRIGGER_TRIGGER_Pos 0U /*!< TPI TRIGGER: TRIGGER Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1104 #define TPI_TRIGGER_TRIGGER_Msk (0x1UL /*<< TPI_TRIGGER_TRIGGER_Pos*/) /*!< TPI TRIGGER: TRIGGER Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1105
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1106 /* TPI Integration ETM Data Register Definitions (FIFO0) */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1107 #define TPI_FIFO0_ITM_ATVALID_Pos 29U /*!< TPI FIFO0: ITM_ATVALID Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1108 #define TPI_FIFO0_ITM_ATVALID_Msk (0x3UL << TPI_FIFO0_ITM_ATVALID_Pos) /*!< TPI FIFO0: ITM_ATVALID Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1109
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1110 #define TPI_FIFO0_ITM_bytecount_Pos 27U /*!< TPI FIFO0: ITM_bytecount Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1111 #define TPI_FIFO0_ITM_bytecount_Msk (0x3UL << TPI_FIFO0_ITM_bytecount_Pos) /*!< TPI FIFO0: ITM_bytecount Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1112
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1113 #define TPI_FIFO0_ETM_ATVALID_Pos 26U /*!< TPI FIFO0: ETM_ATVALID Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1114 #define TPI_FIFO0_ETM_ATVALID_Msk (0x3UL << TPI_FIFO0_ETM_ATVALID_Pos) /*!< TPI FIFO0: ETM_ATVALID Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1115
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1116 #define TPI_FIFO0_ETM_bytecount_Pos 24U /*!< TPI FIFO0: ETM_bytecount Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1117 #define TPI_FIFO0_ETM_bytecount_Msk (0x3UL << TPI_FIFO0_ETM_bytecount_Pos) /*!< TPI FIFO0: ETM_bytecount Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1118
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1119 #define TPI_FIFO0_ETM2_Pos 16U /*!< TPI FIFO0: ETM2 Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1120 #define TPI_FIFO0_ETM2_Msk (0xFFUL << TPI_FIFO0_ETM2_Pos) /*!< TPI FIFO0: ETM2 Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1121
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1122 #define TPI_FIFO0_ETM1_Pos 8U /*!< TPI FIFO0: ETM1 Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1123 #define TPI_FIFO0_ETM1_Msk (0xFFUL << TPI_FIFO0_ETM1_Pos) /*!< TPI FIFO0: ETM1 Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1124
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1125 #define TPI_FIFO0_ETM0_Pos 0U /*!< TPI FIFO0: ETM0 Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1126 #define TPI_FIFO0_ETM0_Msk (0xFFUL /*<< TPI_FIFO0_ETM0_Pos*/) /*!< TPI FIFO0: ETM0 Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1127
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1128 /* TPI ITATBCTR2 Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1129 #define TPI_ITATBCTR2_ATREADY_Pos 0U /*!< TPI ITATBCTR2: ATREADY Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1130 #define TPI_ITATBCTR2_ATREADY_Msk (0x1UL /*<< TPI_ITATBCTR2_ATREADY_Pos*/) /*!< TPI ITATBCTR2: ATREADY Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1131
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1132 /* TPI Integration ITM Data Register Definitions (FIFO1) */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1133 #define TPI_FIFO1_ITM_ATVALID_Pos 29U /*!< TPI FIFO1: ITM_ATVALID Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1134 #define TPI_FIFO1_ITM_ATVALID_Msk (0x3UL << TPI_FIFO1_ITM_ATVALID_Pos) /*!< TPI FIFO1: ITM_ATVALID Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1135
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1136 #define TPI_FIFO1_ITM_bytecount_Pos 27U /*!< TPI FIFO1: ITM_bytecount Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1137 #define TPI_FIFO1_ITM_bytecount_Msk (0x3UL << TPI_FIFO1_ITM_bytecount_Pos) /*!< TPI FIFO1: ITM_bytecount Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1138
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1139 #define TPI_FIFO1_ETM_ATVALID_Pos 26U /*!< TPI FIFO1: ETM_ATVALID Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1140 #define TPI_FIFO1_ETM_ATVALID_Msk (0x3UL << TPI_FIFO1_ETM_ATVALID_Pos) /*!< TPI FIFO1: ETM_ATVALID Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1141
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1142 #define TPI_FIFO1_ETM_bytecount_Pos 24U /*!< TPI FIFO1: ETM_bytecount Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1143 #define TPI_FIFO1_ETM_bytecount_Msk (0x3UL << TPI_FIFO1_ETM_bytecount_Pos) /*!< TPI FIFO1: ETM_bytecount Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1144
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1145 #define TPI_FIFO1_ITM2_Pos 16U /*!< TPI FIFO1: ITM2 Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1146 #define TPI_FIFO1_ITM2_Msk (0xFFUL << TPI_FIFO1_ITM2_Pos) /*!< TPI FIFO1: ITM2 Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1147
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1148 #define TPI_FIFO1_ITM1_Pos 8U /*!< TPI FIFO1: ITM1 Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1149 #define TPI_FIFO1_ITM1_Msk (0xFFUL << TPI_FIFO1_ITM1_Pos) /*!< TPI FIFO1: ITM1 Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1150
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1151 #define TPI_FIFO1_ITM0_Pos 0U /*!< TPI FIFO1: ITM0 Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1152 #define TPI_FIFO1_ITM0_Msk (0xFFUL /*<< TPI_FIFO1_ITM0_Pos*/) /*!< TPI FIFO1: ITM0 Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1153
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1154 /* TPI ITATBCTR0 Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1155 #define TPI_ITATBCTR0_ATREADY_Pos 0U /*!< TPI ITATBCTR0: ATREADY Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1156 #define TPI_ITATBCTR0_ATREADY_Msk (0x1UL /*<< TPI_ITATBCTR0_ATREADY_Pos*/) /*!< TPI ITATBCTR0: ATREADY Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1157
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1158 /* TPI Integration Mode Control Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1159 #define TPI_ITCTRL_Mode_Pos 0U /*!< TPI ITCTRL: Mode Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1160 #define TPI_ITCTRL_Mode_Msk (0x1UL /*<< TPI_ITCTRL_Mode_Pos*/) /*!< TPI ITCTRL: Mode Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1161
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1162 /* TPI DEVID Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1163 #define TPI_DEVID_NRZVALID_Pos 11U /*!< TPI DEVID: NRZVALID Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1164 #define TPI_DEVID_NRZVALID_Msk (0x1UL << TPI_DEVID_NRZVALID_Pos) /*!< TPI DEVID: NRZVALID Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1165
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1166 #define TPI_DEVID_MANCVALID_Pos 10U /*!< TPI DEVID: MANCVALID Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1167 #define TPI_DEVID_MANCVALID_Msk (0x1UL << TPI_DEVID_MANCVALID_Pos) /*!< TPI DEVID: MANCVALID Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1168
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1169 #define TPI_DEVID_PTINVALID_Pos 9U /*!< TPI DEVID: PTINVALID Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1170 #define TPI_DEVID_PTINVALID_Msk (0x1UL << TPI_DEVID_PTINVALID_Pos) /*!< TPI DEVID: PTINVALID Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1171
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1172 #define TPI_DEVID_MinBufSz_Pos 6U /*!< TPI DEVID: MinBufSz Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1173 #define TPI_DEVID_MinBufSz_Msk (0x7UL << TPI_DEVID_MinBufSz_Pos) /*!< TPI DEVID: MinBufSz Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1174
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1175 #define TPI_DEVID_AsynClkIn_Pos 5U /*!< TPI DEVID: AsynClkIn Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1176 #define TPI_DEVID_AsynClkIn_Msk (0x1UL << TPI_DEVID_AsynClkIn_Pos) /*!< TPI DEVID: AsynClkIn Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1177
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1178 #define TPI_DEVID_NrTraceInput_Pos 0U /*!< TPI DEVID: NrTraceInput Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1179 #define TPI_DEVID_NrTraceInput_Msk (0x1FUL /*<< TPI_DEVID_NrTraceInput_Pos*/) /*!< TPI DEVID: NrTraceInput Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1180
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1181 /* TPI DEVTYPE Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1182 #define TPI_DEVTYPE_MajorType_Pos 4U /*!< TPI DEVTYPE: MajorType Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1183 #define TPI_DEVTYPE_MajorType_Msk (0xFUL << TPI_DEVTYPE_MajorType_Pos) /*!< TPI DEVTYPE: MajorType Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1184
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1185 #define TPI_DEVTYPE_SubType_Pos 0U /*!< TPI DEVTYPE: SubType Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1186 #define TPI_DEVTYPE_SubType_Msk (0xFUL /*<< TPI_DEVTYPE_SubType_Pos*/) /*!< TPI DEVTYPE: SubType Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1187
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1188 /*@}*/ /* end of group CMSIS_TPI */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1189
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1190
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1191 #if (__MPU_PRESENT == 1U)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1192 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1193 \ingroup CMSIS_core_register
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1194 \defgroup CMSIS_MPU Memory Protection Unit (MPU)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1195 \brief Type definitions for the Memory Protection Unit (MPU)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1196 @{
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1197 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1198
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1199 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1200 \brief Structure type to access the Memory Protection Unit (MPU).
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1201 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1202 typedef struct
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1203 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1204 __IM uint32_t TYPE; /*!< Offset: 0x000 (R/ ) MPU Type Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1205 __IOM uint32_t CTRL; /*!< Offset: 0x004 (R/W) MPU Control Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1206 __IOM uint32_t RNR; /*!< Offset: 0x008 (R/W) MPU Region RNRber Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1207 __IOM uint32_t RBAR; /*!< Offset: 0x00C (R/W) MPU Region Base Address Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1208 __IOM uint32_t RASR; /*!< Offset: 0x010 (R/W) MPU Region Attribute and Size Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1209 __IOM uint32_t RBAR_A1; /*!< Offset: 0x014 (R/W) MPU Alias 1 Region Base Address Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1210 __IOM uint32_t RASR_A1; /*!< Offset: 0x018 (R/W) MPU Alias 1 Region Attribute and Size Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1211 __IOM uint32_t RBAR_A2; /*!< Offset: 0x01C (R/W) MPU Alias 2 Region Base Address Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1212 __IOM uint32_t RASR_A2; /*!< Offset: 0x020 (R/W) MPU Alias 2 Region Attribute and Size Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1213 __IOM uint32_t RBAR_A3; /*!< Offset: 0x024 (R/W) MPU Alias 3 Region Base Address Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1214 __IOM uint32_t RASR_A3; /*!< Offset: 0x028 (R/W) MPU Alias 3 Region Attribute and Size Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1215 } MPU_Type;
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1216
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1217 /* MPU Type Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1218 #define MPU_TYPE_IREGION_Pos 16U /*!< MPU TYPE: IREGION Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1219 #define MPU_TYPE_IREGION_Msk (0xFFUL << MPU_TYPE_IREGION_Pos) /*!< MPU TYPE: IREGION Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1220
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1221 #define MPU_TYPE_DREGION_Pos 8U /*!< MPU TYPE: DREGION Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1222 #define MPU_TYPE_DREGION_Msk (0xFFUL << MPU_TYPE_DREGION_Pos) /*!< MPU TYPE: DREGION Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1223
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1224 #define MPU_TYPE_SEPARATE_Pos 0U /*!< MPU TYPE: SEPARATE Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1225 #define MPU_TYPE_SEPARATE_Msk (1UL /*<< MPU_TYPE_SEPARATE_Pos*/) /*!< MPU TYPE: SEPARATE Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1226
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1227 /* MPU Control Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1228 #define MPU_CTRL_PRIVDEFENA_Pos 2U /*!< MPU CTRL: PRIVDEFENA Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1229 #define MPU_CTRL_PRIVDEFENA_Msk (1UL << MPU_CTRL_PRIVDEFENA_Pos) /*!< MPU CTRL: PRIVDEFENA Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1230
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1231 #define MPU_CTRL_HFNMIENA_Pos 1U /*!< MPU CTRL: HFNMIENA Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1232 #define MPU_CTRL_HFNMIENA_Msk (1UL << MPU_CTRL_HFNMIENA_Pos) /*!< MPU CTRL: HFNMIENA Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1233
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1234 #define MPU_CTRL_ENABLE_Pos 0U /*!< MPU CTRL: ENABLE Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1235 #define MPU_CTRL_ENABLE_Msk (1UL /*<< MPU_CTRL_ENABLE_Pos*/) /*!< MPU CTRL: ENABLE Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1236
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1237 /* MPU Region Number Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1238 #define MPU_RNR_REGION_Pos 0U /*!< MPU RNR: REGION Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1239 #define MPU_RNR_REGION_Msk (0xFFUL /*<< MPU_RNR_REGION_Pos*/) /*!< MPU RNR: REGION Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1240
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1241 /* MPU Region Base Address Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1242 #define MPU_RBAR_ADDR_Pos 5U /*!< MPU RBAR: ADDR Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1243 #define MPU_RBAR_ADDR_Msk (0x7FFFFFFUL << MPU_RBAR_ADDR_Pos) /*!< MPU RBAR: ADDR Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1244
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1245 #define MPU_RBAR_VALID_Pos 4U /*!< MPU RBAR: VALID Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1246 #define MPU_RBAR_VALID_Msk (1UL << MPU_RBAR_VALID_Pos) /*!< MPU RBAR: VALID Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1247
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1248 #define MPU_RBAR_REGION_Pos 0U /*!< MPU RBAR: REGION Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1249 #define MPU_RBAR_REGION_Msk (0xFUL /*<< MPU_RBAR_REGION_Pos*/) /*!< MPU RBAR: REGION Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1250
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1251 /* MPU Region Attribute and Size Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1252 #define MPU_RASR_ATTRS_Pos 16U /*!< MPU RASR: MPU Region Attribute field Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1253 #define MPU_RASR_ATTRS_Msk (0xFFFFUL << MPU_RASR_ATTRS_Pos) /*!< MPU RASR: MPU Region Attribute field Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1254
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1255 #define MPU_RASR_XN_Pos 28U /*!< MPU RASR: ATTRS.XN Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1256 #define MPU_RASR_XN_Msk (1UL << MPU_RASR_XN_Pos) /*!< MPU RASR: ATTRS.XN Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1257
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1258 #define MPU_RASR_AP_Pos 24U /*!< MPU RASR: ATTRS.AP Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1259 #define MPU_RASR_AP_Msk (0x7UL << MPU_RASR_AP_Pos) /*!< MPU RASR: ATTRS.AP Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1260
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1261 #define MPU_RASR_TEX_Pos 19U /*!< MPU RASR: ATTRS.TEX Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1262 #define MPU_RASR_TEX_Msk (0x7UL << MPU_RASR_TEX_Pos) /*!< MPU RASR: ATTRS.TEX Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1263
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1264 #define MPU_RASR_S_Pos 18U /*!< MPU RASR: ATTRS.S Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1265 #define MPU_RASR_S_Msk (1UL << MPU_RASR_S_Pos) /*!< MPU RASR: ATTRS.S Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1266
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1267 #define MPU_RASR_C_Pos 17U /*!< MPU RASR: ATTRS.C Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1268 #define MPU_RASR_C_Msk (1UL << MPU_RASR_C_Pos) /*!< MPU RASR: ATTRS.C Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1269
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1270 #define MPU_RASR_B_Pos 16U /*!< MPU RASR: ATTRS.B Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1271 #define MPU_RASR_B_Msk (1UL << MPU_RASR_B_Pos) /*!< MPU RASR: ATTRS.B Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1272
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1273 #define MPU_RASR_SRD_Pos 8U /*!< MPU RASR: Sub-Region Disable Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1274 #define MPU_RASR_SRD_Msk (0xFFUL << MPU_RASR_SRD_Pos) /*!< MPU RASR: Sub-Region Disable Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1275
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1276 #define MPU_RASR_SIZE_Pos 1U /*!< MPU RASR: Region Size Field Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1277 #define MPU_RASR_SIZE_Msk (0x1FUL << MPU_RASR_SIZE_Pos) /*!< MPU RASR: Region Size Field Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1278
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1279 #define MPU_RASR_ENABLE_Pos 0U /*!< MPU RASR: Region enable bit Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1280 #define MPU_RASR_ENABLE_Msk (1UL /*<< MPU_RASR_ENABLE_Pos*/) /*!< MPU RASR: Region enable bit Disable Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1281
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1282 /*@} end of group CMSIS_MPU */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1283 #endif
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1284
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1285
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1286 #if (__FPU_PRESENT == 1U)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1287 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1288 \ingroup CMSIS_core_register
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1289 \defgroup CMSIS_FPU Floating Point Unit (FPU)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1290 \brief Type definitions for the Floating Point Unit (FPU)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1291 @{
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1292 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1293
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1294 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1295 \brief Structure type to access the Floating Point Unit (FPU).
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1296 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1297 typedef struct
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1298 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1299 uint32_t RESERVED0[1U];
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1300 __IOM uint32_t FPCCR; /*!< Offset: 0x004 (R/W) Floating-Point Context Control Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1301 __IOM uint32_t FPCAR; /*!< Offset: 0x008 (R/W) Floating-Point Context Address Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1302 __IOM uint32_t FPDSCR; /*!< Offset: 0x00C (R/W) Floating-Point Default Status Control Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1303 __IM uint32_t MVFR0; /*!< Offset: 0x010 (R/ ) Media and FP Feature Register 0 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1304 __IM uint32_t MVFR1; /*!< Offset: 0x014 (R/ ) Media and FP Feature Register 1 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1305 } FPU_Type;
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1306
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1307 /* Floating-Point Context Control Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1308 #define FPU_FPCCR_ASPEN_Pos 31U /*!< FPCCR: ASPEN bit Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1309 #define FPU_FPCCR_ASPEN_Msk (1UL << FPU_FPCCR_ASPEN_Pos) /*!< FPCCR: ASPEN bit Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1310
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1311 #define FPU_FPCCR_LSPEN_Pos 30U /*!< FPCCR: LSPEN Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1312 #define FPU_FPCCR_LSPEN_Msk (1UL << FPU_FPCCR_LSPEN_Pos) /*!< FPCCR: LSPEN bit Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1313
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1314 #define FPU_FPCCR_MONRDY_Pos 8U /*!< FPCCR: MONRDY Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1315 #define FPU_FPCCR_MONRDY_Msk (1UL << FPU_FPCCR_MONRDY_Pos) /*!< FPCCR: MONRDY bit Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1316
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1317 #define FPU_FPCCR_BFRDY_Pos 6U /*!< FPCCR: BFRDY Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1318 #define FPU_FPCCR_BFRDY_Msk (1UL << FPU_FPCCR_BFRDY_Pos) /*!< FPCCR: BFRDY bit Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1319
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1320 #define FPU_FPCCR_MMRDY_Pos 5U /*!< FPCCR: MMRDY Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1321 #define FPU_FPCCR_MMRDY_Msk (1UL << FPU_FPCCR_MMRDY_Pos) /*!< FPCCR: MMRDY bit Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1322
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1323 #define FPU_FPCCR_HFRDY_Pos 4U /*!< FPCCR: HFRDY Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1324 #define FPU_FPCCR_HFRDY_Msk (1UL << FPU_FPCCR_HFRDY_Pos) /*!< FPCCR: HFRDY bit Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1325
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1326 #define FPU_FPCCR_THREAD_Pos 3U /*!< FPCCR: processor mode bit Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1327 #define FPU_FPCCR_THREAD_Msk (1UL << FPU_FPCCR_THREAD_Pos) /*!< FPCCR: processor mode active bit Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1328
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1329 #define FPU_FPCCR_USER_Pos 1U /*!< FPCCR: privilege level bit Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1330 #define FPU_FPCCR_USER_Msk (1UL << FPU_FPCCR_USER_Pos) /*!< FPCCR: privilege level bit Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1331
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1332 #define FPU_FPCCR_LSPACT_Pos 0U /*!< FPCCR: Lazy state preservation active bit Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1333 #define FPU_FPCCR_LSPACT_Msk (1UL /*<< FPU_FPCCR_LSPACT_Pos*/) /*!< FPCCR: Lazy state preservation active bit Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1334
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1335 /* Floating-Point Context Address Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1336 #define FPU_FPCAR_ADDRESS_Pos 3U /*!< FPCAR: ADDRESS bit Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1337 #define FPU_FPCAR_ADDRESS_Msk (0x1FFFFFFFUL << FPU_FPCAR_ADDRESS_Pos) /*!< FPCAR: ADDRESS bit Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1338
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1339 /* Floating-Point Default Status Control Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1340 #define FPU_FPDSCR_AHP_Pos 26U /*!< FPDSCR: AHP bit Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1341 #define FPU_FPDSCR_AHP_Msk (1UL << FPU_FPDSCR_AHP_Pos) /*!< FPDSCR: AHP bit Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1342
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1343 #define FPU_FPDSCR_DN_Pos 25U /*!< FPDSCR: DN bit Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1344 #define FPU_FPDSCR_DN_Msk (1UL << FPU_FPDSCR_DN_Pos) /*!< FPDSCR: DN bit Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1345
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1346 #define FPU_FPDSCR_FZ_Pos 24U /*!< FPDSCR: FZ bit Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1347 #define FPU_FPDSCR_FZ_Msk (1UL << FPU_FPDSCR_FZ_Pos) /*!< FPDSCR: FZ bit Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1348
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1349 #define FPU_FPDSCR_RMode_Pos 22U /*!< FPDSCR: RMode bit Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1350 #define FPU_FPDSCR_RMode_Msk (3UL << FPU_FPDSCR_RMode_Pos) /*!< FPDSCR: RMode bit Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1351
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1352 /* Media and FP Feature Register 0 Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1353 #define FPU_MVFR0_FP_rounding_modes_Pos 28U /*!< MVFR0: FP rounding modes bits Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1354 #define FPU_MVFR0_FP_rounding_modes_Msk (0xFUL << FPU_MVFR0_FP_rounding_modes_Pos) /*!< MVFR0: FP rounding modes bits Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1355
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1356 #define FPU_MVFR0_Short_vectors_Pos 24U /*!< MVFR0: Short vectors bits Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1357 #define FPU_MVFR0_Short_vectors_Msk (0xFUL << FPU_MVFR0_Short_vectors_Pos) /*!< MVFR0: Short vectors bits Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1358
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1359 #define FPU_MVFR0_Square_root_Pos 20U /*!< MVFR0: Square root bits Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1360 #define FPU_MVFR0_Square_root_Msk (0xFUL << FPU_MVFR0_Square_root_Pos) /*!< MVFR0: Square root bits Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1361
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1362 #define FPU_MVFR0_Divide_Pos 16U /*!< MVFR0: Divide bits Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1363 #define FPU_MVFR0_Divide_Msk (0xFUL << FPU_MVFR0_Divide_Pos) /*!< MVFR0: Divide bits Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1364
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1365 #define FPU_MVFR0_FP_excep_trapping_Pos 12U /*!< MVFR0: FP exception trapping bits Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1366 #define FPU_MVFR0_FP_excep_trapping_Msk (0xFUL << FPU_MVFR0_FP_excep_trapping_Pos) /*!< MVFR0: FP exception trapping bits Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1367
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1368 #define FPU_MVFR0_Double_precision_Pos 8U /*!< MVFR0: Double-precision bits Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1369 #define FPU_MVFR0_Double_precision_Msk (0xFUL << FPU_MVFR0_Double_precision_Pos) /*!< MVFR0: Double-precision bits Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1370
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1371 #define FPU_MVFR0_Single_precision_Pos 4U /*!< MVFR0: Single-precision bits Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1372 #define FPU_MVFR0_Single_precision_Msk (0xFUL << FPU_MVFR0_Single_precision_Pos) /*!< MVFR0: Single-precision bits Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1373
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1374 #define FPU_MVFR0_A_SIMD_registers_Pos 0U /*!< MVFR0: A_SIMD registers bits Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1375 #define FPU_MVFR0_A_SIMD_registers_Msk (0xFUL /*<< FPU_MVFR0_A_SIMD_registers_Pos*/) /*!< MVFR0: A_SIMD registers bits Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1376
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1377 /* Media and FP Feature Register 1 Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1378 #define FPU_MVFR1_FP_fused_MAC_Pos 28U /*!< MVFR1: FP fused MAC bits Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1379 #define FPU_MVFR1_FP_fused_MAC_Msk (0xFUL << FPU_MVFR1_FP_fused_MAC_Pos) /*!< MVFR1: FP fused MAC bits Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1380
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1381 #define FPU_MVFR1_FP_HPFP_Pos 24U /*!< MVFR1: FP HPFP bits Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1382 #define FPU_MVFR1_FP_HPFP_Msk (0xFUL << FPU_MVFR1_FP_HPFP_Pos) /*!< MVFR1: FP HPFP bits Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1383
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1384 #define FPU_MVFR1_D_NaN_mode_Pos 4U /*!< MVFR1: D_NaN mode bits Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1385 #define FPU_MVFR1_D_NaN_mode_Msk (0xFUL << FPU_MVFR1_D_NaN_mode_Pos) /*!< MVFR1: D_NaN mode bits Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1386
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1387 #define FPU_MVFR1_FtZ_mode_Pos 0U /*!< MVFR1: FtZ mode bits Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1388 #define FPU_MVFR1_FtZ_mode_Msk (0xFUL /*<< FPU_MVFR1_FtZ_mode_Pos*/) /*!< MVFR1: FtZ mode bits Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1389
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1390 /*@} end of group CMSIS_FPU */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1391 #endif
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1392
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1393
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1394 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1395 \ingroup CMSIS_core_register
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1396 \defgroup CMSIS_CoreDebug Core Debug Registers (CoreDebug)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1397 \brief Type definitions for the Core Debug Registers
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1398 @{
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1399 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1400
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1401 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1402 \brief Structure type to access the Core Debug Register (CoreDebug).
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1403 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1404 typedef struct
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1405 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1406 __IOM uint32_t DHCSR; /*!< Offset: 0x000 (R/W) Debug Halting Control and Status Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1407 __OM uint32_t DCRSR; /*!< Offset: 0x004 ( /W) Debug Core Register Selector Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1408 __IOM uint32_t DCRDR; /*!< Offset: 0x008 (R/W) Debug Core Register Data Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1409 __IOM uint32_t DEMCR; /*!< Offset: 0x00C (R/W) Debug Exception and Monitor Control Register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1410 } CoreDebug_Type;
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1411
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1412 /* Debug Halting Control and Status Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1413 #define CoreDebug_DHCSR_DBGKEY_Pos 16U /*!< CoreDebug DHCSR: DBGKEY Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1414 #define CoreDebug_DHCSR_DBGKEY_Msk (0xFFFFUL << CoreDebug_DHCSR_DBGKEY_Pos) /*!< CoreDebug DHCSR: DBGKEY Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1415
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1416 #define CoreDebug_DHCSR_S_RESET_ST_Pos 25U /*!< CoreDebug DHCSR: S_RESET_ST Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1417 #define CoreDebug_DHCSR_S_RESET_ST_Msk (1UL << CoreDebug_DHCSR_S_RESET_ST_Pos) /*!< CoreDebug DHCSR: S_RESET_ST Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1418
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1419 #define CoreDebug_DHCSR_S_RETIRE_ST_Pos 24U /*!< CoreDebug DHCSR: S_RETIRE_ST Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1420 #define CoreDebug_DHCSR_S_RETIRE_ST_Msk (1UL << CoreDebug_DHCSR_S_RETIRE_ST_Pos) /*!< CoreDebug DHCSR: S_RETIRE_ST Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1421
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1422 #define CoreDebug_DHCSR_S_LOCKUP_Pos 19U /*!< CoreDebug DHCSR: S_LOCKUP Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1423 #define CoreDebug_DHCSR_S_LOCKUP_Msk (1UL << CoreDebug_DHCSR_S_LOCKUP_Pos) /*!< CoreDebug DHCSR: S_LOCKUP Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1424
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1425 #define CoreDebug_DHCSR_S_SLEEP_Pos 18U /*!< CoreDebug DHCSR: S_SLEEP Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1426 #define CoreDebug_DHCSR_S_SLEEP_Msk (1UL << CoreDebug_DHCSR_S_SLEEP_Pos) /*!< CoreDebug DHCSR: S_SLEEP Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1427
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1428 #define CoreDebug_DHCSR_S_HALT_Pos 17U /*!< CoreDebug DHCSR: S_HALT Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1429 #define CoreDebug_DHCSR_S_HALT_Msk (1UL << CoreDebug_DHCSR_S_HALT_Pos) /*!< CoreDebug DHCSR: S_HALT Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1430
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1431 #define CoreDebug_DHCSR_S_REGRDY_Pos 16U /*!< CoreDebug DHCSR: S_REGRDY Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1432 #define CoreDebug_DHCSR_S_REGRDY_Msk (1UL << CoreDebug_DHCSR_S_REGRDY_Pos) /*!< CoreDebug DHCSR: S_REGRDY Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1433
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1434 #define CoreDebug_DHCSR_C_SNAPSTALL_Pos 5U /*!< CoreDebug DHCSR: C_SNAPSTALL Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1435 #define CoreDebug_DHCSR_C_SNAPSTALL_Msk (1UL << CoreDebug_DHCSR_C_SNAPSTALL_Pos) /*!< CoreDebug DHCSR: C_SNAPSTALL Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1436
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1437 #define CoreDebug_DHCSR_C_MASKINTS_Pos 3U /*!< CoreDebug DHCSR: C_MASKINTS Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1438 #define CoreDebug_DHCSR_C_MASKINTS_Msk (1UL << CoreDebug_DHCSR_C_MASKINTS_Pos) /*!< CoreDebug DHCSR: C_MASKINTS Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1439
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1440 #define CoreDebug_DHCSR_C_STEP_Pos 2U /*!< CoreDebug DHCSR: C_STEP Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1441 #define CoreDebug_DHCSR_C_STEP_Msk (1UL << CoreDebug_DHCSR_C_STEP_Pos) /*!< CoreDebug DHCSR: C_STEP Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1442
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1443 #define CoreDebug_DHCSR_C_HALT_Pos 1U /*!< CoreDebug DHCSR: C_HALT Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1444 #define CoreDebug_DHCSR_C_HALT_Msk (1UL << CoreDebug_DHCSR_C_HALT_Pos) /*!< CoreDebug DHCSR: C_HALT Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1445
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1446 #define CoreDebug_DHCSR_C_DEBUGEN_Pos 0U /*!< CoreDebug DHCSR: C_DEBUGEN Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1447 #define CoreDebug_DHCSR_C_DEBUGEN_Msk (1UL /*<< CoreDebug_DHCSR_C_DEBUGEN_Pos*/) /*!< CoreDebug DHCSR: C_DEBUGEN Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1448
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1449 /* Debug Core Register Selector Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1450 #define CoreDebug_DCRSR_REGWnR_Pos 16U /*!< CoreDebug DCRSR: REGWnR Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1451 #define CoreDebug_DCRSR_REGWnR_Msk (1UL << CoreDebug_DCRSR_REGWnR_Pos) /*!< CoreDebug DCRSR: REGWnR Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1452
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1453 #define CoreDebug_DCRSR_REGSEL_Pos 0U /*!< CoreDebug DCRSR: REGSEL Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1454 #define CoreDebug_DCRSR_REGSEL_Msk (0x1FUL /*<< CoreDebug_DCRSR_REGSEL_Pos*/) /*!< CoreDebug DCRSR: REGSEL Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1455
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1456 /* Debug Exception and Monitor Control Register Definitions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1457 #define CoreDebug_DEMCR_TRCENA_Pos 24U /*!< CoreDebug DEMCR: TRCENA Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1458 #define CoreDebug_DEMCR_TRCENA_Msk (1UL << CoreDebug_DEMCR_TRCENA_Pos) /*!< CoreDebug DEMCR: TRCENA Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1459
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1460 #define CoreDebug_DEMCR_MON_REQ_Pos 19U /*!< CoreDebug DEMCR: MON_REQ Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1461 #define CoreDebug_DEMCR_MON_REQ_Msk (1UL << CoreDebug_DEMCR_MON_REQ_Pos) /*!< CoreDebug DEMCR: MON_REQ Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1462
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1463 #define CoreDebug_DEMCR_MON_STEP_Pos 18U /*!< CoreDebug DEMCR: MON_STEP Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1464 #define CoreDebug_DEMCR_MON_STEP_Msk (1UL << CoreDebug_DEMCR_MON_STEP_Pos) /*!< CoreDebug DEMCR: MON_STEP Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1465
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1466 #define CoreDebug_DEMCR_MON_PEND_Pos 17U /*!< CoreDebug DEMCR: MON_PEND Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1467 #define CoreDebug_DEMCR_MON_PEND_Msk (1UL << CoreDebug_DEMCR_MON_PEND_Pos) /*!< CoreDebug DEMCR: MON_PEND Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1468
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1469 #define CoreDebug_DEMCR_MON_EN_Pos 16U /*!< CoreDebug DEMCR: MON_EN Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1470 #define CoreDebug_DEMCR_MON_EN_Msk (1UL << CoreDebug_DEMCR_MON_EN_Pos) /*!< CoreDebug DEMCR: MON_EN Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1471
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1472 #define CoreDebug_DEMCR_VC_HARDERR_Pos 10U /*!< CoreDebug DEMCR: VC_HARDERR Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1473 #define CoreDebug_DEMCR_VC_HARDERR_Msk (1UL << CoreDebug_DEMCR_VC_HARDERR_Pos) /*!< CoreDebug DEMCR: VC_HARDERR Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1474
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1475 #define CoreDebug_DEMCR_VC_INTERR_Pos 9U /*!< CoreDebug DEMCR: VC_INTERR Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1476 #define CoreDebug_DEMCR_VC_INTERR_Msk (1UL << CoreDebug_DEMCR_VC_INTERR_Pos) /*!< CoreDebug DEMCR: VC_INTERR Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1477
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1478 #define CoreDebug_DEMCR_VC_BUSERR_Pos 8U /*!< CoreDebug DEMCR: VC_BUSERR Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1479 #define CoreDebug_DEMCR_VC_BUSERR_Msk (1UL << CoreDebug_DEMCR_VC_BUSERR_Pos) /*!< CoreDebug DEMCR: VC_BUSERR Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1480
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1481 #define CoreDebug_DEMCR_VC_STATERR_Pos 7U /*!< CoreDebug DEMCR: VC_STATERR Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1482 #define CoreDebug_DEMCR_VC_STATERR_Msk (1UL << CoreDebug_DEMCR_VC_STATERR_Pos) /*!< CoreDebug DEMCR: VC_STATERR Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1483
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1484 #define CoreDebug_DEMCR_VC_CHKERR_Pos 6U /*!< CoreDebug DEMCR: VC_CHKERR Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1485 #define CoreDebug_DEMCR_VC_CHKERR_Msk (1UL << CoreDebug_DEMCR_VC_CHKERR_Pos) /*!< CoreDebug DEMCR: VC_CHKERR Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1486
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1487 #define CoreDebug_DEMCR_VC_NOCPERR_Pos 5U /*!< CoreDebug DEMCR: VC_NOCPERR Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1488 #define CoreDebug_DEMCR_VC_NOCPERR_Msk (1UL << CoreDebug_DEMCR_VC_NOCPERR_Pos) /*!< CoreDebug DEMCR: VC_NOCPERR Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1489
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1490 #define CoreDebug_DEMCR_VC_MMERR_Pos 4U /*!< CoreDebug DEMCR: VC_MMERR Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1491 #define CoreDebug_DEMCR_VC_MMERR_Msk (1UL << CoreDebug_DEMCR_VC_MMERR_Pos) /*!< CoreDebug DEMCR: VC_MMERR Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1492
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1493 #define CoreDebug_DEMCR_VC_CORERESET_Pos 0U /*!< CoreDebug DEMCR: VC_CORERESET Position */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1494 #define CoreDebug_DEMCR_VC_CORERESET_Msk (1UL /*<< CoreDebug_DEMCR_VC_CORERESET_Pos*/) /*!< CoreDebug DEMCR: VC_CORERESET Mask */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1495
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1496 /*@} end of group CMSIS_CoreDebug */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1497
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1498
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1499 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1500 \ingroup CMSIS_core_register
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1501 \defgroup CMSIS_core_bitfield Core register bit field macros
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1502 \brief Macros for use with bit field definitions (xxx_Pos, xxx_Msk).
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1503 @{
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1504 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1505
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1506 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1507 \brief Mask and shift a bit field value for use in a register bit range.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1508 \param[in] field Name of the register bit field.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1509 \param[in] value Value of the bit field.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1510 \return Masked and shifted value.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1511 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1512 #define _VAL2FLD(field, value) ((value << field ## _Pos) & field ## _Msk)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1513
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1514 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1515 \brief Mask and shift a register value to extract a bit filed value.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1516 \param[in] field Name of the register bit field.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1517 \param[in] value Value of register.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1518 \return Masked and shifted bit field value.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1519 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1520 #define _FLD2VAL(field, value) ((value & field ## _Msk) >> field ## _Pos)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1521
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1522 /*@} end of group CMSIS_core_bitfield */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1523
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1524
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1525 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1526 \ingroup CMSIS_core_register
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1527 \defgroup CMSIS_core_base Core Definitions
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1528 \brief Definitions for base addresses, unions, and structures.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1529 @{
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1530 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1531
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1532 /* Memory mapping of Cortex-M4 Hardware */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1533 #define SCS_BASE (0xE000E000UL) /*!< System Control Space Base Address */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1534 #define ITM_BASE (0xE0000000UL) /*!< ITM Base Address */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1535 #define DWT_BASE (0xE0001000UL) /*!< DWT Base Address */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1536 #define TPI_BASE (0xE0040000UL) /*!< TPI Base Address */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1537 #define CoreDebug_BASE (0xE000EDF0UL) /*!< Core Debug Base Address */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1538 #define SysTick_BASE (SCS_BASE + 0x0010UL) /*!< SysTick Base Address */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1539 #define NVIC_BASE (SCS_BASE + 0x0100UL) /*!< NVIC Base Address */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1540 #define SCB_BASE (SCS_BASE + 0x0D00UL) /*!< System Control Block Base Address */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1541
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1542 #define SCnSCB ((SCnSCB_Type *) SCS_BASE ) /*!< System control Register not in SCB */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1543 #define SCB ((SCB_Type *) SCB_BASE ) /*!< SCB configuration struct */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1544 #define SysTick ((SysTick_Type *) SysTick_BASE ) /*!< SysTick configuration struct */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1545 #define NVIC ((NVIC_Type *) NVIC_BASE ) /*!< NVIC configuration struct */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1546 #define ITM ((ITM_Type *) ITM_BASE ) /*!< ITM configuration struct */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1547 #define DWT ((DWT_Type *) DWT_BASE ) /*!< DWT configuration struct */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1548 #define TPI ((TPI_Type *) TPI_BASE ) /*!< TPI configuration struct */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1549 #define CoreDebug ((CoreDebug_Type *) CoreDebug_BASE) /*!< Core Debug configuration struct */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1550
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1551 #if (__MPU_PRESENT == 1U)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1552 #define MPU_BASE (SCS_BASE + 0x0D90UL) /*!< Memory Protection Unit */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1553 #define MPU ((MPU_Type *) MPU_BASE ) /*!< Memory Protection Unit */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1554 #endif
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1555
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1556 #if (__FPU_PRESENT == 1U)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1557 #define FPU_BASE (SCS_BASE + 0x0F30UL) /*!< Floating Point Unit */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1558 #define FPU ((FPU_Type *) FPU_BASE ) /*!< Floating Point Unit */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1559 #endif
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1560
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1561 /*@} */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1562
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1563
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1564
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1565 /*******************************************************************************
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1566 * Hardware Abstraction Layer
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1567 Core Function Interface contains:
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1568 - Core NVIC Functions
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1569 - Core SysTick Functions
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1570 - Core Debug Functions
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1571 - Core Register Access Functions
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1572 ******************************************************************************/
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1573 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1574 \defgroup CMSIS_Core_FunctionInterface Functions and Instructions Reference
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1575 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1576
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1577
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1578
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1579 /* ########################## NVIC functions #################################### */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1580 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1581 \ingroup CMSIS_Core_FunctionInterface
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1582 \defgroup CMSIS_Core_NVICFunctions NVIC Functions
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1583 \brief Functions that manage interrupts and exceptions via the NVIC.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1584 @{
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1585 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1586
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1587 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1588 \brief Set Priority Grouping
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1589 \details Sets the priority grouping field using the required unlock sequence.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1590 The parameter PriorityGroup is assigned to the field SCB->AIRCR [10:8] PRIGROUP field.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1591 Only values from 0..7 are used.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1592 In case of a conflict between priority grouping and available
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1593 priority bits (__NVIC_PRIO_BITS), the smallest possible priority group is set.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1594 \param [in] PriorityGroup Priority grouping field.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1595 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1596 __STATIC_INLINE void NVIC_SetPriorityGrouping(uint32_t PriorityGroup)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1597 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1598 uint32_t reg_value;
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1599 uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1600
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1601 reg_value = SCB->AIRCR; /* read old register configuration */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1602 reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1603 reg_value = (reg_value |
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1604 ((uint32_t)0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1605 (PriorityGroupTmp << 8U) ); /* Insert write key and priorty group */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1606 SCB->AIRCR = reg_value;
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1607 }
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1608
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1609
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1610 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1611 \brief Get Priority Grouping
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1612 \details Reads the priority grouping field from the NVIC Interrupt Controller.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1613 \return Priority grouping field (SCB->AIRCR [10:8] PRIGROUP field).
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1614 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1615 __STATIC_INLINE uint32_t NVIC_GetPriorityGrouping(void)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1616 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1617 return ((uint32_t)((SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) >> SCB_AIRCR_PRIGROUP_Pos));
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1618 }
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1619
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1620
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1621 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1622 \brief Enable External Interrupt
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1623 \details Enables a device-specific interrupt in the NVIC interrupt controller.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1624 \param [in] IRQn External interrupt number. Value cannot be negative.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1625 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1626 __STATIC_INLINE void NVIC_EnableIRQ(IRQn_Type IRQn)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1627 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1628 NVIC->ISER[(((uint32_t)(int32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL));
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1629 }
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1630
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1631
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1632 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1633 \brief Disable External Interrupt
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1634 \details Disables a device-specific interrupt in the NVIC interrupt controller.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1635 \param [in] IRQn External interrupt number. Value cannot be negative.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1636 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1637 __STATIC_INLINE void NVIC_DisableIRQ(IRQn_Type IRQn)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1638 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1639 NVIC->ICER[(((uint32_t)(int32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL));
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1640 }
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1641
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1642
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1643 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1644 \brief Get Pending Interrupt
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1645 \details Reads the pending register in the NVIC and returns the pending bit for the specified interrupt.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1646 \param [in] IRQn Interrupt number.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1647 \return 0 Interrupt status is not pending.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1648 \return 1 Interrupt status is pending.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1649 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1650 __STATIC_INLINE uint32_t NVIC_GetPendingIRQ(IRQn_Type IRQn)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1651 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1652 return((uint32_t)(((NVIC->ISPR[(((uint32_t)(int32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1653 }
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1654
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1655
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1656 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1657 \brief Set Pending Interrupt
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1658 \details Sets the pending bit of an external interrupt.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1659 \param [in] IRQn Interrupt number. Value cannot be negative.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1660 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1661 __STATIC_INLINE void NVIC_SetPendingIRQ(IRQn_Type IRQn)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1662 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1663 NVIC->ISPR[(((uint32_t)(int32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL));
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1664 }
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1665
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1666
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1667 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1668 \brief Clear Pending Interrupt
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1669 \details Clears the pending bit of an external interrupt.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1670 \param [in] IRQn External interrupt number. Value cannot be negative.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1671 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1672 __STATIC_INLINE void NVIC_ClearPendingIRQ(IRQn_Type IRQn)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1673 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1674 NVIC->ICPR[(((uint32_t)(int32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL));
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1675 }
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1676
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1677
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1678 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1679 \brief Get Active Interrupt
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1680 \details Reads the active register in NVIC and returns the active bit.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1681 \param [in] IRQn Interrupt number.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1682 \return 0 Interrupt status is not active.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1683 \return 1 Interrupt status is active.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1684 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1685 __STATIC_INLINE uint32_t NVIC_GetActive(IRQn_Type IRQn)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1686 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1687 return((uint32_t)(((NVIC->IABR[(((uint32_t)(int32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1688 }
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1689
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1690
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1691 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1692 \brief Set Interrupt Priority
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1693 \details Sets the priority of an interrupt.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1694 \note The priority cannot be set for every core interrupt.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1695 \param [in] IRQn Interrupt number.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1696 \param [in] priority Priority to set.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1697 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1698 __STATIC_INLINE void NVIC_SetPriority(IRQn_Type IRQn, uint32_t priority)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1699 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1700 if ((int32_t)(IRQn) < 0)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1701 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1702 SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1703 }
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1704 else
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1705 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1706 NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1707 }
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1708 }
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1709
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1710
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1711 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1712 \brief Get Interrupt Priority
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1713 \details Reads the priority of an interrupt.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1714 The interrupt number can be positive to specify an external (device specific) interrupt,
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1715 or negative to specify an internal (core) interrupt.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1716 \param [in] IRQn Interrupt number.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1717 \return Interrupt Priority.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1718 Value is aligned automatically to the implemented priority bits of the microcontroller.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1719 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1720 __STATIC_INLINE uint32_t NVIC_GetPriority(IRQn_Type IRQn)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1721 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1722
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1723 if ((int32_t)(IRQn) < 0)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1724 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1725 return(((uint32_t)SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] >> (8U - __NVIC_PRIO_BITS)));
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1726 }
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1727 else
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1728 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1729 return(((uint32_t)NVIC->IP[((uint32_t)(int32_t)IRQn)] >> (8U - __NVIC_PRIO_BITS)));
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1730 }
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1731 }
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1732
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1733
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1734 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1735 \brief Encode Priority
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1736 \details Encodes the priority for an interrupt with the given priority group,
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1737 preemptive priority value, and subpriority value.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1738 In case of a conflict between priority grouping and available
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1739 priority bits (__NVIC_PRIO_BITS), the smallest possible priority group is set.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1740 \param [in] PriorityGroup Used priority group.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1741 \param [in] PreemptPriority Preemptive priority value (starting from 0).
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1742 \param [in] SubPriority Subpriority value (starting from 0).
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1743 \return Encoded priority. Value can be used in the function \ref NVIC_SetPriority().
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1744 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1745 __STATIC_INLINE uint32_t NVIC_EncodePriority (uint32_t PriorityGroup, uint32_t PreemptPriority, uint32_t SubPriority)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1746 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1747 uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1748 uint32_t PreemptPriorityBits;
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1749 uint32_t SubPriorityBits;
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1750
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1751 PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1752 SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1753
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1754 return (
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1755 ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1756 ((SubPriority & (uint32_t)((1UL << (SubPriorityBits )) - 1UL)))
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1757 );
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1758 }
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1759
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1760
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1761 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1762 \brief Decode Priority
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1763 \details Decodes an interrupt priority value with a given priority group to
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1764 preemptive priority value and subpriority value.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1765 In case of a conflict between priority grouping and available
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1766 priority bits (__NVIC_PRIO_BITS) the smallest possible priority group is set.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1767 \param [in] Priority Priority value, which can be retrieved with the function \ref NVIC_GetPriority().
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1768 \param [in] PriorityGroup Used priority group.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1769 \param [out] pPreemptPriority Preemptive priority value (starting from 0).
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1770 \param [out] pSubPriority Subpriority value (starting from 0).
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1771 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1772 __STATIC_INLINE void NVIC_DecodePriority (uint32_t Priority, uint32_t PriorityGroup, uint32_t* const pPreemptPriority, uint32_t* const pSubPriority)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1773 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1774 uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1775 uint32_t PreemptPriorityBits;
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1776 uint32_t SubPriorityBits;
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1777
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1778 PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1779 SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1780
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1781 *pPreemptPriority = (Priority >> SubPriorityBits) & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL);
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1782 *pSubPriority = (Priority ) & (uint32_t)((1UL << (SubPriorityBits )) - 1UL);
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1783 }
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1784
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1785
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1786 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1787 \brief System Reset
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1788 \details Initiates a system reset request to reset the MCU.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1789 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1790 __STATIC_INLINE void NVIC_SystemReset(void)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1791 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1792 __DSB(); /* Ensure all outstanding memory accesses included
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1793 buffered write are completed before reset */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1794 SCB->AIRCR = (uint32_t)((0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1795 (SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) |
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1796 SCB_AIRCR_SYSRESETREQ_Msk ); /* Keep priority group unchanged */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1797 __DSB(); /* Ensure completion of memory access */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1798
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1799 for(;;) /* wait until reset */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1800 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1801 __NOP();
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1802 }
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1803 }
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1804
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1805 /*@} end of CMSIS_Core_NVICFunctions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1806
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1807
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1808
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1809 /* ################################## SysTick function ############################################ */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1810 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1811 \ingroup CMSIS_Core_FunctionInterface
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1812 \defgroup CMSIS_Core_SysTickFunctions SysTick Functions
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1813 \brief Functions that configure the System.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1814 @{
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1815 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1816
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1817 #if (__Vendor_SysTickConfig == 0U)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1818
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1819 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1820 \brief System Tick Configuration
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1821 \details Initializes the System Timer and its interrupt, and starts the System Tick Timer.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1822 Counter is in free running mode to generate periodic interrupts.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1823 \param [in] ticks Number of ticks between two interrupts.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1824 \return 0 Function succeeded.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1825 \return 1 Function failed.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1826 \note When the variable <b>__Vendor_SysTickConfig</b> is set to 1, then the
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1827 function <b>SysTick_Config</b> is not included. In this case, the file <b><i>device</i>.h</b>
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1828 must contain a vendor-specific implementation of this function.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1829 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1830 __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1831 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1832 if ((ticks - 1UL) > SysTick_LOAD_RELOAD_Msk)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1833 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1834 return (1UL); /* Reload value impossible */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1835 }
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1836
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1837 SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1838 NVIC_SetPriority (SysTick_IRQn, (1UL << __NVIC_PRIO_BITS) - 1UL); /* set Priority for Systick Interrupt */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1839 SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1840 SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1841 SysTick_CTRL_TICKINT_Msk |
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1842 SysTick_CTRL_ENABLE_Msk; /* Enable SysTick IRQ and SysTick Timer */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1843 return (0UL); /* Function successful */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1844 }
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1845
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1846 #endif
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1847
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1848 /*@} end of CMSIS_Core_SysTickFunctions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1849
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1850
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1851
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1852 /* ##################################### Debug In/Output function ########################################### */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1853 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1854 \ingroup CMSIS_Core_FunctionInterface
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1855 \defgroup CMSIS_core_DebugFunctions ITM Functions
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1856 \brief Functions that access the ITM debug interface.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1857 @{
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1858 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1859
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1860 extern volatile int32_t ITM_RxBuffer; /*!< External variable to receive characters. */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1861 #define ITM_RXBUFFER_EMPTY 0x5AA55AA5U /*!< Value identifying \ref ITM_RxBuffer is ready for next character. */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1862
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1863
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1864 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1865 \brief ITM Send Character
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1866 \details Transmits a character via the ITM channel 0, and
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1867 \li Just returns when no debugger is connected that has booked the output.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1868 \li Is blocking when a debugger is connected, but the previous character sent has not been transmitted.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1869 \param [in] ch Character to transmit.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1870 \returns Character to transmit.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1871 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1872 __STATIC_INLINE uint32_t ITM_SendChar (uint32_t ch)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1873 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1874 if (((ITM->TCR & ITM_TCR_ITMENA_Msk) != 0UL) && /* ITM enabled */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1875 ((ITM->TER & 1UL ) != 0UL) ) /* ITM Port #0 enabled */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1876 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1877 while (ITM->PORT[0U].u32 == 0UL)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1878 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1879 __NOP();
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1880 }
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1881 ITM->PORT[0U].u8 = (uint8_t)ch;
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1882 }
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1883 return (ch);
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1884 }
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1885
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1886
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1887 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1888 \brief ITM Receive Character
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1889 \details Inputs a character via the external variable \ref ITM_RxBuffer.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1890 \return Received character.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1891 \return -1 No character pending.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1892 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1893 __STATIC_INLINE int32_t ITM_ReceiveChar (void)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1894 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1895 int32_t ch = -1; /* no character available */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1896
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1897 if (ITM_RxBuffer != ITM_RXBUFFER_EMPTY)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1898 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1899 ch = ITM_RxBuffer;
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1900 ITM_RxBuffer = ITM_RXBUFFER_EMPTY; /* ready for next character */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1901 }
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1902
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1903 return (ch);
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1904 }
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1905
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1906
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1907 /**
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1908 \brief ITM Check Character
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1909 \details Checks whether a character is pending for reading in the variable \ref ITM_RxBuffer.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1910 \return 0 No character available.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1911 \return 1 Character available.
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1912 */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1913 __STATIC_INLINE int32_t ITM_CheckChar (void)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1914 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1915
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1916 if (ITM_RxBuffer == ITM_RXBUFFER_EMPTY)
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1917 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1918 return (0); /* no character available */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1919 }
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1920 else
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1921 {
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1922 return (1); /* character available */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1923 }
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1924 }
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1925
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1926 /*@} end of CMSIS_core_DebugFunctions */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1927
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1928
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1929
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1930
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1931 #ifdef __cplusplus
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1932 }
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1933 #endif
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1934
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1935 #endif /* __CORE_CM4_H_DEPENDANT */
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1936
0c59e7a7782a Working on GPIO and RCC
cin
parents:
diff changeset
1937 #endif /* __CMSIS_GENERIC */