Mercurial > pub > halpp
comparison l476rg-hal-test/Drivers/CMSIS/Device/ST/STM32L4xx/Include/stm32l433xx.h @ 0:32a3b1785697
a rough draft of Hardware Abstraction Layer for C++
STM32L476RG drivers
| author | cin |
|---|---|
| date | Thu, 12 Jan 2017 02:45:43 +0300 |
| parents | |
| children |
comparison
equal
deleted
inserted
replaced
| -1:000000000000 | 0:32a3b1785697 |
|---|---|
| 1 /** | |
| 2 ****************************************************************************** | |
| 3 * @file stm32l433xx.h | |
| 4 * @author MCD Application Team | |
| 5 * @version V1.1.0 | |
| 6 * @date 26-February-2016 | |
| 7 * @brief CMSIS STM32L433xx Device Peripheral Access Layer Header File. | |
| 8 * | |
| 9 * This file contains: | |
| 10 * - Data structures and the address mapping for all peripherals | |
| 11 * - Peripheral's registers declarations and bits definition | |
| 12 * - Macros to access peripheral�s registers hardware | |
| 13 * | |
| 14 ****************************************************************************** | |
| 15 * @attention | |
| 16 * | |
| 17 * <h2><center>© COPYRIGHT(c) 2016 STMicroelectronics</center></h2> | |
| 18 * | |
| 19 * Redistribution and use in source and binary forms, with or without modification, | |
| 20 * are permitted provided that the following conditions are met: | |
| 21 * 1. Redistributions of source code must retain the above copyright notice, | |
| 22 * this list of conditions and the following disclaimer. | |
| 23 * 2. Redistributions in binary form must reproduce the above copyright notice, | |
| 24 * this list of conditions and the following disclaimer in the documentation | |
| 25 * and/or other materials provided with the distribution. | |
| 26 * 3. Neither the name of STMicroelectronics nor the names of its contributors | |
| 27 * may be used to endorse or promote products derived from this software | |
| 28 * without specific prior written permission. | |
| 29 * | |
| 30 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" | |
| 31 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE | |
| 32 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE | |
| 33 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE | |
| 34 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL | |
| 35 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR | |
| 36 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER | |
| 37 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, | |
| 38 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE | |
| 39 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. | |
| 40 * | |
| 41 ****************************************************************************** | |
| 42 */ | |
| 43 | |
| 44 /** @addtogroup CMSIS_Device | |
| 45 * @{ | |
| 46 */ | |
| 47 | |
| 48 /** @addtogroup stm32l433xx | |
| 49 * @{ | |
| 50 */ | |
| 51 | |
| 52 #ifndef __STM32L433xx_H | |
| 53 #define __STM32L433xx_H | |
| 54 | |
| 55 #ifdef __cplusplus | |
| 56 extern "C" { | |
| 57 #endif /* __cplusplus */ | |
| 58 | |
| 59 /** @addtogroup Configuration_section_for_CMSIS | |
| 60 * @{ | |
| 61 */ | |
| 62 | |
| 63 /** | |
| 64 * @brief Configuration of the Cortex-M4 Processor and Core Peripherals | |
| 65 */ | |
| 66 #define __CM4_REV 0x0001 /*!< Cortex-M4 revision r0p1 */ | |
| 67 #define __MPU_PRESENT 1 /*!< STM32L4XX provides an MPU */ | |
| 68 #define __NVIC_PRIO_BITS 4 /*!< STM32L4XX uses 4 Bits for the Priority Levels */ | |
| 69 #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */ | |
| 70 #define __FPU_PRESENT 1 /*!< FPU present */ | |
| 71 | |
| 72 /** | |
| 73 * @} | |
| 74 */ | |
| 75 | |
| 76 /** @addtogroup Peripheral_interrupt_number_definition | |
| 77 * @{ | |
| 78 */ | |
| 79 | |
| 80 /** | |
| 81 * @brief STM32L4XX Interrupt Number Definition, according to the selected device | |
| 82 * in @ref Library_configuration_section | |
| 83 */ | |
| 84 typedef enum | |
| 85 { | |
| 86 /****** Cortex-M4 Processor Exceptions Numbers ****************************************************************/ | |
| 87 NonMaskableInt_IRQn = -14, /*!< 2 Cortex-M4 Non Maskable Interrupt */ | |
| 88 HardFault_IRQn = -13, /*!< 3 Cortex-M4 Hard Fault Interrupt */ | |
| 89 MemoryManagement_IRQn = -12, /*!< 4 Cortex-M4 Memory Management Interrupt */ | |
| 90 BusFault_IRQn = -11, /*!< 5 Cortex-M4 Bus Fault Interrupt */ | |
| 91 UsageFault_IRQn = -10, /*!< 6 Cortex-M4 Usage Fault Interrupt */ | |
| 92 SVCall_IRQn = -5, /*!< 11 Cortex-M4 SV Call Interrupt */ | |
| 93 DebugMonitor_IRQn = -4, /*!< 12 Cortex-M4 Debug Monitor Interrupt */ | |
| 94 PendSV_IRQn = -2, /*!< 14 Cortex-M4 Pend SV Interrupt */ | |
| 95 SysTick_IRQn = -1, /*!< 15 Cortex-M4 System Tick Interrupt */ | |
| 96 /****** STM32 specific Interrupt Numbers **********************************************************************/ | |
| 97 WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */ | |
| 98 PVD_PVM_IRQn = 1, /*!< PVD/PVM1/PVM2/PVM3/PVM4 through EXTI Line detection Interrupts */ | |
| 99 TAMP_STAMP_IRQn = 2, /*!< Tamper and TimeStamp interrupts through the EXTI line */ | |
| 100 RTC_WKUP_IRQn = 3, /*!< RTC Wakeup interrupt through the EXTI line */ | |
| 101 FLASH_IRQn = 4, /*!< FLASH global Interrupt */ | |
| 102 RCC_IRQn = 5, /*!< RCC global Interrupt */ | |
| 103 EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */ | |
| 104 EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */ | |
| 105 EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */ | |
| 106 EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */ | |
| 107 EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */ | |
| 108 DMA1_Channel1_IRQn = 11, /*!< DMA1 Channel 1 global Interrupt */ | |
| 109 DMA1_Channel2_IRQn = 12, /*!< DMA1 Channel 2 global Interrupt */ | |
| 110 DMA1_Channel3_IRQn = 13, /*!< DMA1 Channel 3 global Interrupt */ | |
| 111 DMA1_Channel4_IRQn = 14, /*!< DMA1 Channel 4 global Interrupt */ | |
| 112 DMA1_Channel5_IRQn = 15, /*!< DMA1 Channel 5 global Interrupt */ | |
| 113 DMA1_Channel6_IRQn = 16, /*!< DMA1 Channel 6 global Interrupt */ | |
| 114 DMA1_Channel7_IRQn = 17, /*!< DMA1 Channel 7 global Interrupt */ | |
| 115 ADC1_IRQn = 18, /*!< ADC1 global Interrupt */ | |
| 116 CAN1_TX_IRQn = 19, /*!< CAN1 TX Interrupt */ | |
| 117 CAN1_RX0_IRQn = 20, /*!< CAN1 RX0 Interrupt */ | |
| 118 CAN1_RX1_IRQn = 21, /*!< CAN1 RX1 Interrupt */ | |
| 119 CAN1_SCE_IRQn = 22, /*!< CAN1 SCE Interrupt */ | |
| 120 EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */ | |
| 121 TIM1_BRK_TIM15_IRQn = 24, /*!< TIM1 Break interrupt and TIM15 global interrupt */ | |
| 122 TIM1_UP_TIM16_IRQn = 25, /*!< TIM1 Update Interrupt and TIM16 global interrupt */ | |
| 123 TIM1_TRG_COM_IRQn = 26, /*!< TIM1 Trigger and Commutation Interrupt */ | |
| 124 TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */ | |
| 125 TIM2_IRQn = 28, /*!< TIM2 global Interrupt */ | |
| 126 I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */ | |
| 127 I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */ | |
| 128 I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */ | |
| 129 I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */ | |
| 130 SPI1_IRQn = 35, /*!< SPI1 global Interrupt */ | |
| 131 SPI2_IRQn = 36, /*!< SPI2 global Interrupt */ | |
| 132 USART1_IRQn = 37, /*!< USART1 global Interrupt */ | |
| 133 USART2_IRQn = 38, /*!< USART2 global Interrupt */ | |
| 134 USART3_IRQn = 39, /*!< USART3 global Interrupt */ | |
| 135 EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */ | |
| 136 RTC_Alarm_IRQn = 41, /*!< RTC Alarm (A and B) through EXTI Line Interrupt */ | |
| 137 SDMMC1_IRQn = 49, /*!< SDMMC1 global Interrupt */ | |
| 138 SPI3_IRQn = 51, /*!< SPI3 global Interrupt */ | |
| 139 TIM6_DAC_IRQn = 54, /*!< TIM6 global and DAC1&2 underrun error interrupts */ | |
| 140 TIM7_IRQn = 55, /*!< TIM7 global interrupt */ | |
| 141 DMA2_Channel1_IRQn = 56, /*!< DMA2 Channel 1 global Interrupt */ | |
| 142 DMA2_Channel2_IRQn = 57, /*!< DMA2 Channel 2 global Interrupt */ | |
| 143 DMA2_Channel3_IRQn = 58, /*!< DMA2 Channel 3 global Interrupt */ | |
| 144 DMA2_Channel4_IRQn = 59, /*!< DMA2 Channel 4 global Interrupt */ | |
| 145 DMA2_Channel5_IRQn = 60, /*!< DMA2 Channel 5 global Interrupt */ | |
| 146 COMP_IRQn = 64, /*!< COMP1 and COMP2 Interrupts */ | |
| 147 LPTIM1_IRQn = 65, /*!< LP TIM1 interrupt */ | |
| 148 LPTIM2_IRQn = 66, /*!< LP TIM2 interrupt */ | |
| 149 USB_IRQn = 67, /*!< USB event Interrupt */ | |
| 150 DMA2_Channel6_IRQn = 68, /*!< DMA2 Channel 6 global interrupt */ | |
| 151 DMA2_Channel7_IRQn = 69, /*!< DMA2 Channel 7 global interrupt */ | |
| 152 LPUART1_IRQn = 70, /*!< LP UART1 interrupt */ | |
| 153 QUADSPI_IRQn = 71, /*!< Quad SPI global interrupt */ | |
| 154 I2C3_EV_IRQn = 72, /*!< I2C3 event interrupt */ | |
| 155 I2C3_ER_IRQn = 73, /*!< I2C3 error interrupt */ | |
| 156 SAI1_IRQn = 74, /*!< Serial Audio Interface 1 global interrupt */ | |
| 157 SWPMI1_IRQn = 76, /*!< Serial Wire Interface 1 global interrupt */ | |
| 158 TSC_IRQn = 77, /*!< Touch Sense Controller global interrupt */ | |
| 159 LCD_IRQn = 78, /*!< LCD global interrupt */ | |
| 160 RNG_IRQn = 80, /*!< RNG global interrupt */ | |
| 161 FPU_IRQn = 81, /*!< FPU global interrupt */ | |
| 162 CRS_IRQn = 82 /*!< CRS global interrupt */ | |
| 163 } IRQn_Type; | |
| 164 | |
| 165 /** | |
| 166 * @} | |
| 167 */ | |
| 168 | |
| 169 #include "core_cm4.h" /* Cortex-M4 processor and core peripherals */ | |
| 170 #include "system_stm32l4xx.h" | |
| 171 #include <stdint.h> | |
| 172 | |
| 173 /** @addtogroup Peripheral_registers_structures | |
| 174 * @{ | |
| 175 */ | |
| 176 | |
| 177 /** | |
| 178 * @brief Analog to Digital Converter | |
| 179 */ | |
| 180 | |
| 181 typedef struct | |
| 182 { | |
| 183 __IO uint32_t ISR; /*!< ADC interrupt and status register, Address offset: 0x00 */ | |
| 184 __IO uint32_t IER; /*!< ADC interrupt enable register, Address offset: 0x04 */ | |
| 185 __IO uint32_t CR; /*!< ADC control register, Address offset: 0x08 */ | |
| 186 __IO uint32_t CFGR; /*!< ADC configuration register 1, Address offset: 0x0C */ | |
| 187 __IO uint32_t CFGR2; /*!< ADC configuration register 2, Address offset: 0x10 */ | |
| 188 __IO uint32_t SMPR1; /*!< ADC sampling time register 1, Address offset: 0x14 */ | |
| 189 __IO uint32_t SMPR2; /*!< ADC sampling time register 2, Address offset: 0x18 */ | |
| 190 uint32_t RESERVED1; /*!< Reserved, 0x1C */ | |
| 191 __IO uint32_t TR1; /*!< ADC analog watchdog 1 threshold register, Address offset: 0x20 */ | |
| 192 __IO uint32_t TR2; /*!< ADC analog watchdog 2 threshold register, Address offset: 0x24 */ | |
| 193 __IO uint32_t TR3; /*!< ADC analog watchdog 3 threshold register, Address offset: 0x28 */ | |
| 194 uint32_t RESERVED2; /*!< Reserved, 0x2C */ | |
| 195 __IO uint32_t SQR1; /*!< ADC group regular sequencer register 1, Address offset: 0x30 */ | |
| 196 __IO uint32_t SQR2; /*!< ADC group regular sequencer register 2, Address offset: 0x34 */ | |
| 197 __IO uint32_t SQR3; /*!< ADC group regular sequencer register 3, Address offset: 0x38 */ | |
| 198 __IO uint32_t SQR4; /*!< ADC group regular sequencer register 4, Address offset: 0x3C */ | |
| 199 __IO uint32_t DR; /*!< ADC group regular data register, Address offset: 0x40 */ | |
| 200 uint32_t RESERVED3; /*!< Reserved, 0x44 */ | |
| 201 uint32_t RESERVED4; /*!< Reserved, 0x48 */ | |
| 202 __IO uint32_t JSQR; /*!< ADC group injected sequencer register, Address offset: 0x4C */ | |
| 203 uint32_t RESERVED5[4]; /*!< Reserved, 0x50 - 0x5C */ | |
| 204 __IO uint32_t OFR1; /*!< ADC offset register 1, Address offset: 0x60 */ | |
| 205 __IO uint32_t OFR2; /*!< ADC offset register 2, Address offset: 0x64 */ | |
| 206 __IO uint32_t OFR3; /*!< ADC offset register 3, Address offset: 0x68 */ | |
| 207 __IO uint32_t OFR4; /*!< ADC offset register 4, Address offset: 0x6C */ | |
| 208 uint32_t RESERVED6[4]; /*!< Reserved, 0x70 - 0x7C */ | |
| 209 __IO uint32_t JDR1; /*!< ADC group injected rank 1 data register, Address offset: 0x80 */ | |
| 210 __IO uint32_t JDR2; /*!< ADC group injected rank 2 data register, Address offset: 0x84 */ | |
| 211 __IO uint32_t JDR3; /*!< ADC group injected rank 3 data register, Address offset: 0x88 */ | |
| 212 __IO uint32_t JDR4; /*!< ADC group injected rank 4 data register, Address offset: 0x8C */ | |
| 213 uint32_t RESERVED7[4]; /*!< Reserved, 0x090 - 0x09C */ | |
| 214 __IO uint32_t AWD2CR; /*!< ADC analog watchdog 1 configuration register, Address offset: 0xA0 */ | |
| 215 __IO uint32_t AWD3CR; /*!< ADC analog watchdog 3 Configuration Register, Address offset: 0xA4 */ | |
| 216 uint32_t RESERVED8; /*!< Reserved, 0x0A8 */ | |
| 217 uint32_t RESERVED9; /*!< Reserved, 0x0AC */ | |
| 218 __IO uint32_t DIFSEL; /*!< ADC differential mode selection register, Address offset: 0xB0 */ | |
| 219 __IO uint32_t CALFACT; /*!< ADC calibration factors, Address offset: 0xB4 */ | |
| 220 | |
| 221 } ADC_TypeDef; | |
| 222 | |
| 223 typedef struct | |
| 224 { | |
| 225 uint32_t RESERVED1; /*!< Reserved, Address offset: ADC1 base address + 0x300 */ | |
| 226 uint32_t RESERVED2; /*!< Reserved, Address offset: ADC1 base address + 0x304 */ | |
| 227 __IO uint32_t CCR; /*!< ADC common configuration register, Address offset: ADC1 base address + 0x308 */ | |
| 228 uint32_t RESERVED3; /*!< Reserved, Address offset: ADC1 base address + 0x30C */ | |
| 229 } ADC_Common_TypeDef; | |
| 230 | |
| 231 | |
| 232 /** | |
| 233 * @brief Controller Area Network TxMailBox | |
| 234 */ | |
| 235 | |
| 236 typedef struct | |
| 237 { | |
| 238 __IO uint32_t TIR; /*!< CAN TX mailbox identifier register */ | |
| 239 __IO uint32_t TDTR; /*!< CAN mailbox data length control and time stamp register */ | |
| 240 __IO uint32_t TDLR; /*!< CAN mailbox data low register */ | |
| 241 __IO uint32_t TDHR; /*!< CAN mailbox data high register */ | |
| 242 } CAN_TxMailBox_TypeDef; | |
| 243 | |
| 244 /** | |
| 245 * @brief Controller Area Network FIFOMailBox | |
| 246 */ | |
| 247 | |
| 248 typedef struct | |
| 249 { | |
| 250 __IO uint32_t RIR; /*!< CAN receive FIFO mailbox identifier register */ | |
| 251 __IO uint32_t RDTR; /*!< CAN receive FIFO mailbox data length control and time stamp register */ | |
| 252 __IO uint32_t RDLR; /*!< CAN receive FIFO mailbox data low register */ | |
| 253 __IO uint32_t RDHR; /*!< CAN receive FIFO mailbox data high register */ | |
| 254 } CAN_FIFOMailBox_TypeDef; | |
| 255 | |
| 256 /** | |
| 257 * @brief Controller Area Network FilterRegister | |
| 258 */ | |
| 259 | |
| 260 typedef struct | |
| 261 { | |
| 262 __IO uint32_t FR1; /*!< CAN Filter bank register 1 */ | |
| 263 __IO uint32_t FR2; /*!< CAN Filter bank register 1 */ | |
| 264 } CAN_FilterRegister_TypeDef; | |
| 265 | |
| 266 /** | |
| 267 * @brief Controller Area Network | |
| 268 */ | |
| 269 | |
| 270 typedef struct | |
| 271 { | |
| 272 __IO uint32_t MCR; /*!< CAN master control register, Address offset: 0x00 */ | |
| 273 __IO uint32_t MSR; /*!< CAN master status register, Address offset: 0x04 */ | |
| 274 __IO uint32_t TSR; /*!< CAN transmit status register, Address offset: 0x08 */ | |
| 275 __IO uint32_t RF0R; /*!< CAN receive FIFO 0 register, Address offset: 0x0C */ | |
| 276 __IO uint32_t RF1R; /*!< CAN receive FIFO 1 register, Address offset: 0x10 */ | |
| 277 __IO uint32_t IER; /*!< CAN interrupt enable register, Address offset: 0x14 */ | |
| 278 __IO uint32_t ESR; /*!< CAN error status register, Address offset: 0x18 */ | |
| 279 __IO uint32_t BTR; /*!< CAN bit timing register, Address offset: 0x1C */ | |
| 280 uint32_t RESERVED0[88]; /*!< Reserved, 0x020 - 0x17F */ | |
| 281 CAN_TxMailBox_TypeDef sTxMailBox[3]; /*!< CAN Tx MailBox, Address offset: 0x180 - 0x1AC */ | |
| 282 CAN_FIFOMailBox_TypeDef sFIFOMailBox[2]; /*!< CAN FIFO MailBox, Address offset: 0x1B0 - 0x1CC */ | |
| 283 uint32_t RESERVED1[12]; /*!< Reserved, 0x1D0 - 0x1FF */ | |
| 284 __IO uint32_t FMR; /*!< CAN filter master register, Address offset: 0x200 */ | |
| 285 __IO uint32_t FM1R; /*!< CAN filter mode register, Address offset: 0x204 */ | |
| 286 uint32_t RESERVED2; /*!< Reserved, 0x208 */ | |
| 287 __IO uint32_t FS1R; /*!< CAN filter scale register, Address offset: 0x20C */ | |
| 288 uint32_t RESERVED3; /*!< Reserved, 0x210 */ | |
| 289 __IO uint32_t FFA1R; /*!< CAN filter FIFO assignment register, Address offset: 0x214 */ | |
| 290 uint32_t RESERVED4; /*!< Reserved, 0x218 */ | |
| 291 __IO uint32_t FA1R; /*!< CAN filter activation register, Address offset: 0x21C */ | |
| 292 uint32_t RESERVED5[8]; /*!< Reserved, 0x220-0x23F */ | |
| 293 CAN_FilterRegister_TypeDef sFilterRegister[28]; /*!< CAN Filter Register, Address offset: 0x240-0x31C */ | |
| 294 } CAN_TypeDef; | |
| 295 | |
| 296 | |
| 297 /** | |
| 298 * @brief Comparator | |
| 299 */ | |
| 300 | |
| 301 typedef struct | |
| 302 { | |
| 303 __IO uint32_t CSR; /*!< COMP control and status register, Address offset: 0x00 */ | |
| 304 } COMP_TypeDef; | |
| 305 | |
| 306 typedef struct | |
| 307 { | |
| 308 __IO uint32_t CSR; /*!< COMP control and status register, used for bits common to several COMP instances, Address offset: 0x00 */ | |
| 309 } COMP_Common_TypeDef; | |
| 310 | |
| 311 /** | |
| 312 * @brief CRC calculation unit | |
| 313 */ | |
| 314 | |
| 315 typedef struct | |
| 316 { | |
| 317 __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */ | |
| 318 __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */ | |
| 319 uint8_t RESERVED0; /*!< Reserved, 0x05 */ | |
| 320 uint16_t RESERVED1; /*!< Reserved, 0x06 */ | |
| 321 __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */ | |
| 322 uint32_t RESERVED2; /*!< Reserved, 0x0C */ | |
| 323 __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */ | |
| 324 __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */ | |
| 325 } CRC_TypeDef; | |
| 326 | |
| 327 /** | |
| 328 * @brief Clock Recovery System | |
| 329 */ | |
| 330 typedef struct | |
| 331 { | |
| 332 __IO uint32_t CR; /*!< CRS ccontrol register, Address offset: 0x00 */ | |
| 333 __IO uint32_t CFGR; /*!< CRS configuration register, Address offset: 0x04 */ | |
| 334 __IO uint32_t ISR; /*!< CRS interrupt and status register, Address offset: 0x08 */ | |
| 335 __IO uint32_t ICR; /*!< CRS interrupt flag clear register, Address offset: 0x0C */ | |
| 336 } CRS_TypeDef; | |
| 337 | |
| 338 /** | |
| 339 * @brief Digital to Analog Converter | |
| 340 */ | |
| 341 | |
| 342 typedef struct | |
| 343 { | |
| 344 __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */ | |
| 345 __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */ | |
| 346 __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */ | |
| 347 __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */ | |
| 348 __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */ | |
| 349 __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */ | |
| 350 __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */ | |
| 351 __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */ | |
| 352 __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */ | |
| 353 __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */ | |
| 354 __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */ | |
| 355 __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */ | |
| 356 __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */ | |
| 357 __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */ | |
| 358 __IO uint32_t CCR; /*!< DAC calibration control register, Address offset: 0x38 */ | |
| 359 __IO uint32_t MCR; /*!< DAC mode control register, Address offset: 0x3C */ | |
| 360 __IO uint32_t SHSR1; /*!< DAC Sample and Hold sample time register 1, Address offset: 0x40 */ | |
| 361 __IO uint32_t SHSR2; /*!< DAC Sample and Hold sample time register 2, Address offset: 0x44 */ | |
| 362 __IO uint32_t SHHR; /*!< DAC Sample and Hold hold time register, Address offset: 0x48 */ | |
| 363 __IO uint32_t SHRR; /*!< DAC Sample and Hold refresh time register, Address offset: 0x4C */ | |
| 364 } DAC_TypeDef; | |
| 365 | |
| 366 | |
| 367 /** | |
| 368 * @brief Debug MCU | |
| 369 */ | |
| 370 | |
| 371 typedef struct | |
| 372 { | |
| 373 __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */ | |
| 374 __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */ | |
| 375 __IO uint32_t APB1FZR1; /*!< Debug MCU APB1 freeze register 1, Address offset: 0x08 */ | |
| 376 __IO uint32_t APB1FZR2; /*!< Debug MCU APB1 freeze register 2, Address offset: 0x0C */ | |
| 377 __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x10 */ | |
| 378 } DBGMCU_TypeDef; | |
| 379 | |
| 380 | |
| 381 /** | |
| 382 * @brief DMA Controller | |
| 383 */ | |
| 384 | |
| 385 typedef struct | |
| 386 { | |
| 387 __IO uint32_t CCR; /*!< DMA channel x configuration register */ | |
| 388 __IO uint32_t CNDTR; /*!< DMA channel x number of data register */ | |
| 389 __IO uint32_t CPAR; /*!< DMA channel x peripheral address register */ | |
| 390 __IO uint32_t CMAR; /*!< DMA channel x memory address register */ | |
| 391 } DMA_Channel_TypeDef; | |
| 392 | |
| 393 typedef struct | |
| 394 { | |
| 395 __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */ | |
| 396 __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */ | |
| 397 } DMA_TypeDef; | |
| 398 | |
| 399 typedef struct | |
| 400 { | |
| 401 __IO uint32_t CSELR; /*!< DMA channel selection register */ | |
| 402 } DMA_Request_TypeDef; | |
| 403 | |
| 404 /* Legacy define */ | |
| 405 #define DMA_request_TypeDef DMA_Request_TypeDef | |
| 406 | |
| 407 /** | |
| 408 * @brief External Interrupt/Event Controller | |
| 409 */ | |
| 410 | |
| 411 typedef struct | |
| 412 { | |
| 413 __IO uint32_t IMR1; /*!< EXTI Interrupt mask register 1, Address offset: 0x00 */ | |
| 414 __IO uint32_t EMR1; /*!< EXTI Event mask register 1, Address offset: 0x04 */ | |
| 415 __IO uint32_t RTSR1; /*!< EXTI Rising trigger selection register 1, Address offset: 0x08 */ | |
| 416 __IO uint32_t FTSR1; /*!< EXTI Falling trigger selection register 1, Address offset: 0x0C */ | |
| 417 __IO uint32_t SWIER1; /*!< EXTI Software interrupt event register 1, Address offset: 0x10 */ | |
| 418 __IO uint32_t PR1; /*!< EXTI Pending register 1, Address offset: 0x14 */ | |
| 419 uint32_t RESERVED1; /*!< Reserved, 0x18 */ | |
| 420 uint32_t RESERVED2; /*!< Reserved, 0x1C */ | |
| 421 __IO uint32_t IMR2; /*!< EXTI Interrupt mask register 2, Address offset: 0x20 */ | |
| 422 __IO uint32_t EMR2; /*!< EXTI Event mask register 2, Address offset: 0x24 */ | |
| 423 __IO uint32_t RTSR2; /*!< EXTI Rising trigger selection register 2, Address offset: 0x28 */ | |
| 424 __IO uint32_t FTSR2; /*!< EXTI Falling trigger selection register 2, Address offset: 0x2C */ | |
| 425 __IO uint32_t SWIER2; /*!< EXTI Software interrupt event register 2, Address offset: 0x30 */ | |
| 426 __IO uint32_t PR2; /*!< EXTI Pending register 2, Address offset: 0x34 */ | |
| 427 } EXTI_TypeDef; | |
| 428 | |
| 429 | |
| 430 /** | |
| 431 * @brief Firewall | |
| 432 */ | |
| 433 | |
| 434 typedef struct | |
| 435 { | |
| 436 __IO uint32_t CSSA; /*!< Code Segment Start Address register, Address offset: 0x00 */ | |
| 437 __IO uint32_t CSL; /*!< Code Segment Length register, Address offset: 0x04 */ | |
| 438 __IO uint32_t NVDSSA; /*!< NON volatile data Segment Start Address register, Address offset: 0x08 */ | |
| 439 __IO uint32_t NVDSL; /*!< NON volatile data Segment Length register, Address offset: 0x0C */ | |
| 440 __IO uint32_t VDSSA ; /*!< Volatile data Segment Start Address register, Address offset: 0x10 */ | |
| 441 __IO uint32_t VDSL ; /*!< Volatile data Segment Length register, Address offset: 0x14 */ | |
| 442 uint32_t RESERVED1; /*!< Reserved1, Address offset: 0x18 */ | |
| 443 uint32_t RESERVED2; /*!< Reserved2, Address offset: 0x1C */ | |
| 444 __IO uint32_t CR ; /*!< Configuration register, Address offset: 0x20 */ | |
| 445 } FIREWALL_TypeDef; | |
| 446 | |
| 447 | |
| 448 /** | |
| 449 * @brief FLASH Registers | |
| 450 */ | |
| 451 | |
| 452 typedef struct | |
| 453 { | |
| 454 __IO uint32_t ACR; /*!< FLASH access control register, Address offset: 0x00 */ | |
| 455 __IO uint32_t PDKEYR; /*!< FLASH power down key register, Address offset: 0x04 */ | |
| 456 __IO uint32_t KEYR; /*!< FLASH key register, Address offset: 0x08 */ | |
| 457 __IO uint32_t OPTKEYR; /*!< FLASH option key register, Address offset: 0x0C */ | |
| 458 __IO uint32_t SR; /*!< FLASH status register, Address offset: 0x10 */ | |
| 459 __IO uint32_t CR; /*!< FLASH control register, Address offset: 0x14 */ | |
| 460 __IO uint32_t ECCR; /*!< FLASH ECC register, Address offset: 0x18 */ | |
| 461 __IO uint32_t RESERVED1; /*!< Reserved1, Address offset: 0x1C */ | |
| 462 __IO uint32_t OPTR; /*!< FLASH option register, Address offset: 0x20 */ | |
| 463 __IO uint32_t PCROP1SR; /*!< FLASH bank1 PCROP start address register, Address offset: 0x24 */ | |
| 464 __IO uint32_t PCROP1ER; /*!< FLASH bank1 PCROP end address register, Address offset: 0x28 */ | |
| 465 __IO uint32_t WRP1AR; /*!< FLASH bank1 WRP area A address register, Address offset: 0x2C */ | |
| 466 __IO uint32_t WRP1BR; /*!< FLASH bank1 WRP area B address register, Address offset: 0x30 */ | |
| 467 } FLASH_TypeDef; | |
| 468 | |
| 469 | |
| 470 | |
| 471 /** | |
| 472 * @brief General Purpose I/O | |
| 473 */ | |
| 474 | |
| 475 typedef struct | |
| 476 { | |
| 477 __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */ | |
| 478 __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */ | |
| 479 __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */ | |
| 480 __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */ | |
| 481 __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */ | |
| 482 __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */ | |
| 483 __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */ | |
| 484 __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */ | |
| 485 __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */ | |
| 486 __IO uint32_t BRR; /*!< GPIO Bit Reset register, Address offset: 0x28 */ | |
| 487 | |
| 488 } GPIO_TypeDef; | |
| 489 | |
| 490 | |
| 491 /** | |
| 492 * @brief Inter-integrated Circuit Interface | |
| 493 */ | |
| 494 | |
| 495 typedef struct | |
| 496 { | |
| 497 __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */ | |
| 498 __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */ | |
| 499 __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */ | |
| 500 __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */ | |
| 501 __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */ | |
| 502 __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */ | |
| 503 __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */ | |
| 504 __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */ | |
| 505 __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */ | |
| 506 __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */ | |
| 507 __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */ | |
| 508 } I2C_TypeDef; | |
| 509 | |
| 510 /** | |
| 511 * @brief Independent WATCHDOG | |
| 512 */ | |
| 513 | |
| 514 typedef struct | |
| 515 { | |
| 516 __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */ | |
| 517 __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */ | |
| 518 __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */ | |
| 519 __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */ | |
| 520 __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */ | |
| 521 } IWDG_TypeDef; | |
| 522 | |
| 523 /** | |
| 524 * @brief LCD | |
| 525 */ | |
| 526 | |
| 527 typedef struct | |
| 528 { | |
| 529 __IO uint32_t CR; /*!< LCD control register, Address offset: 0x00 */ | |
| 530 __IO uint32_t FCR; /*!< LCD frame control register, Address offset: 0x04 */ | |
| 531 __IO uint32_t SR; /*!< LCD status register, Address offset: 0x08 */ | |
| 532 __IO uint32_t CLR; /*!< LCD clear register, Address offset: 0x0C */ | |
| 533 uint32_t RESERVED; /*!< Reserved, Address offset: 0x10 */ | |
| 534 __IO uint32_t RAM[16]; /*!< LCD display memory, Address offset: 0x14-0x50 */ | |
| 535 } LCD_TypeDef; | |
| 536 | |
| 537 /** | |
| 538 * @brief LPTIMER | |
| 539 */ | |
| 540 typedef struct | |
| 541 { | |
| 542 __IO uint32_t ISR; /*!< LPTIM Interrupt and Status register, Address offset: 0x00 */ | |
| 543 __IO uint32_t ICR; /*!< LPTIM Interrupt Clear register, Address offset: 0x04 */ | |
| 544 __IO uint32_t IER; /*!< LPTIM Interrupt Enable register, Address offset: 0x08 */ | |
| 545 __IO uint32_t CFGR; /*!< LPTIM Configuration register, Address offset: 0x0C */ | |
| 546 __IO uint32_t CR; /*!< LPTIM Control register, Address offset: 0x10 */ | |
| 547 __IO uint32_t CMP; /*!< LPTIM Compare register, Address offset: 0x14 */ | |
| 548 __IO uint32_t ARR; /*!< LPTIM Autoreload register, Address offset: 0x18 */ | |
| 549 __IO uint32_t CNT; /*!< LPTIM Counter register, Address offset: 0x1C */ | |
| 550 __IO uint32_t OR; /*!< LPTIM Option register, Address offset: 0x20 */ | |
| 551 } LPTIM_TypeDef; | |
| 552 | |
| 553 | |
| 554 /** | |
| 555 * @brief Operational Amplifier (OPAMP) | |
| 556 */ | |
| 557 | |
| 558 typedef struct | |
| 559 { | |
| 560 __IO uint32_t CSR; /*!< OPAMP control/status register, Address offset: 0x00 */ | |
| 561 __IO uint32_t OTR; /*!< OPAMP offset trimming register for normal mode, Address offset: 0x04 */ | |
| 562 __IO uint32_t LPOTR; /*!< OPAMP offset trimming register for low power mode, Address offset: 0x08 */ | |
| 563 } OPAMP_TypeDef; | |
| 564 | |
| 565 typedef struct | |
| 566 { | |
| 567 __IO uint32_t CSR; /*!< OPAMP control/status register, used for bits common to several OPAMP instances, Address offset: 0x00 */ | |
| 568 } OPAMP_Common_TypeDef; | |
| 569 | |
| 570 /** | |
| 571 * @brief Power Control | |
| 572 */ | |
| 573 | |
| 574 typedef struct | |
| 575 { | |
| 576 __IO uint32_t CR1; /*!< PWR power control register 1, Address offset: 0x00 */ | |
| 577 __IO uint32_t CR2; /*!< PWR power control register 2, Address offset: 0x04 */ | |
| 578 __IO uint32_t CR3; /*!< PWR power control register 3, Address offset: 0x08 */ | |
| 579 __IO uint32_t CR4; /*!< PWR power control register 4, Address offset: 0x0C */ | |
| 580 __IO uint32_t SR1; /*!< PWR power status register 1, Address offset: 0x10 */ | |
| 581 __IO uint32_t SR2; /*!< PWR power status register 2, Address offset: 0x14 */ | |
| 582 __IO uint32_t SCR; /*!< PWR power status reset register, Address offset: 0x18 */ | |
| 583 uint32_t RESERVED; /*!< Reserved, Address offset: 0x1C */ | |
| 584 __IO uint32_t PUCRA; /*!< Pull_up control register of portA, Address offset: 0x20 */ | |
| 585 __IO uint32_t PDCRA; /*!< Pull_Down control register of portA, Address offset: 0x24 */ | |
| 586 __IO uint32_t PUCRB; /*!< Pull_up control register of portB, Address offset: 0x28 */ | |
| 587 __IO uint32_t PDCRB; /*!< Pull_Down control register of portB, Address offset: 0x2C */ | |
| 588 __IO uint32_t PUCRC; /*!< Pull_up control register of portC, Address offset: 0x30 */ | |
| 589 __IO uint32_t PDCRC; /*!< Pull_Down control register of portC, Address offset: 0x34 */ | |
| 590 __IO uint32_t PUCRD; /*!< Pull_up control register of portD, Address offset: 0x38 */ | |
| 591 __IO uint32_t PDCRD; /*!< Pull_Down control register of portD, Address offset: 0x3C */ | |
| 592 __IO uint32_t PUCRE; /*!< Pull_up control register of portE, Address offset: 0x40 */ | |
| 593 __IO uint32_t PDCRE; /*!< Pull_Down control register of portE, Address offset: 0x44 */ | |
| 594 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x48 */ | |
| 595 uint32_t RESERVED2; /*!< Reserved, Address offset: 0x4C */ | |
| 596 uint32_t RESERVED3; /*!< Reserved, Address offset: 0x50 */ | |
| 597 uint32_t RESERVED4; /*!< Reserved, Address offset: 0x54 */ | |
| 598 __IO uint32_t PUCRH; /*!< Pull_up control register of portH, Address offset: 0x58 */ | |
| 599 __IO uint32_t PDCRH; /*!< Pull_Down control register of portH, Address offset: 0x5C */ | |
| 600 } PWR_TypeDef; | |
| 601 | |
| 602 | |
| 603 /** | |
| 604 * @brief QUAD Serial Peripheral Interface | |
| 605 */ | |
| 606 | |
| 607 typedef struct | |
| 608 { | |
| 609 __IO uint32_t CR; /*!< QUADSPI Control register, Address offset: 0x00 */ | |
| 610 __IO uint32_t DCR; /*!< QUADSPI Device Configuration register, Address offset: 0x04 */ | |
| 611 __IO uint32_t SR; /*!< QUADSPI Status register, Address offset: 0x08 */ | |
| 612 __IO uint32_t FCR; /*!< QUADSPI Flag Clear register, Address offset: 0x0C */ | |
| 613 __IO uint32_t DLR; /*!< QUADSPI Data Length register, Address offset: 0x10 */ | |
| 614 __IO uint32_t CCR; /*!< QUADSPI Communication Configuration register, Address offset: 0x14 */ | |
| 615 __IO uint32_t AR; /*!< QUADSPI Address register, Address offset: 0x18 */ | |
| 616 __IO uint32_t ABR; /*!< QUADSPI Alternate Bytes register, Address offset: 0x1C */ | |
| 617 __IO uint32_t DR; /*!< QUADSPI Data register, Address offset: 0x20 */ | |
| 618 __IO uint32_t PSMKR; /*!< QUADSPI Polling Status Mask register, Address offset: 0x24 */ | |
| 619 __IO uint32_t PSMAR; /*!< QUADSPI Polling Status Match register, Address offset: 0x28 */ | |
| 620 __IO uint32_t PIR; /*!< QUADSPI Polling Interval register, Address offset: 0x2C */ | |
| 621 __IO uint32_t LPTR; /*!< QUADSPI Low Power Timeout register, Address offset: 0x30 */ | |
| 622 } QUADSPI_TypeDef; | |
| 623 | |
| 624 | |
| 625 /** | |
| 626 * @brief Reset and Clock Control | |
| 627 */ | |
| 628 | |
| 629 typedef struct | |
| 630 { | |
| 631 __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */ | |
| 632 __IO uint32_t ICSCR; /*!< RCC internal clock sources calibration register, Address offset: 0x04 */ | |
| 633 __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x08 */ | |
| 634 __IO uint32_t PLLCFGR; /*!< RCC system PLL configuration register, Address offset: 0x0C */ | |
| 635 __IO uint32_t PLLSAI1CFGR; /*!< RCC PLL SAI1 configuration register, Address offset: 0x10 */ | |
| 636 uint32_t RESERVED; /*!< Reserved, Address offset: 0x14 */ | |
| 637 __IO uint32_t CIER; /*!< RCC clock interrupt enable register, Address offset: 0x18 */ | |
| 638 __IO uint32_t CIFR; /*!< RCC clock interrupt flag register, Address offset: 0x1C */ | |
| 639 __IO uint32_t CICR; /*!< RCC clock interrupt clear register, Address offset: 0x20 */ | |
| 640 uint32_t RESERVED0; /*!< Reserved, Address offset: 0x24 */ | |
| 641 __IO uint32_t AHB1RSTR; /*!< RCC AHB1 peripheral reset register, Address offset: 0x28 */ | |
| 642 __IO uint32_t AHB2RSTR; /*!< RCC AHB2 peripheral reset register, Address offset: 0x2C */ | |
| 643 __IO uint32_t AHB3RSTR; /*!< RCC AHB3 peripheral reset register, Address offset: 0x30 */ | |
| 644 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x34 */ | |
| 645 __IO uint32_t APB1RSTR1; /*!< RCC APB1 peripheral reset register 1, Address offset: 0x38 */ | |
| 646 __IO uint32_t APB1RSTR2; /*!< RCC APB1 peripheral reset register 2, Address offset: 0x3C */ | |
| 647 __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x40 */ | |
| 648 uint32_t RESERVED2; /*!< Reserved, Address offset: 0x44 */ | |
| 649 __IO uint32_t AHB1ENR; /*!< RCC AHB1 peripheral clocks enable register, Address offset: 0x48 */ | |
| 650 __IO uint32_t AHB2ENR; /*!< RCC AHB2 peripheral clocks enable register, Address offset: 0x4C */ | |
| 651 __IO uint32_t AHB3ENR; /*!< RCC AHB3 peripheral clocks enable register, Address offset: 0x50 */ | |
| 652 uint32_t RESERVED3; /*!< Reserved, Address offset: 0x54 */ | |
| 653 __IO uint32_t APB1ENR1; /*!< RCC APB1 peripheral clocks enable register 1, Address offset: 0x58 */ | |
| 654 __IO uint32_t APB1ENR2; /*!< RCC APB1 peripheral clocks enable register 2, Address offset: 0x5C */ | |
| 655 __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clocks enable register, Address offset: 0x60 */ | |
| 656 uint32_t RESERVED4; /*!< Reserved, Address offset: 0x64 */ | |
| 657 __IO uint32_t AHB1SMENR; /*!< RCC AHB1 peripheral clocks enable in sleep and stop modes register, Address offset: 0x68 */ | |
| 658 __IO uint32_t AHB2SMENR; /*!< RCC AHB2 peripheral clocks enable in sleep and stop modes register, Address offset: 0x6C */ | |
| 659 __IO uint32_t AHB3SMENR; /*!< RCC AHB3 peripheral clocks enable in sleep and stop modes register, Address offset: 0x70 */ | |
| 660 uint32_t RESERVED5; /*!< Reserved, Address offset: 0x74 */ | |
| 661 __IO uint32_t APB1SMENR1; /*!< RCC APB1 peripheral clocks enable in sleep mode and stop modes register 1, Address offset: 0x78 */ | |
| 662 __IO uint32_t APB1SMENR2; /*!< RCC APB1 peripheral clocks enable in sleep mode and stop modes register 2, Address offset: 0x7C */ | |
| 663 __IO uint32_t APB2SMENR; /*!< RCC APB2 peripheral clocks enable in sleep mode and stop modes register, Address offset: 0x80 */ | |
| 664 uint32_t RESERVED6; /*!< Reserved, Address offset: 0x84 */ | |
| 665 __IO uint32_t CCIPR; /*!< RCC peripherals independent clock configuration register, Address offset: 0x88 */ | |
| 666 __IO uint32_t RESERVED7; /*!< Reserved, Address offset: 0x8C */ | |
| 667 __IO uint32_t BDCR; /*!< RCC backup domain control register, Address offset: 0x90 */ | |
| 668 __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x94 */ | |
| 669 __IO uint32_t CRRCR; /*!< RCC clock recovery RC register, Address offset: 0x98 */ | |
| 670 } RCC_TypeDef; | |
| 671 | |
| 672 /** | |
| 673 * @brief Real-Time Clock | |
| 674 */ | |
| 675 | |
| 676 typedef struct | |
| 677 { | |
| 678 __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */ | |
| 679 __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */ | |
| 680 __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */ | |
| 681 __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */ | |
| 682 __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */ | |
| 683 __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */ | |
| 684 uint32_t reserved; /*!< Reserved */ | |
| 685 __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */ | |
| 686 __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */ | |
| 687 __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */ | |
| 688 __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */ | |
| 689 __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */ | |
| 690 __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */ | |
| 691 __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */ | |
| 692 __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */ | |
| 693 __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */ | |
| 694 __IO uint32_t TAMPCR; /*!< RTC tamper configuration register, Address offset: 0x40 */ | |
| 695 __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */ | |
| 696 __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x48 */ | |
| 697 __IO uint32_t OR; /*!< RTC option register, Address offset: 0x4C */ | |
| 698 __IO uint32_t BKP0R; /*!< RTC backup register 0, Address offset: 0x50 */ | |
| 699 __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */ | |
| 700 __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */ | |
| 701 __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */ | |
| 702 __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */ | |
| 703 __IO uint32_t BKP5R; /*!< RTC backup register 5, Address offset: 0x64 */ | |
| 704 __IO uint32_t BKP6R; /*!< RTC backup register 6, Address offset: 0x68 */ | |
| 705 __IO uint32_t BKP7R; /*!< RTC backup register 7, Address offset: 0x6C */ | |
| 706 __IO uint32_t BKP8R; /*!< RTC backup register 8, Address offset: 0x70 */ | |
| 707 __IO uint32_t BKP9R; /*!< RTC backup register 9, Address offset: 0x74 */ | |
| 708 __IO uint32_t BKP10R; /*!< RTC backup register 10, Address offset: 0x78 */ | |
| 709 __IO uint32_t BKP11R; /*!< RTC backup register 11, Address offset: 0x7C */ | |
| 710 __IO uint32_t BKP12R; /*!< RTC backup register 12, Address offset: 0x80 */ | |
| 711 __IO uint32_t BKP13R; /*!< RTC backup register 13, Address offset: 0x84 */ | |
| 712 __IO uint32_t BKP14R; /*!< RTC backup register 14, Address offset: 0x88 */ | |
| 713 __IO uint32_t BKP15R; /*!< RTC backup register 15, Address offset: 0x8C */ | |
| 714 __IO uint32_t BKP16R; /*!< RTC backup register 16, Address offset: 0x90 */ | |
| 715 __IO uint32_t BKP17R; /*!< RTC backup register 17, Address offset: 0x94 */ | |
| 716 __IO uint32_t BKP18R; /*!< RTC backup register 18, Address offset: 0x98 */ | |
| 717 __IO uint32_t BKP19R; /*!< RTC backup register 19, Address offset: 0x9C */ | |
| 718 __IO uint32_t BKP20R; /*!< RTC backup register 20, Address offset: 0xA0 */ | |
| 719 __IO uint32_t BKP21R; /*!< RTC backup register 21, Address offset: 0xA4 */ | |
| 720 __IO uint32_t BKP22R; /*!< RTC backup register 22, Address offset: 0xA8 */ | |
| 721 __IO uint32_t BKP23R; /*!< RTC backup register 23, Address offset: 0xAC */ | |
| 722 __IO uint32_t BKP24R; /*!< RTC backup register 24, Address offset: 0xB0 */ | |
| 723 __IO uint32_t BKP25R; /*!< RTC backup register 25, Address offset: 0xB4 */ | |
| 724 __IO uint32_t BKP26R; /*!< RTC backup register 26, Address offset: 0xB8 */ | |
| 725 __IO uint32_t BKP27R; /*!< RTC backup register 27, Address offset: 0xBC */ | |
| 726 __IO uint32_t BKP28R; /*!< RTC backup register 28, Address offset: 0xC0 */ | |
| 727 __IO uint32_t BKP29R; /*!< RTC backup register 29, Address offset: 0xC4 */ | |
| 728 __IO uint32_t BKP30R; /*!< RTC backup register 30, Address offset: 0xC8 */ | |
| 729 __IO uint32_t BKP31R; /*!< RTC backup register 31, Address offset: 0xCC */ | |
| 730 } RTC_TypeDef; | |
| 731 | |
| 732 | |
| 733 /** | |
| 734 * @brief Serial Audio Interface | |
| 735 */ | |
| 736 | |
| 737 typedef struct | |
| 738 { | |
| 739 __IO uint32_t GCR; /*!< SAI global configuration register, Address offset: 0x00 */ | |
| 740 } SAI_TypeDef; | |
| 741 | |
| 742 typedef struct | |
| 743 { | |
| 744 __IO uint32_t CR1; /*!< SAI block x configuration register 1, Address offset: 0x04 */ | |
| 745 __IO uint32_t CR2; /*!< SAI block x configuration register 2, Address offset: 0x08 */ | |
| 746 __IO uint32_t FRCR; /*!< SAI block x frame configuration register, Address offset: 0x0C */ | |
| 747 __IO uint32_t SLOTR; /*!< SAI block x slot register, Address offset: 0x10 */ | |
| 748 __IO uint32_t IMR; /*!< SAI block x interrupt mask register, Address offset: 0x14 */ | |
| 749 __IO uint32_t SR; /*!< SAI block x status register, Address offset: 0x18 */ | |
| 750 __IO uint32_t CLRFR; /*!< SAI block x clear flag register, Address offset: 0x1C */ | |
| 751 __IO uint32_t DR; /*!< SAI block x data register, Address offset: 0x20 */ | |
| 752 } SAI_Block_TypeDef; | |
| 753 | |
| 754 | |
| 755 /** | |
| 756 * @brief Secure digital input/output Interface | |
| 757 */ | |
| 758 | |
| 759 typedef struct | |
| 760 { | |
| 761 __IO uint32_t POWER; /*!< SDMMC power control register, Address offset: 0x00 */ | |
| 762 __IO uint32_t CLKCR; /*!< SDMMC clock control register, Address offset: 0x04 */ | |
| 763 __IO uint32_t ARG; /*!< SDMMC argument register, Address offset: 0x08 */ | |
| 764 __IO uint32_t CMD; /*!< SDMMC command register, Address offset: 0x0C */ | |
| 765 __I uint32_t RESPCMD; /*!< SDMMC command response register, Address offset: 0x10 */ | |
| 766 __I uint32_t RESP1; /*!< SDMMC response 1 register, Address offset: 0x14 */ | |
| 767 __I uint32_t RESP2; /*!< SDMMC response 2 register, Address offset: 0x18 */ | |
| 768 __I uint32_t RESP3; /*!< SDMMC response 3 register, Address offset: 0x1C */ | |
| 769 __I uint32_t RESP4; /*!< SDMMC response 4 register, Address offset: 0x20 */ | |
| 770 __IO uint32_t DTIMER; /*!< SDMMC data timer register, Address offset: 0x24 */ | |
| 771 __IO uint32_t DLEN; /*!< SDMMC data length register, Address offset: 0x28 */ | |
| 772 __IO uint32_t DCTRL; /*!< SDMMC data control register, Address offset: 0x2C */ | |
| 773 __I uint32_t DCOUNT; /*!< SDMMC data counter register, Address offset: 0x30 */ | |
| 774 __I uint32_t STA; /*!< SDMMC status register, Address offset: 0x34 */ | |
| 775 __IO uint32_t ICR; /*!< SDMMC interrupt clear register, Address offset: 0x38 */ | |
| 776 __IO uint32_t MASK; /*!< SDMMC mask register, Address offset: 0x3C */ | |
| 777 uint32_t RESERVED0[2]; /*!< Reserved, 0x40-0x44 */ | |
| 778 __I uint32_t FIFOCNT; /*!< SDMMC FIFO counter register, Address offset: 0x48 */ | |
| 779 uint32_t RESERVED1[13]; /*!< Reserved, 0x4C-0x7C */ | |
| 780 __IO uint32_t FIFO; /*!< SDMMC data FIFO register, Address offset: 0x80 */ | |
| 781 } SDMMC_TypeDef; | |
| 782 | |
| 783 | |
| 784 /** | |
| 785 * @brief Serial Peripheral Interface | |
| 786 */ | |
| 787 | |
| 788 typedef struct | |
| 789 { | |
| 790 __IO uint32_t CR1; /*!< SPI Control register 1, Address offset: 0x00 */ | |
| 791 __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */ | |
| 792 __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */ | |
| 793 __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */ | |
| 794 __IO uint32_t CRCPR; /*!< SPI CRC polynomial register, Address offset: 0x10 */ | |
| 795 __IO uint32_t RXCRCR; /*!< SPI Rx CRC register, Address offset: 0x14 */ | |
| 796 __IO uint32_t TXCRCR; /*!< SPI Tx CRC register, Address offset: 0x18 */ | |
| 797 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x1C */ | |
| 798 uint32_t RESERVED2; /*!< Reserved, Address offset: 0x20 */ | |
| 799 } SPI_TypeDef; | |
| 800 | |
| 801 | |
| 802 /** | |
| 803 * @brief Single Wire Protocol Master Interface SPWMI | |
| 804 */ | |
| 805 | |
| 806 typedef struct | |
| 807 { | |
| 808 __IO uint32_t CR; /*!< SWPMI Configuration/Control register, Address offset: 0x00 */ | |
| 809 __IO uint32_t BRR; /*!< SWPMI bitrate register, Address offset: 0x04 */ | |
| 810 uint32_t RESERVED1; /*!< Reserved, 0x08 */ | |
| 811 __IO uint32_t ISR; /*!< SWPMI Interrupt and Status register, Address offset: 0x0C */ | |
| 812 __IO uint32_t ICR; /*!< SWPMI Interrupt Flag Clear register, Address offset: 0x10 */ | |
| 813 __IO uint32_t IER; /*!< SWPMI Interrupt Enable register, Address offset: 0x14 */ | |
| 814 __IO uint32_t RFL; /*!< SWPMI Receive Frame Length register, Address offset: 0x18 */ | |
| 815 __IO uint32_t TDR; /*!< SWPMI Transmit data register, Address offset: 0x1C */ | |
| 816 __IO uint32_t RDR; /*!< SWPMI Receive data register, Address offset: 0x20 */ | |
| 817 __IO uint32_t OR; /*!< SWPMI Option register, Address offset: 0x24 */ | |
| 818 } SWPMI_TypeDef; | |
| 819 | |
| 820 | |
| 821 /** | |
| 822 * @brief System configuration controller | |
| 823 */ | |
| 824 | |
| 825 typedef struct | |
| 826 { | |
| 827 __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register, Address offset: 0x00 */ | |
| 828 __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x04 */ | |
| 829 __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */ | |
| 830 __IO uint32_t SCSR; /*!< SYSCFG SRAM2 control and status register, Address offset: 0x18 */ | |
| 831 __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x1C */ | |
| 832 __IO uint32_t SWPR; /*!< SYSCFG SRAM2 write protection register, Address offset: 0x20 */ | |
| 833 __IO uint32_t SKR; /*!< SYSCFG SRAM2 key register, Address offset: 0x24 */ | |
| 834 } SYSCFG_TypeDef; | |
| 835 | |
| 836 | |
| 837 /** | |
| 838 * @brief TIM | |
| 839 */ | |
| 840 | |
| 841 typedef struct | |
| 842 { | |
| 843 __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */ | |
| 844 __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */ | |
| 845 __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */ | |
| 846 __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */ | |
| 847 __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */ | |
| 848 __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */ | |
| 849 __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */ | |
| 850 __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */ | |
| 851 __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */ | |
| 852 __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */ | |
| 853 __IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */ | |
| 854 __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */ | |
| 855 __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */ | |
| 856 __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */ | |
| 857 __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */ | |
| 858 __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */ | |
| 859 __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */ | |
| 860 __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */ | |
| 861 __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ | |
| 862 __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */ | |
| 863 __IO uint32_t OR1; /*!< TIM option register 1, Address offset: 0x50 */ | |
| 864 __IO uint32_t CCMR3; /*!< TIM capture/compare mode register 3, Address offset: 0x54 */ | |
| 865 __IO uint32_t CCR5; /*!< TIM capture/compare register5, Address offset: 0x58 */ | |
| 866 __IO uint32_t CCR6; /*!< TIM capture/compare register6, Address offset: 0x5C */ | |
| 867 __IO uint32_t OR2; /*!< TIM option register 2, Address offset: 0x60 */ | |
| 868 __IO uint32_t OR3; /*!< TIM option register 3, Address offset: 0x64 */ | |
| 869 } TIM_TypeDef; | |
| 870 | |
| 871 | |
| 872 /** | |
| 873 * @brief Touch Sensing Controller (TSC) | |
| 874 */ | |
| 875 | |
| 876 typedef struct | |
| 877 { | |
| 878 __IO uint32_t CR; /*!< TSC control register, Address offset: 0x00 */ | |
| 879 __IO uint32_t IER; /*!< TSC interrupt enable register, Address offset: 0x04 */ | |
| 880 __IO uint32_t ICR; /*!< TSC interrupt clear register, Address offset: 0x08 */ | |
| 881 __IO uint32_t ISR; /*!< TSC interrupt status register, Address offset: 0x0C */ | |
| 882 __IO uint32_t IOHCR; /*!< TSC I/O hysteresis control register, Address offset: 0x10 */ | |
| 883 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x14 */ | |
| 884 __IO uint32_t IOASCR; /*!< TSC I/O analog switch control register, Address offset: 0x18 */ | |
| 885 uint32_t RESERVED2; /*!< Reserved, Address offset: 0x1C */ | |
| 886 __IO uint32_t IOSCR; /*!< TSC I/O sampling control register, Address offset: 0x20 */ | |
| 887 uint32_t RESERVED3; /*!< Reserved, Address offset: 0x24 */ | |
| 888 __IO uint32_t IOCCR; /*!< TSC I/O channel control register, Address offset: 0x28 */ | |
| 889 uint32_t RESERVED4; /*!< Reserved, Address offset: 0x2C */ | |
| 890 __IO uint32_t IOGCSR; /*!< TSC I/O group control status register, Address offset: 0x30 */ | |
| 891 __IO uint32_t IOGXCR[7]; /*!< TSC I/O group x counter register, Address offset: 0x34-4C */ | |
| 892 } TSC_TypeDef; | |
| 893 | |
| 894 /** | |
| 895 * @brief Universal Synchronous Asynchronous Receiver Transmitter | |
| 896 */ | |
| 897 | |
| 898 typedef struct | |
| 899 { | |
| 900 __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */ | |
| 901 __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */ | |
| 902 __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */ | |
| 903 __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */ | |
| 904 __IO uint16_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */ | |
| 905 uint16_t RESERVED2; /*!< Reserved, 0x12 */ | |
| 906 __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */ | |
| 907 __IO uint16_t RQR; /*!< USART Request register, Address offset: 0x18 */ | |
| 908 uint16_t RESERVED3; /*!< Reserved, 0x1A */ | |
| 909 __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */ | |
| 910 __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */ | |
| 911 __IO uint16_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */ | |
| 912 uint16_t RESERVED4; /*!< Reserved, 0x26 */ | |
| 913 __IO uint16_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */ | |
| 914 uint16_t RESERVED5; /*!< Reserved, 0x2A */ | |
| 915 } USART_TypeDef; | |
| 916 | |
| 917 /** | |
| 918 * @brief Universal Serial Bus Full Speed Device | |
| 919 */ | |
| 920 | |
| 921 typedef struct | |
| 922 { | |
| 923 __IO uint16_t EP0R; /*!< USB Endpoint 0 register, Address offset: 0x00 */ | |
| 924 __IO uint16_t RESERVED0; /*!< Reserved */ | |
| 925 __IO uint16_t EP1R; /*!< USB Endpoint 1 register, Address offset: 0x04 */ | |
| 926 __IO uint16_t RESERVED1; /*!< Reserved */ | |
| 927 __IO uint16_t EP2R; /*!< USB Endpoint 2 register, Address offset: 0x08 */ | |
| 928 __IO uint16_t RESERVED2; /*!< Reserved */ | |
| 929 __IO uint16_t EP3R; /*!< USB Endpoint 3 register, Address offset: 0x0C */ | |
| 930 __IO uint16_t RESERVED3; /*!< Reserved */ | |
| 931 __IO uint16_t EP4R; /*!< USB Endpoint 4 register, Address offset: 0x10 */ | |
| 932 __IO uint16_t RESERVED4; /*!< Reserved */ | |
| 933 __IO uint16_t EP5R; /*!< USB Endpoint 5 register, Address offset: 0x14 */ | |
| 934 __IO uint16_t RESERVED5; /*!< Reserved */ | |
| 935 __IO uint16_t EP6R; /*!< USB Endpoint 6 register, Address offset: 0x18 */ | |
| 936 __IO uint16_t RESERVED6; /*!< Reserved */ | |
| 937 __IO uint16_t EP7R; /*!< USB Endpoint 7 register, Address offset: 0x1C */ | |
| 938 __IO uint16_t RESERVED7[17]; /*!< Reserved */ | |
| 939 __IO uint16_t CNTR; /*!< Control register, Address offset: 0x40 */ | |
| 940 __IO uint16_t RESERVED8; /*!< Reserved */ | |
| 941 __IO uint16_t ISTR; /*!< Interrupt status register, Address offset: 0x44 */ | |
| 942 __IO uint16_t RESERVED9; /*!< Reserved */ | |
| 943 __IO uint16_t FNR; /*!< Frame number register, Address offset: 0x48 */ | |
| 944 __IO uint16_t RESERVEDA; /*!< Reserved */ | |
| 945 __IO uint16_t DADDR; /*!< Device address register, Address offset: 0x4C */ | |
| 946 __IO uint16_t RESERVEDB; /*!< Reserved */ | |
| 947 __IO uint16_t BTABLE; /*!< Buffer Table address register, Address offset: 0x50 */ | |
| 948 __IO uint16_t RESERVEDC; /*!< Reserved */ | |
| 949 __IO uint16_t LPMCSR; /*!< LPM Control and Status register, Address offset: 0x54 */ | |
| 950 __IO uint16_t RESERVEDD; /*!< Reserved */ | |
| 951 __IO uint16_t BCDR; /*!< Battery Charging detector register, Address offset: 0x58 */ | |
| 952 __IO uint16_t RESERVEDE; /*!< Reserved */ | |
| 953 } USB_TypeDef; | |
| 954 | |
| 955 /** | |
| 956 * @brief VREFBUF | |
| 957 */ | |
| 958 | |
| 959 typedef struct | |
| 960 { | |
| 961 __IO uint32_t CSR; /*!< VREFBUF control and status register, Address offset: 0x00 */ | |
| 962 __IO uint32_t CCR; /*!< VREFBUF calibration and control register, Address offset: 0x04 */ | |
| 963 } VREFBUF_TypeDef; | |
| 964 | |
| 965 /** | |
| 966 * @brief Window WATCHDOG | |
| 967 */ | |
| 968 | |
| 969 typedef struct | |
| 970 { | |
| 971 __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */ | |
| 972 __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */ | |
| 973 __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */ | |
| 974 } WWDG_TypeDef; | |
| 975 | |
| 976 /** | |
| 977 * @brief RNG | |
| 978 */ | |
| 979 | |
| 980 typedef struct | |
| 981 { | |
| 982 __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */ | |
| 983 __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */ | |
| 984 __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */ | |
| 985 } RNG_TypeDef; | |
| 986 | |
| 987 /** | |
| 988 * @} | |
| 989 */ | |
| 990 | |
| 991 /** @addtogroup Peripheral_memory_map | |
| 992 * @{ | |
| 993 */ | |
| 994 #define FLASH_BASE ((uint32_t)0x08000000U) /*!< FLASH(up to 1 MB) base address */ | |
| 995 #define SRAM1_BASE ((uint32_t)0x20000000U) /*!< SRAM1(up to 48 KB) base address*/ | |
| 996 #define PERIPH_BASE ((uint32_t)0x40000000U) /*!< Peripheral base address */ | |
| 997 #define SRAM2_BASE ((uint32_t)0x10000000U) /*!< SRAM2(16 KB) base address*/ | |
| 998 #define QSPI_R_BASE ((uint32_t)0xA0001000U) /*!< QUADSPI control registers base address */ | |
| 999 #define SRAM1_BB_BASE ((uint32_t)0x22000000U) /*!< SRAM1(96 KB) base address in the bit-band region */ | |
| 1000 #define PERIPH_BB_BASE ((uint32_t)0x42000000U) /*!< Peripheral base address in the bit-band region */ | |
| 1001 #define SRAM2_BB_BASE ((uint32_t)0x12000000U) /*!< SRAM2(32 KB) base address in the bit-band region */ | |
| 1002 | |
| 1003 /* Legacy defines */ | |
| 1004 #define SRAM_BASE SRAM1_BASE | |
| 1005 #define SRAM_BB_BASE SRAM1_BB_BASE | |
| 1006 | |
| 1007 #define SRAM1_SIZE_MAX ((uint32_t)0x0000C000U) /*!< maximum SRAM1 size (up to 48 KBytes) */ | |
| 1008 #define SRAM2_SIZE ((uint32_t)0x00004000U) /*!< SRAM2 size (16 KBytes) */ | |
| 1009 | |
| 1010 /*!< Peripheral memory map */ | |
| 1011 #define APB1PERIPH_BASE PERIPH_BASE | |
| 1012 #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000U) | |
| 1013 #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000U) | |
| 1014 #define AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000U) | |
| 1015 | |
| 1016 | |
| 1017 /*!< APB1 peripherals */ | |
| 1018 #define TIM2_BASE (APB1PERIPH_BASE + 0x0000U) | |
| 1019 #define TIM6_BASE (APB1PERIPH_BASE + 0x1000U) | |
| 1020 #define TIM7_BASE (APB1PERIPH_BASE + 0x1400U) | |
| 1021 #define LCD_BASE (APB1PERIPH_BASE + 0x2400U) | |
| 1022 #define RTC_BASE (APB1PERIPH_BASE + 0x2800U) | |
| 1023 #define WWDG_BASE (APB1PERIPH_BASE + 0x2C00U) | |
| 1024 #define IWDG_BASE (APB1PERIPH_BASE + 0x3000U) | |
| 1025 #define SPI2_BASE (APB1PERIPH_BASE + 0x3800U) | |
| 1026 #define SPI3_BASE (APB1PERIPH_BASE + 0x3C00U) | |
| 1027 #define USART2_BASE (APB1PERIPH_BASE + 0x4400U) | |
| 1028 #define USART3_BASE (APB1PERIPH_BASE + 0x4800U) | |
| 1029 #define I2C1_BASE (APB1PERIPH_BASE + 0x5400U) | |
| 1030 #define I2C2_BASE (APB1PERIPH_BASE + 0x5800U) | |
| 1031 #define I2C3_BASE (APB1PERIPH_BASE + 0x5C00U) | |
| 1032 #define CRS_BASE (APB1PERIPH_BASE + 0x6000U) | |
| 1033 #define CAN1_BASE (APB1PERIPH_BASE + 0x6400U) | |
| 1034 #define USB_BASE (APB1PERIPH_BASE + 0x6800U) /*!< USB_IP Peripheral Registers base address */ | |
| 1035 #define USB_PMAADDR (APB1PERIPH_BASE + 0x6C00U) /*!< USB_IP Packet Memory Area base address */ | |
| 1036 #define PWR_BASE (APB1PERIPH_BASE + 0x7000U) | |
| 1037 #define DAC_BASE (APB1PERIPH_BASE + 0x7400U) | |
| 1038 #define DAC1_BASE (APB1PERIPH_BASE + 0x7400U) | |
| 1039 #define OPAMP_BASE (APB1PERIPH_BASE + 0x7800U) | |
| 1040 #define OPAMP1_BASE (APB1PERIPH_BASE + 0x7800U) | |
| 1041 #define LPTIM1_BASE (APB1PERIPH_BASE + 0x7C00U) | |
| 1042 #define LPUART1_BASE (APB1PERIPH_BASE + 0x8000U) | |
| 1043 #define SWPMI1_BASE (APB1PERIPH_BASE + 0x8800U) | |
| 1044 #define LPTIM2_BASE (APB1PERIPH_BASE + 0x9400U) | |
| 1045 | |
| 1046 | |
| 1047 /*!< APB2 peripherals */ | |
| 1048 #define SYSCFG_BASE (APB2PERIPH_BASE + 0x0000U) | |
| 1049 #define VREFBUF_BASE (APB2PERIPH_BASE + 0x0030U) | |
| 1050 #define COMP1_BASE (APB2PERIPH_BASE + 0x0200U) | |
| 1051 #define COMP2_BASE (APB2PERIPH_BASE + 0x0204U) | |
| 1052 #define EXTI_BASE (APB2PERIPH_BASE + 0x0400U) | |
| 1053 #define FIREWALL_BASE (APB2PERIPH_BASE + 0x1C00U) | |
| 1054 #define SDMMC1_BASE (APB2PERIPH_BASE + 0x2800U) | |
| 1055 #define TIM1_BASE (APB2PERIPH_BASE + 0x2C00U) | |
| 1056 #define SPI1_BASE (APB2PERIPH_BASE + 0x3000U) | |
| 1057 #define USART1_BASE (APB2PERIPH_BASE + 0x3800U) | |
| 1058 #define TIM15_BASE (APB2PERIPH_BASE + 0x4000U) | |
| 1059 #define TIM16_BASE (APB2PERIPH_BASE + 0x4400U) | |
| 1060 #define SAI1_BASE (APB2PERIPH_BASE + 0x5400U) | |
| 1061 #define SAI1_Block_A_BASE (SAI1_BASE + 0x004) | |
| 1062 #define SAI1_Block_B_BASE (SAI1_BASE + 0x024) | |
| 1063 | |
| 1064 /*!< AHB1 peripherals */ | |
| 1065 #define DMA1_BASE (AHB1PERIPH_BASE) | |
| 1066 #define DMA2_BASE (AHB1PERIPH_BASE + 0x0400U) | |
| 1067 #define RCC_BASE (AHB1PERIPH_BASE + 0x1000U) | |
| 1068 #define FLASH_R_BASE (AHB1PERIPH_BASE + 0x2000U) | |
| 1069 #define CRC_BASE (AHB1PERIPH_BASE + 0x3000U) | |
| 1070 #define TSC_BASE (AHB1PERIPH_BASE + 0x4000U) | |
| 1071 | |
| 1072 | |
| 1073 #define DMA1_Channel1_BASE (DMA1_BASE + 0x0008U) | |
| 1074 #define DMA1_Channel2_BASE (DMA1_BASE + 0x001CU) | |
| 1075 #define DMA1_Channel3_BASE (DMA1_BASE + 0x0030U) | |
| 1076 #define DMA1_Channel4_BASE (DMA1_BASE + 0x0044U) | |
| 1077 #define DMA1_Channel5_BASE (DMA1_BASE + 0x0058U) | |
| 1078 #define DMA1_Channel6_BASE (DMA1_BASE + 0x006CU) | |
| 1079 #define DMA1_Channel7_BASE (DMA1_BASE + 0x0080U) | |
| 1080 #define DMA1_CSELR_BASE (DMA1_BASE + 0x00A8U) | |
| 1081 | |
| 1082 | |
| 1083 #define DMA2_Channel1_BASE (DMA2_BASE + 0x0008U) | |
| 1084 #define DMA2_Channel2_BASE (DMA2_BASE + 0x001CU) | |
| 1085 #define DMA2_Channel3_BASE (DMA2_BASE + 0x0030U) | |
| 1086 #define DMA2_Channel4_BASE (DMA2_BASE + 0x0044U) | |
| 1087 #define DMA2_Channel5_BASE (DMA2_BASE + 0x0058U) | |
| 1088 #define DMA2_Channel6_BASE (DMA2_BASE + 0x006CU) | |
| 1089 #define DMA2_Channel7_BASE (DMA2_BASE + 0x0080U) | |
| 1090 #define DMA2_CSELR_BASE (DMA2_BASE + 0x00A8U) | |
| 1091 | |
| 1092 | |
| 1093 /*!< AHB2 peripherals */ | |
| 1094 #define GPIOA_BASE (AHB2PERIPH_BASE + 0x0000U) | |
| 1095 #define GPIOB_BASE (AHB2PERIPH_BASE + 0x0400U) | |
| 1096 #define GPIOC_BASE (AHB2PERIPH_BASE + 0x0800U) | |
| 1097 #define GPIOD_BASE (AHB2PERIPH_BASE + 0x0C00U) | |
| 1098 #define GPIOE_BASE (AHB2PERIPH_BASE + 0x1000U) | |
| 1099 #define GPIOH_BASE (AHB2PERIPH_BASE + 0x1C00U) | |
| 1100 | |
| 1101 | |
| 1102 #define ADC1_BASE (AHB2PERIPH_BASE + 0x08040000U) | |
| 1103 #define ADC1_COMMON_BASE (AHB2PERIPH_BASE + 0x08040300U) | |
| 1104 | |
| 1105 | |
| 1106 #define RNG_BASE (AHB2PERIPH_BASE + 0x08060800U) | |
| 1107 | |
| 1108 | |
| 1109 /* Debug MCU registers base address */ | |
| 1110 #define DBGMCU_BASE ((uint32_t)0xE0042000U) | |
| 1111 | |
| 1112 | |
| 1113 #define PACKAGE_BASE ((uint32_t)0x1FFF7500U) /*!< Package data register base address */ | |
| 1114 #define UID_BASE ((uint32_t)0x1FFF7590U) /*!< Unique device ID register base address */ | |
| 1115 #define FLASHSIZE_BASE ((uint32_t)0x1FFF75E0U) /*!< Flash size data register base address */ | |
| 1116 /** | |
| 1117 * @} | |
| 1118 */ | |
| 1119 | |
| 1120 /** @addtogroup Peripheral_declaration | |
| 1121 * @{ | |
| 1122 */ | |
| 1123 #define TIM2 ((TIM_TypeDef *) TIM2_BASE) | |
| 1124 #define TIM6 ((TIM_TypeDef *) TIM6_BASE) | |
| 1125 #define TIM7 ((TIM_TypeDef *) TIM7_BASE) | |
| 1126 #define LCD ((LCD_TypeDef *) LCD_BASE) | |
| 1127 #define RTC ((RTC_TypeDef *) RTC_BASE) | |
| 1128 #define WWDG ((WWDG_TypeDef *) WWDG_BASE) | |
| 1129 #define IWDG ((IWDG_TypeDef *) IWDG_BASE) | |
| 1130 #define SPI2 ((SPI_TypeDef *) SPI2_BASE) | |
| 1131 #define SPI3 ((SPI_TypeDef *) SPI3_BASE) | |
| 1132 #define USART2 ((USART_TypeDef *) USART2_BASE) | |
| 1133 #define USART3 ((USART_TypeDef *) USART3_BASE) | |
| 1134 #define I2C1 ((I2C_TypeDef *) I2C1_BASE) | |
| 1135 #define I2C2 ((I2C_TypeDef *) I2C2_BASE) | |
| 1136 #define I2C3 ((I2C_TypeDef *) I2C3_BASE) | |
| 1137 #define CRS ((CRS_TypeDef *) CRS_BASE) | |
| 1138 #define CAN ((CAN_TypeDef *) CAN1_BASE) | |
| 1139 #define CAN1 ((CAN_TypeDef *) CAN1_BASE) | |
| 1140 #define USB ((USB_TypeDef *) USB_BASE) | |
| 1141 #define PWR ((PWR_TypeDef *) PWR_BASE) | |
| 1142 #define DAC ((DAC_TypeDef *) DAC1_BASE) | |
| 1143 #define DAC1 ((DAC_TypeDef *) DAC1_BASE) | |
| 1144 #define OPAMP ((OPAMP_TypeDef *) OPAMP_BASE) | |
| 1145 #define OPAMP1 ((OPAMP_TypeDef *) OPAMP1_BASE) | |
| 1146 #define OPAMP1_COMMON ((OPAMP_Common_TypeDef *) OPAMP1_BASE) | |
| 1147 #define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE) | |
| 1148 #define LPUART1 ((USART_TypeDef *) LPUART1_BASE) | |
| 1149 #define SWPMI1 ((SWPMI_TypeDef *) SWPMI1_BASE) | |
| 1150 #define LPTIM2 ((LPTIM_TypeDef *) LPTIM2_BASE) | |
| 1151 | |
| 1152 #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE) | |
| 1153 #define VREFBUF ((VREFBUF_TypeDef *) VREFBUF_BASE) | |
| 1154 #define COMP1 ((COMP_TypeDef *) COMP1_BASE) | |
| 1155 #define COMP2 ((COMP_TypeDef *) COMP2_BASE) | |
| 1156 #define COMP12_COMMON ((COMP_Common_TypeDef *) COMP2_BASE) | |
| 1157 #define EXTI ((EXTI_TypeDef *) EXTI_BASE) | |
| 1158 #define FIREWALL ((FIREWALL_TypeDef *) FIREWALL_BASE) | |
| 1159 #define SDMMC1 ((SDMMC_TypeDef *) SDMMC1_BASE) | |
| 1160 #define TIM1 ((TIM_TypeDef *) TIM1_BASE) | |
| 1161 #define SPI1 ((SPI_TypeDef *) SPI1_BASE) | |
| 1162 #define USART1 ((USART_TypeDef *) USART1_BASE) | |
| 1163 #define TIM15 ((TIM_TypeDef *) TIM15_BASE) | |
| 1164 #define TIM16 ((TIM_TypeDef *) TIM16_BASE) | |
| 1165 #define SAI1 ((SAI_TypeDef *) SAI1_BASE) | |
| 1166 #define SAI1_Block_A ((SAI_Block_TypeDef *)SAI1_Block_A_BASE) | |
| 1167 #define SAI1_Block_B ((SAI_Block_TypeDef *)SAI1_Block_B_BASE) | |
| 1168 #define DMA1 ((DMA_TypeDef *) DMA1_BASE) | |
| 1169 #define DMA2 ((DMA_TypeDef *) DMA2_BASE) | |
| 1170 #define RCC ((RCC_TypeDef *) RCC_BASE) | |
| 1171 #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE) | |
| 1172 #define CRC ((CRC_TypeDef *) CRC_BASE) | |
| 1173 #define TSC ((TSC_TypeDef *) TSC_BASE) | |
| 1174 | |
| 1175 #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE) | |
| 1176 #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE) | |
| 1177 #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE) | |
| 1178 #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE) | |
| 1179 #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE) | |
| 1180 #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE) | |
| 1181 #define ADC1 ((ADC_TypeDef *) ADC1_BASE) | |
| 1182 #define ADC1_COMMON ((ADC_Common_TypeDef *) ADC1_COMMON_BASE) | |
| 1183 #define RNG ((RNG_TypeDef *) RNG_BASE) | |
| 1184 | |
| 1185 | |
| 1186 #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE) | |
| 1187 #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE) | |
| 1188 #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE) | |
| 1189 #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE) | |
| 1190 #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE) | |
| 1191 #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE) | |
| 1192 #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE) | |
| 1193 #define DMA1_CSELR ((DMA_request_TypeDef *) DMA1_CSELR_BASE) | |
| 1194 | |
| 1195 | |
| 1196 #define DMA2_Channel1 ((DMA_Channel_TypeDef *) DMA2_Channel1_BASE) | |
| 1197 #define DMA2_Channel2 ((DMA_Channel_TypeDef *) DMA2_Channel2_BASE) | |
| 1198 #define DMA2_Channel3 ((DMA_Channel_TypeDef *) DMA2_Channel3_BASE) | |
| 1199 #define DMA2_Channel4 ((DMA_Channel_TypeDef *) DMA2_Channel4_BASE) | |
| 1200 #define DMA2_Channel5 ((DMA_Channel_TypeDef *) DMA2_Channel5_BASE) | |
| 1201 #define DMA2_Channel6 ((DMA_Channel_TypeDef *) DMA2_Channel6_BASE) | |
| 1202 #define DMA2_Channel7 ((DMA_Channel_TypeDef *) DMA2_Channel7_BASE) | |
| 1203 #define DMA2_CSELR ((DMA_request_TypeDef *) DMA2_CSELR_BASE) | |
| 1204 | |
| 1205 | |
| 1206 | |
| 1207 #define QUADSPI ((QUADSPI_TypeDef *) QSPI_R_BASE) | |
| 1208 | |
| 1209 #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE) | |
| 1210 | |
| 1211 /** | |
| 1212 * @} | |
| 1213 */ | |
| 1214 | |
| 1215 /** @addtogroup Exported_constants | |
| 1216 * @{ | |
| 1217 */ | |
| 1218 | |
| 1219 /** @addtogroup Peripheral_Registers_Bits_Definition | |
| 1220 * @{ | |
| 1221 */ | |
| 1222 | |
| 1223 /******************************************************************************/ | |
| 1224 /* Peripheral Registers_Bits_Definition */ | |
| 1225 /******************************************************************************/ | |
| 1226 | |
| 1227 /******************************************************************************/ | |
| 1228 /* */ | |
| 1229 /* Analog to Digital Converter */ | |
| 1230 /* */ | |
| 1231 /******************************************************************************/ | |
| 1232 | |
| 1233 /* | |
| 1234 * @brief Specific device feature definitions (not present on all devices in the STM32L4 family) | |
| 1235 */ | |
| 1236 /* Note: No specific macro feature on this device */ | |
| 1237 | |
| 1238 /******************** Bit definition for ADC_ISR register *******************/ | |
| 1239 #define ADC_ISR_ADRDY ((uint32_t)0x00000001U) /*!< ADC ready flag */ | |
| 1240 #define ADC_ISR_EOSMP ((uint32_t)0x00000002U) /*!< ADC group regular end of sampling flag */ | |
| 1241 #define ADC_ISR_EOC ((uint32_t)0x00000004U) /*!< ADC group regular end of unitary conversion flag */ | |
| 1242 #define ADC_ISR_EOS ((uint32_t)0x00000008U) /*!< ADC group regular end of sequence conversions flag */ | |
| 1243 #define ADC_ISR_OVR ((uint32_t)0x00000010U) /*!< ADC group regular overrun flag */ | |
| 1244 #define ADC_ISR_JEOC ((uint32_t)0x00000020U) /*!< ADC group injected end of unitary conversion flag */ | |
| 1245 #define ADC_ISR_JEOS ((uint32_t)0x00000040U) /*!< ADC group injected end of sequence conversions flag */ | |
| 1246 #define ADC_ISR_AWD1 ((uint32_t)0x00000080U) /*!< ADC analog watchdog 1 flag */ | |
| 1247 #define ADC_ISR_AWD2 ((uint32_t)0x00000100U) /*!< ADC analog watchdog 2 flag */ | |
| 1248 #define ADC_ISR_AWD3 ((uint32_t)0x00000200U) /*!< ADC analog watchdog 3 flag */ | |
| 1249 #define ADC_ISR_JQOVF ((uint32_t)0x00000400U) /*!< ADC group injected contexts queue overflow flag */ | |
| 1250 | |
| 1251 /******************** Bit definition for ADC_IER register *******************/ | |
| 1252 #define ADC_IER_ADRDYIE ((uint32_t)0x00000001U) /*!< ADC ready interrupt */ | |
| 1253 #define ADC_IER_EOSMPIE ((uint32_t)0x00000002U) /*!< ADC group regular end of sampling interrupt */ | |
| 1254 #define ADC_IER_EOCIE ((uint32_t)0x00000004U) /*!< ADC group regular end of unitary conversion interrupt */ | |
| 1255 #define ADC_IER_EOSIE ((uint32_t)0x00000008U) /*!< ADC group regular end of sequence conversions interrupt */ | |
| 1256 #define ADC_IER_OVRIE ((uint32_t)0x00000010U) /*!< ADC group regular overrun interrupt */ | |
| 1257 #define ADC_IER_JEOCIE ((uint32_t)0x00000020U) /*!< ADC group injected end of unitary conversion interrupt */ | |
| 1258 #define ADC_IER_JEOSIE ((uint32_t)0x00000040U) /*!< ADC group injected end of sequence conversions interrupt */ | |
| 1259 #define ADC_IER_AWD1IE ((uint32_t)0x00000080U) /*!< ADC analog watchdog 1 interrupt */ | |
| 1260 #define ADC_IER_AWD2IE ((uint32_t)0x00000100U) /*!< ADC analog watchdog 2 interrupt */ | |
| 1261 #define ADC_IER_AWD3IE ((uint32_t)0x00000200U) /*!< ADC analog watchdog 3 interrupt */ | |
| 1262 #define ADC_IER_JQOVFIE ((uint32_t)0x00000400U) /*!< ADC group injected contexts queue overflow interrupt */ | |
| 1263 | |
| 1264 /* Legacy defines */ | |
| 1265 #define ADC_IER_ADRDY (ADC_IER_ADRDYIE) | |
| 1266 #define ADC_IER_EOSMP (ADC_IER_EOSMPIE) | |
| 1267 #define ADC_IER_EOC (ADC_IER_EOCIE) | |
| 1268 #define ADC_IER_EOS (ADC_IER_EOSIE) | |
| 1269 #define ADC_IER_OVR (ADC_IER_OVRIE) | |
| 1270 #define ADC_IER_JEOC (ADC_IER_JEOCIE) | |
| 1271 #define ADC_IER_JEOS (ADC_IER_JEOSIE) | |
| 1272 #define ADC_IER_AWD1 (ADC_IER_AWD1IE) | |
| 1273 #define ADC_IER_AWD2 (ADC_IER_AWD2IE) | |
| 1274 #define ADC_IER_AWD3 (ADC_IER_AWD3IE) | |
| 1275 #define ADC_IER_JQOVF (ADC_IER_JQOVFIE) | |
| 1276 | |
| 1277 /******************** Bit definition for ADC_CR register ********************/ | |
| 1278 #define ADC_CR_ADEN ((uint32_t)0x00000001U) /*!< ADC enable */ | |
| 1279 #define ADC_CR_ADDIS ((uint32_t)0x00000002U) /*!< ADC disable */ | |
| 1280 #define ADC_CR_ADSTART ((uint32_t)0x00000004U) /*!< ADC group regular conversion start */ | |
| 1281 #define ADC_CR_JADSTART ((uint32_t)0x00000008U) /*!< ADC group injected conversion start */ | |
| 1282 #define ADC_CR_ADSTP ((uint32_t)0x00000010U) /*!< ADC group regular conversion stop */ | |
| 1283 #define ADC_CR_JADSTP ((uint32_t)0x00000020U) /*!< ADC group injected conversion stop */ | |
| 1284 #define ADC_CR_ADVREGEN ((uint32_t)0x10000000U) /*!< ADC voltage regulator enable */ | |
| 1285 #define ADC_CR_DEEPPWD ((uint32_t)0x20000000U) /*!< ADC deep power down enable */ | |
| 1286 #define ADC_CR_ADCALDIF ((uint32_t)0x40000000U) /*!< ADC differential mode for calibration */ | |
| 1287 #define ADC_CR_ADCAL ((uint32_t)0x80000000U) /*!< ADC calibration */ | |
| 1288 | |
| 1289 /******************** Bit definition for ADC_CFGR register ******************/ | |
| 1290 #define ADC_CFGR_DMAEN ((uint32_t)0x00000001U) /*!< ADC DMA transfer enable */ | |
| 1291 #define ADC_CFGR_DMACFG ((uint32_t)0x00000002U) /*!< ADC DMA transfer configuration */ | |
| 1292 | |
| 1293 #define ADC_CFGR_RES ((uint32_t)0x00000018U) /*!< ADC data resolution */ | |
| 1294 #define ADC_CFGR_RES_0 ((uint32_t)0x00000008U) /*!< bit 0 */ | |
| 1295 #define ADC_CFGR_RES_1 ((uint32_t)0x00000010U) /*!< bit 1 */ | |
| 1296 | |
| 1297 #define ADC_CFGR_ALIGN ((uint32_t)0x00000020U) /*!< ADC data alignement */ | |
| 1298 | |
| 1299 #define ADC_CFGR_EXTSEL ((uint32_t)0x000003C0U) /*!< ADC group regular external trigger source */ | |
| 1300 #define ADC_CFGR_EXTSEL_0 ((uint32_t)0x00000040U) /*!< bit 0 */ | |
| 1301 #define ADC_CFGR_EXTSEL_1 ((uint32_t)0x00000080U) /*!< bit 1 */ | |
| 1302 #define ADC_CFGR_EXTSEL_2 ((uint32_t)0x00000100U) /*!< bit 2 */ | |
| 1303 #define ADC_CFGR_EXTSEL_3 ((uint32_t)0x00000200U) /*!< bit 3 */ | |
| 1304 | |
| 1305 #define ADC_CFGR_EXTEN ((uint32_t)0x00000C00U) /*!< ADC group regular external trigger polarity */ | |
| 1306 #define ADC_CFGR_EXTEN_0 ((uint32_t)0x00000400U) /*!< bit 0 */ | |
| 1307 #define ADC_CFGR_EXTEN_1 ((uint32_t)0x00000800U) /*!< bit 1 */ | |
| 1308 | |
| 1309 #define ADC_CFGR_OVRMOD ((uint32_t)0x00001000U) /*!< ADC group regular overrun configuration */ | |
| 1310 #define ADC_CFGR_CONT ((uint32_t)0x00002000U) /*!< ADC group regular continuous conversion mode */ | |
| 1311 #define ADC_CFGR_AUTDLY ((uint32_t)0x00004000U) /*!< ADC low power auto wait */ | |
| 1312 | |
| 1313 #define ADC_CFGR_DISCEN ((uint32_t)0x00010000U) /*!< ADC group regular sequencer discontinuous mode */ | |
| 1314 | |
| 1315 #define ADC_CFGR_DISCNUM ((uint32_t)0x000E0000U) /*!< ADC group regular sequencer discontinuous number of ranks */ | |
| 1316 #define ADC_CFGR_DISCNUM_0 ((uint32_t)0x00020000U) /*!< bit 0 */ | |
| 1317 #define ADC_CFGR_DISCNUM_1 ((uint32_t)0x00040000U) /*!< bit 1 */ | |
| 1318 #define ADC_CFGR_DISCNUM_2 ((uint32_t)0x00080000U) /*!< bit 2 */ | |
| 1319 | |
| 1320 #define ADC_CFGR_JDISCEN ((uint32_t)0x00100000U) /*!< ADC group injected sequencer discontinuous mode */ | |
| 1321 #define ADC_CFGR_JQM ((uint32_t)0x00200000U) /*!< ADC group injected contexts queue mode */ | |
| 1322 #define ADC_CFGR_AWD1SGL ((uint32_t)0x00400000U) /*!< ADC analog watchdog 1 monitoring a single channel or all channels */ | |
| 1323 #define ADC_CFGR_AWD1EN ((uint32_t)0x00800000U) /*!< ADC analog watchdog 1 enable on scope ADC group regular */ | |
| 1324 #define ADC_CFGR_JAWD1EN ((uint32_t)0x01000000U) /*!< ADC analog watchdog 1 enable on scope ADC group injected */ | |
| 1325 #define ADC_CFGR_JAUTO ((uint32_t)0x02000000U) /*!< ADC group injected automatic trigger mode */ | |
| 1326 | |
| 1327 #define ADC_CFGR_AWD1CH ((uint32_t)0x7C000000U) /*!< ADC analog watchdog 1 monitored channel selection */ | |
| 1328 #define ADC_CFGR_AWD1CH_0 ((uint32_t)0x04000000U) /*!< bit 0 */ | |
| 1329 #define ADC_CFGR_AWD1CH_1 ((uint32_t)0x08000000U) /*!< bit 1 */ | |
| 1330 #define ADC_CFGR_AWD1CH_2 ((uint32_t)0x10000000U) /*!< bit 2 */ | |
| 1331 #define ADC_CFGR_AWD1CH_3 ((uint32_t)0x20000000U) /*!< bit 3 */ | |
| 1332 #define ADC_CFGR_AWD1CH_4 ((uint32_t)0x40000000U) /*!< bit 4 */ | |
| 1333 | |
| 1334 #define ADC_CFGR_JQDIS ((uint32_t)0x80000000U) /*!< ADC group injected contexts queue disable */ | |
| 1335 | |
| 1336 /******************** Bit definition for ADC_CFGR2 register *****************/ | |
| 1337 #define ADC_CFGR2_ROVSE ((uint32_t)0x00000001U) /*!< ADC oversampler enable on scope ADC group regular */ | |
| 1338 #define ADC_CFGR2_JOVSE ((uint32_t)0x00000002U) /*!< ADC oversampler enable on scope ADC group injected */ | |
| 1339 | |
| 1340 #define ADC_CFGR2_OVSR ((uint32_t)0x0000001CU) /*!< ADC oversampling ratio */ | |
| 1341 #define ADC_CFGR2_OVSR_0 ((uint32_t)0x00000004U) /*!< bit 0 */ | |
| 1342 #define ADC_CFGR2_OVSR_1 ((uint32_t)0x00000008U) /*!< bit 1 */ | |
| 1343 #define ADC_CFGR2_OVSR_2 ((uint32_t)0x00000010U) /*!< bit 2 */ | |
| 1344 | |
| 1345 #define ADC_CFGR2_OVSS ((uint32_t)0x000001E0U) /*!< ADC oversampling shift */ | |
| 1346 #define ADC_CFGR2_OVSS_0 ((uint32_t)0x00000020U) /*!< bit 0 */ | |
| 1347 #define ADC_CFGR2_OVSS_1 ((uint32_t)0x00000040U) /*!< bit 1 */ | |
| 1348 #define ADC_CFGR2_OVSS_2 ((uint32_t)0x00000080U) /*!< bit 2 */ | |
| 1349 #define ADC_CFGR2_OVSS_3 ((uint32_t)0x00000100U) /*!< bit 3 */ | |
| 1350 | |
| 1351 #define ADC_CFGR2_TROVS ((uint32_t)0x00000200U) /*!< ADC oversampling discontinuous mode (triggered mode) for ADC group regular */ | |
| 1352 #define ADC_CFGR2_ROVSM ((uint32_t)0x00000400U) /*!< ADC oversampling mode managing interlaced conversions of ADC group regular and group injected */ | |
| 1353 | |
| 1354 /******************** Bit definition for ADC_SMPR1 register *****************/ | |
| 1355 #define ADC_SMPR1_SMP0 ((uint32_t)0x00000007U) /*!< ADC channel 0 sampling time selection */ | |
| 1356 #define ADC_SMPR1_SMP0_0 ((uint32_t)0x00000001U) /*!< bit 0 */ | |
| 1357 #define ADC_SMPR1_SMP0_1 ((uint32_t)0x00000002U) /*!< bit 1 */ | |
| 1358 #define ADC_SMPR1_SMP0_2 ((uint32_t)0x00000004U) /*!< bit 2 */ | |
| 1359 | |
| 1360 #define ADC_SMPR1_SMP1 ((uint32_t)0x00000038U) /*!< ADC channel 1 sampling time selection */ | |
| 1361 #define ADC_SMPR1_SMP1_0 ((uint32_t)0x00000008U) /*!< bit 0 */ | |
| 1362 #define ADC_SMPR1_SMP1_1 ((uint32_t)0x00000010U) /*!< bit 1 */ | |
| 1363 #define ADC_SMPR1_SMP1_2 ((uint32_t)0x00000020U) /*!< bit 2 */ | |
| 1364 | |
| 1365 #define ADC_SMPR1_SMP2 ((uint32_t)0x000001C0U) /*!< ADC channel 2 sampling time selection */ | |
| 1366 #define ADC_SMPR1_SMP2_0 ((uint32_t)0x00000040U) /*!< bit 0 */ | |
| 1367 #define ADC_SMPR1_SMP2_1 ((uint32_t)0x00000080U) /*!< bit 1 */ | |
| 1368 #define ADC_SMPR1_SMP2_2 ((uint32_t)0x00000100U) /*!< bit 2 */ | |
| 1369 | |
| 1370 #define ADC_SMPR1_SMP3 ((uint32_t)0x00000E00U) /*!< ADC channel 3 sampling time selection */ | |
| 1371 #define ADC_SMPR1_SMP3_0 ((uint32_t)0x00000200U) /*!< bit 0 */ | |
| 1372 #define ADC_SMPR1_SMP3_1 ((uint32_t)0x00000400U) /*!< bit 1 */ | |
| 1373 #define ADC_SMPR1_SMP3_2 ((uint32_t)0x00000800U) /*!< bit 2 */ | |
| 1374 | |
| 1375 #define ADC_SMPR1_SMP4 ((uint32_t)0x00007000U) /*!< ADC channel 4 sampling time selection */ | |
| 1376 #define ADC_SMPR1_SMP4_0 ((uint32_t)0x00001000U) /*!< bit 0 */ | |
| 1377 #define ADC_SMPR1_SMP4_1 ((uint32_t)0x00002000U) /*!< bit 1 */ | |
| 1378 #define ADC_SMPR1_SMP4_2 ((uint32_t)0x00004000U) /*!< bit 2 */ | |
| 1379 | |
| 1380 #define ADC_SMPR1_SMP5 ((uint32_t)0x00038000U) /*!< ADC channel 5 sampling time selection */ | |
| 1381 #define ADC_SMPR1_SMP5_0 ((uint32_t)0x00008000U) /*!< bit 0 */ | |
| 1382 #define ADC_SMPR1_SMP5_1 ((uint32_t)0x00010000U) /*!< bit 1 */ | |
| 1383 #define ADC_SMPR1_SMP5_2 ((uint32_t)0x00020000U) /*!< bit 2 */ | |
| 1384 | |
| 1385 #define ADC_SMPR1_SMP6 ((uint32_t)0x001C0000U) /*!< ADC channel 6 sampling time selection */ | |
| 1386 #define ADC_SMPR1_SMP6_0 ((uint32_t)0x00040000U) /*!< bit 0 */ | |
| 1387 #define ADC_SMPR1_SMP6_1 ((uint32_t)0x00080000U) /*!< bit 1 */ | |
| 1388 #define ADC_SMPR1_SMP6_2 ((uint32_t)0x00100000U) /*!< bit 2 */ | |
| 1389 | |
| 1390 #define ADC_SMPR1_SMP7 ((uint32_t)0x00E00000U) /*!< ADC channel 7 sampling time selection */ | |
| 1391 #define ADC_SMPR1_SMP7_0 ((uint32_t)0x00200000U) /*!< bit 0 */ | |
| 1392 #define ADC_SMPR1_SMP7_1 ((uint32_t)0x00400000U) /*!< bit 1 */ | |
| 1393 #define ADC_SMPR1_SMP7_2 ((uint32_t)0x00800000U) /*!< bit 2 */ | |
| 1394 | |
| 1395 #define ADC_SMPR1_SMP8 ((uint32_t)0x07000000U) /*!< ADC channel 8 sampling time selection */ | |
| 1396 #define ADC_SMPR1_SMP8_0 ((uint32_t)0x01000000U) /*!< bit 0 */ | |
| 1397 #define ADC_SMPR1_SMP8_1 ((uint32_t)0x02000000U) /*!< bit 1 */ | |
| 1398 #define ADC_SMPR1_SMP8_2 ((uint32_t)0x04000000U) /*!< bit 2 */ | |
| 1399 | |
| 1400 #define ADC_SMPR1_SMP9 ((uint32_t)0x38000000U) /*!< ADC channel 9 sampling time selection */ | |
| 1401 #define ADC_SMPR1_SMP9_0 ((uint32_t)0x08000000U) /*!< bit 0 */ | |
| 1402 #define ADC_SMPR1_SMP9_1 ((uint32_t)0x10000000U) /*!< bit 1 */ | |
| 1403 #define ADC_SMPR1_SMP9_2 ((uint32_t)0x20000000U) /*!< bit 2 */ | |
| 1404 | |
| 1405 /******************** Bit definition for ADC_SMPR2 register *****************/ | |
| 1406 #define ADC_SMPR2_SMP10 ((uint32_t)0x00000007U) /*!< ADC channel 10 sampling time selection */ | |
| 1407 #define ADC_SMPR2_SMP10_0 ((uint32_t)0x00000001U) /*!< bit 0 */ | |
| 1408 #define ADC_SMPR2_SMP10_1 ((uint32_t)0x00000002U) /*!< bit 1 */ | |
| 1409 #define ADC_SMPR2_SMP10_2 ((uint32_t)0x00000004U) /*!< bit 2 */ | |
| 1410 | |
| 1411 #define ADC_SMPR2_SMP11 ((uint32_t)0x00000038U) /*!< ADC channel 11 sampling time selection */ | |
| 1412 #define ADC_SMPR2_SMP11_0 ((uint32_t)0x00000008U) /*!< bit 0 */ | |
| 1413 #define ADC_SMPR2_SMP11_1 ((uint32_t)0x00000010U) /*!< bit 1 */ | |
| 1414 #define ADC_SMPR2_SMP11_2 ((uint32_t)0x00000020U) /*!< bit 2 */ | |
| 1415 | |
| 1416 #define ADC_SMPR2_SMP12 ((uint32_t)0x000001C0U) /*!< ADC channel 12 sampling time selection */ | |
| 1417 #define ADC_SMPR2_SMP12_0 ((uint32_t)0x00000040U) /*!< bit 0 */ | |
| 1418 #define ADC_SMPR2_SMP12_1 ((uint32_t)0x00000080U) /*!< bit 1 */ | |
| 1419 #define ADC_SMPR2_SMP12_2 ((uint32_t)0x00000100U) /*!< bit 2 */ | |
| 1420 | |
| 1421 #define ADC_SMPR2_SMP13 ((uint32_t)0x00000E00U) /*!< ADC channel 13 sampling time selection */ | |
| 1422 #define ADC_SMPR2_SMP13_0 ((uint32_t)0x00000200U) /*!< bit 0 */ | |
| 1423 #define ADC_SMPR2_SMP13_1 ((uint32_t)0x00000400U) /*!< bit 1 */ | |
| 1424 #define ADC_SMPR2_SMP13_2 ((uint32_t)0x00000800U) /*!< bit 2 */ | |
| 1425 | |
| 1426 #define ADC_SMPR2_SMP14 ((uint32_t)0x00007000U) /*!< ADC channel 14 sampling time selection */ | |
| 1427 #define ADC_SMPR2_SMP14_0 ((uint32_t)0x00001000U) /*!< bit 0 */ | |
| 1428 #define ADC_SMPR2_SMP14_1 ((uint32_t)0x00002000U) /*!< bit 1 */ | |
| 1429 #define ADC_SMPR2_SMP14_2 ((uint32_t)0x00004000U) /*!< bit 2 */ | |
| 1430 | |
| 1431 #define ADC_SMPR2_SMP15 ((uint32_t)0x00038000U) /*!< ADC channel 15 sampling time selection */ | |
| 1432 #define ADC_SMPR2_SMP15_0 ((uint32_t)0x00008000U) /*!< bit 0 */ | |
| 1433 #define ADC_SMPR2_SMP15_1 ((uint32_t)0x00010000U) /*!< bit 1 */ | |
| 1434 #define ADC_SMPR2_SMP15_2 ((uint32_t)0x00020000U) /*!< bit 2 */ | |
| 1435 | |
| 1436 #define ADC_SMPR2_SMP16 ((uint32_t)0x001C0000U) /*!< ADC channel 16 sampling time selection */ | |
| 1437 #define ADC_SMPR2_SMP16_0 ((uint32_t)0x00040000U) /*!< bit 0 */ | |
| 1438 #define ADC_SMPR2_SMP16_1 ((uint32_t)0x00080000U) /*!< bit 1 */ | |
| 1439 #define ADC_SMPR2_SMP16_2 ((uint32_t)0x00100000U) /*!< bit 2 */ | |
| 1440 | |
| 1441 #define ADC_SMPR2_SMP17 ((uint32_t)0x00E00000U) /*!< ADC channel 17 sampling time selection */ | |
| 1442 #define ADC_SMPR2_SMP17_0 ((uint32_t)0x00200000U) /*!< bit 0 */ | |
| 1443 #define ADC_SMPR2_SMP17_1 ((uint32_t)0x00400000U) /*!< bit 1 */ | |
| 1444 #define ADC_SMPR2_SMP17_2 ((uint32_t)0x00800000U) /*!< bit 2 */ | |
| 1445 | |
| 1446 #define ADC_SMPR2_SMP18 ((uint32_t)0x07000000U) /*!< ADC channel 18 sampling time selection */ | |
| 1447 #define ADC_SMPR2_SMP18_0 ((uint32_t)0x01000000U) /*!< bit 0 */ | |
| 1448 #define ADC_SMPR2_SMP18_1 ((uint32_t)0x02000000U) /*!< bit 1 */ | |
| 1449 #define ADC_SMPR2_SMP18_2 ((uint32_t)0x04000000U) /*!< bit 2 */ | |
| 1450 | |
| 1451 /******************** Bit definition for ADC_TR1 register *******************/ | |
| 1452 #define ADC_TR1_LT1 ((uint32_t)0x00000FFFU) /*!< ADC analog watchdog 1 threshold low */ | |
| 1453 #define ADC_TR1_LT1_0 ((uint32_t)0x00000001U) /*!< bit 0 */ | |
| 1454 #define ADC_TR1_LT1_1 ((uint32_t)0x00000002U) /*!< bit 1 */ | |
| 1455 #define ADC_TR1_LT1_2 ((uint32_t)0x00000004U) /*!< bit 2 */ | |
| 1456 #define ADC_TR1_LT1_3 ((uint32_t)0x00000008U) /*!< bit 3 */ | |
| 1457 #define ADC_TR1_LT1_4 ((uint32_t)0x00000010U) /*!< bit 4 */ | |
| 1458 #define ADC_TR1_LT1_5 ((uint32_t)0x00000020U) /*!< bit 5 */ | |
| 1459 #define ADC_TR1_LT1_6 ((uint32_t)0x00000040U) /*!< bit 6 */ | |
| 1460 #define ADC_TR1_LT1_7 ((uint32_t)0x00000080U) /*!< bit 7 */ | |
| 1461 #define ADC_TR1_LT1_8 ((uint32_t)0x00000100U) /*!< bit 8 */ | |
| 1462 #define ADC_TR1_LT1_9 ((uint32_t)0x00000200U) /*!< bit 9 */ | |
| 1463 #define ADC_TR1_LT1_10 ((uint32_t)0x00000400U) /*!< bit 10 */ | |
| 1464 #define ADC_TR1_LT1_11 ((uint32_t)0x00000800U) /*!< bit 11 */ | |
| 1465 | |
| 1466 #define ADC_TR1_HT1 ((uint32_t)0x0FFF0000U) /*!< ADC Analog watchdog 1 threshold high */ | |
| 1467 #define ADC_TR1_HT1_0 ((uint32_t)0x00010000U) /*!< bit 0 */ | |
| 1468 #define ADC_TR1_HT1_1 ((uint32_t)0x00020000U) /*!< bit 1 */ | |
| 1469 #define ADC_TR1_HT1_2 ((uint32_t)0x00040000U) /*!< bit 2 */ | |
| 1470 #define ADC_TR1_HT1_3 ((uint32_t)0x00080000U) /*!< bit 3 */ | |
| 1471 #define ADC_TR1_HT1_4 ((uint32_t)0x00100000U) /*!< bit 4 */ | |
| 1472 #define ADC_TR1_HT1_5 ((uint32_t)0x00200000U) /*!< bit 5 */ | |
| 1473 #define ADC_TR1_HT1_6 ((uint32_t)0x00400000U) /*!< bit 6 */ | |
| 1474 #define ADC_TR1_HT1_7 ((uint32_t)0x00800000U) /*!< bit 7 */ | |
| 1475 #define ADC_TR1_HT1_8 ((uint32_t)0x01000000U) /*!< bit 8 */ | |
| 1476 #define ADC_TR1_HT1_9 ((uint32_t)0x02000000U) /*!< bit 9 */ | |
| 1477 #define ADC_TR1_HT1_10 ((uint32_t)0x04000000U) /*!< bit 10 */ | |
| 1478 #define ADC_TR1_HT1_11 ((uint32_t)0x08000000U) /*!< bit 11 */ | |
| 1479 | |
| 1480 /******************** Bit definition for ADC_TR2 register *******************/ | |
| 1481 #define ADC_TR2_LT2 ((uint32_t)0x000000FFU) /*!< ADC analog watchdog 2 threshold low */ | |
| 1482 #define ADC_TR2_LT2_0 ((uint32_t)0x00000001U) /*!< bit 0 */ | |
| 1483 #define ADC_TR2_LT2_1 ((uint32_t)0x00000002U) /*!< bit 1 */ | |
| 1484 #define ADC_TR2_LT2_2 ((uint32_t)0x00000004U) /*!< bit 2 */ | |
| 1485 #define ADC_TR2_LT2_3 ((uint32_t)0x00000008U) /*!< bit 3 */ | |
| 1486 #define ADC_TR2_LT2_4 ((uint32_t)0x00000010U) /*!< bit 4 */ | |
| 1487 #define ADC_TR2_LT2_5 ((uint32_t)0x00000020U) /*!< bit 5 */ | |
| 1488 #define ADC_TR2_LT2_6 ((uint32_t)0x00000040U) /*!< bit 6 */ | |
| 1489 #define ADC_TR2_LT2_7 ((uint32_t)0x00000080U) /*!< bit 7 */ | |
| 1490 | |
| 1491 #define ADC_TR2_HT2 ((uint32_t)0x00FF0000U) /*!< ADC analog watchdog 2 threshold high */ | |
| 1492 #define ADC_TR2_HT2_0 ((uint32_t)0x00010000U) /*!< bit 0 */ | |
| 1493 #define ADC_TR2_HT2_1 ((uint32_t)0x00020000U) /*!< bit 1 */ | |
| 1494 #define ADC_TR2_HT2_2 ((uint32_t)0x00040000U) /*!< bit 2 */ | |
| 1495 #define ADC_TR2_HT2_3 ((uint32_t)0x00080000U) /*!< bit 3 */ | |
| 1496 #define ADC_TR2_HT2_4 ((uint32_t)0x00100000U) /*!< bit 4 */ | |
| 1497 #define ADC_TR2_HT2_5 ((uint32_t)0x00200000U) /*!< bit 5 */ | |
| 1498 #define ADC_TR2_HT2_6 ((uint32_t)0x00400000U) /*!< bit 6 */ | |
| 1499 #define ADC_TR2_HT2_7 ((uint32_t)0x00800000U) /*!< bit 7 */ | |
| 1500 | |
| 1501 /******************** Bit definition for ADC_TR3 register *******************/ | |
| 1502 #define ADC_TR3_LT3 ((uint32_t)0x000000FFU) /*!< ADC analog watchdog 3 threshold low */ | |
| 1503 #define ADC_TR3_LT3_0 ((uint32_t)0x00000001U) /*!< bit 0 */ | |
| 1504 #define ADC_TR3_LT3_1 ((uint32_t)0x00000002U) /*!< bit 1 */ | |
| 1505 #define ADC_TR3_LT3_2 ((uint32_t)0x00000004U) /*!< bit 2 */ | |
| 1506 #define ADC_TR3_LT3_3 ((uint32_t)0x00000008U) /*!< bit 3 */ | |
| 1507 #define ADC_TR3_LT3_4 ((uint32_t)0x00000010U) /*!< bit 4 */ | |
| 1508 #define ADC_TR3_LT3_5 ((uint32_t)0x00000020U) /*!< bit 5 */ | |
| 1509 #define ADC_TR3_LT3_6 ((uint32_t)0x00000040U) /*!< bit 6 */ | |
| 1510 #define ADC_TR3_LT3_7 ((uint32_t)0x00000080U) /*!< bit 7 */ | |
| 1511 | |
| 1512 #define ADC_TR3_HT3 ((uint32_t)0x00FF0000U) /*!< ADC analog watchdog 3 threshold high */ | |
| 1513 #define ADC_TR3_HT3_0 ((uint32_t)0x00010000U) /*!< bit 0 */ | |
| 1514 #define ADC_TR3_HT3_1 ((uint32_t)0x00020000U) /*!< bit 1 */ | |
| 1515 #define ADC_TR3_HT3_2 ((uint32_t)0x00040000U) /*!< bit 2 */ | |
| 1516 #define ADC_TR3_HT3_3 ((uint32_t)0x00080000U) /*!< bit 3 */ | |
| 1517 #define ADC_TR3_HT3_4 ((uint32_t)0x00100000U) /*!< bit 4 */ | |
| 1518 #define ADC_TR3_HT3_5 ((uint32_t)0x00200000U) /*!< bit 5 */ | |
| 1519 #define ADC_TR3_HT3_6 ((uint32_t)0x00400000U) /*!< bit 6 */ | |
| 1520 #define ADC_TR3_HT3_7 ((uint32_t)0x00800000U) /*!< bit 7 */ | |
| 1521 | |
| 1522 /******************** Bit definition for ADC_SQR1 register ******************/ | |
| 1523 #define ADC_SQR1_L ((uint32_t)0x0000000FU) /*!< ADC group regular sequencer scan length */ | |
| 1524 #define ADC_SQR1_L_0 ((uint32_t)0x00000001U) /*!< bit 0 */ | |
| 1525 #define ADC_SQR1_L_1 ((uint32_t)0x00000002U) /*!< bit 1 */ | |
| 1526 #define ADC_SQR1_L_2 ((uint32_t)0x00000004U) /*!< bit 2 */ | |
| 1527 #define ADC_SQR1_L_3 ((uint32_t)0x00000008U) /*!< bit 3 */ | |
| 1528 | |
| 1529 #define ADC_SQR1_SQ1 ((uint32_t)0x000007C0U) /*!< ADC group regular sequencer rank 1 */ | |
| 1530 #define ADC_SQR1_SQ1_0 ((uint32_t)0x00000040U) /*!< bit 0 */ | |
| 1531 #define ADC_SQR1_SQ1_1 ((uint32_t)0x00000080U) /*!< bit 1 */ | |
| 1532 #define ADC_SQR1_SQ1_2 ((uint32_t)0x00000100U) /*!< bit 2 */ | |
| 1533 #define ADC_SQR1_SQ1_3 ((uint32_t)0x00000200U) /*!< bit 3 */ | |
| 1534 #define ADC_SQR1_SQ1_4 ((uint32_t)0x00000400U) /*!< bit 4 */ | |
| 1535 | |
| 1536 #define ADC_SQR1_SQ2 ((uint32_t)0x0001F000U) /*!< ADC group regular sequencer rank 2 */ | |
| 1537 #define ADC_SQR1_SQ2_0 ((uint32_t)0x00001000U) /*!< bit 0 */ | |
| 1538 #define ADC_SQR1_SQ2_1 ((uint32_t)0x00002000U) /*!< bit 1 */ | |
| 1539 #define ADC_SQR1_SQ2_2 ((uint32_t)0x00004000U) /*!< bit 2 */ | |
| 1540 #define ADC_SQR1_SQ2_3 ((uint32_t)0x00008000U) /*!< bit 3 */ | |
| 1541 #define ADC_SQR1_SQ2_4 ((uint32_t)0x00010000U) /*!< bit 4 */ | |
| 1542 | |
| 1543 #define ADC_SQR1_SQ3 ((uint32_t)0x007C0000U) /*!< ADC group regular sequencer rank 3 */ | |
| 1544 #define ADC_SQR1_SQ3_0 ((uint32_t)0x00040000U) /*!< bit 0 */ | |
| 1545 #define ADC_SQR1_SQ3_1 ((uint32_t)0x00080000U) /*!< bit 1 */ | |
| 1546 #define ADC_SQR1_SQ3_2 ((uint32_t)0x00100000U) /*!< bit 2 */ | |
| 1547 #define ADC_SQR1_SQ3_3 ((uint32_t)0x00200000U) /*!< bit 3 */ | |
| 1548 #define ADC_SQR1_SQ3_4 ((uint32_t)0x00400000U) /*!< bit 4 */ | |
| 1549 | |
| 1550 #define ADC_SQR1_SQ4 ((uint32_t)0x1F000000U) /*!< ADC group regular sequencer rank 4 */ | |
| 1551 #define ADC_SQR1_SQ4_0 ((uint32_t)0x01000000U) /*!< bit 0 */ | |
| 1552 #define ADC_SQR1_SQ4_1 ((uint32_t)0x02000000U) /*!< bit 1 */ | |
| 1553 #define ADC_SQR1_SQ4_2 ((uint32_t)0x04000000U) /*!< bit 2 */ | |
| 1554 #define ADC_SQR1_SQ4_3 ((uint32_t)0x08000000U) /*!< bit 3 */ | |
| 1555 #define ADC_SQR1_SQ4_4 ((uint32_t)0x10000000U) /*!< bit 4 */ | |
| 1556 | |
| 1557 /******************** Bit definition for ADC_SQR2 register ******************/ | |
| 1558 #define ADC_SQR2_SQ5 ((uint32_t)0x0000001FU) /*!< ADC group regular sequencer rank 5 */ | |
| 1559 #define ADC_SQR2_SQ5_0 ((uint32_t)0x00000001U) /*!< bit 0 */ | |
| 1560 #define ADC_SQR2_SQ5_1 ((uint32_t)0x00000002U) /*!< bit 1 */ | |
| 1561 #define ADC_SQR2_SQ5_2 ((uint32_t)0x00000004U) /*!< bit 2 */ | |
| 1562 #define ADC_SQR2_SQ5_3 ((uint32_t)0x00000008U) /*!< bit 3 */ | |
| 1563 #define ADC_SQR2_SQ5_4 ((uint32_t)0x00000010U) /*!< bit 4 */ | |
| 1564 | |
| 1565 #define ADC_SQR2_SQ6 ((uint32_t)0x000007C0U) /*!< ADC group regular sequencer rank 6 */ | |
| 1566 #define ADC_SQR2_SQ6_0 ((uint32_t)0x00000040U) /*!< bit 0 */ | |
| 1567 #define ADC_SQR2_SQ6_1 ((uint32_t)0x00000080U) /*!< bit 1 */ | |
| 1568 #define ADC_SQR2_SQ6_2 ((uint32_t)0x00000100U) /*!< bit 2 */ | |
| 1569 #define ADC_SQR2_SQ6_3 ((uint32_t)0x00000200U) /*!< bit 3 */ | |
| 1570 #define ADC_SQR2_SQ6_4 ((uint32_t)0x00000400U) /*!< bit 4 */ | |
| 1571 | |
| 1572 #define ADC_SQR2_SQ7 ((uint32_t)0x0001F000U) /*!< ADC group regular sequencer rank 7 */ | |
| 1573 #define ADC_SQR2_SQ7_0 ((uint32_t)0x00001000U) /*!< bit 0 */ | |
| 1574 #define ADC_SQR2_SQ7_1 ((uint32_t)0x00002000U) /*!< bit 1 */ | |
| 1575 #define ADC_SQR2_SQ7_2 ((uint32_t)0x00004000U) /*!< bit 2 */ | |
| 1576 #define ADC_SQR2_SQ7_3 ((uint32_t)0x00008000U) /*!< bit 3 */ | |
| 1577 #define ADC_SQR2_SQ7_4 ((uint32_t)0x00010000U) /*!< bit 4 */ | |
| 1578 | |
| 1579 #define ADC_SQR2_SQ8 ((uint32_t)0x007C0000U) /*!< ADC group regular sequencer rank 8 */ | |
| 1580 #define ADC_SQR2_SQ8_0 ((uint32_t)0x00040000U) /*!< bit 0 */ | |
| 1581 #define ADC_SQR2_SQ8_1 ((uint32_t)0x00080000U) /*!< bit 1 */ | |
| 1582 #define ADC_SQR2_SQ8_2 ((uint32_t)0x00100000U) /*!< bit 2 */ | |
| 1583 #define ADC_SQR2_SQ8_3 ((uint32_t)0x00200000U) /*!< bit 3 */ | |
| 1584 #define ADC_SQR2_SQ8_4 ((uint32_t)0x00400000U) /*!< bit 4 */ | |
| 1585 | |
| 1586 #define ADC_SQR2_SQ9 ((uint32_t)0x1F000000U) /*!< ADC group regular sequencer rank 9 */ | |
| 1587 #define ADC_SQR2_SQ9_0 ((uint32_t)0x01000000U) /*!< bit 0 */ | |
| 1588 #define ADC_SQR2_SQ9_1 ((uint32_t)0x02000000U) /*!< bit 1 */ | |
| 1589 #define ADC_SQR2_SQ9_2 ((uint32_t)0x04000000U) /*!< bit 2 */ | |
| 1590 #define ADC_SQR2_SQ9_3 ((uint32_t)0x08000000U) /*!< bit 3 */ | |
| 1591 #define ADC_SQR2_SQ9_4 ((uint32_t)0x10000000U) /*!< bit 4 */ | |
| 1592 | |
| 1593 /******************** Bit definition for ADC_SQR3 register ******************/ | |
| 1594 #define ADC_SQR3_SQ10 ((uint32_t)0x0000001FU) /*!< ADC group regular sequencer rank 10 */ | |
| 1595 #define ADC_SQR3_SQ10_0 ((uint32_t)0x00000001U) /*!< bit 0 */ | |
| 1596 #define ADC_SQR3_SQ10_1 ((uint32_t)0x00000002U) /*!< bit 1 */ | |
| 1597 #define ADC_SQR3_SQ10_2 ((uint32_t)0x00000004U) /*!< bit 2 */ | |
| 1598 #define ADC_SQR3_SQ10_3 ((uint32_t)0x00000008U) /*!< bit 3 */ | |
| 1599 #define ADC_SQR3_SQ10_4 ((uint32_t)0x00000010U) /*!< bit 4 */ | |
| 1600 | |
| 1601 #define ADC_SQR3_SQ11 ((uint32_t)0x000007C0U) /*!< ADC group regular sequencer rank 11 */ | |
| 1602 #define ADC_SQR3_SQ11_0 ((uint32_t)0x00000040U) /*!< bit 0 */ | |
| 1603 #define ADC_SQR3_SQ11_1 ((uint32_t)0x00000080U) /*!< bit 1 */ | |
| 1604 #define ADC_SQR3_SQ11_2 ((uint32_t)0x00000100U) /*!< bit 2 */ | |
| 1605 #define ADC_SQR3_SQ11_3 ((uint32_t)0x00000200U) /*!< bit 3 */ | |
| 1606 #define ADC_SQR3_SQ11_4 ((uint32_t)0x00000400U) /*!< bit 4 */ | |
| 1607 | |
| 1608 #define ADC_SQR3_SQ12 ((uint32_t)0x0001F000U) /*!< ADC group regular sequencer rank 12 */ | |
| 1609 #define ADC_SQR3_SQ12_0 ((uint32_t)0x00001000U) /*!< bit 0 */ | |
| 1610 #define ADC_SQR3_SQ12_1 ((uint32_t)0x00002000U) /*!< bit 1 */ | |
| 1611 #define ADC_SQR3_SQ12_2 ((uint32_t)0x00004000U) /*!< bit 2 */ | |
| 1612 #define ADC_SQR3_SQ12_3 ((uint32_t)0x00008000U) /*!< bit 3 */ | |
| 1613 #define ADC_SQR3_SQ12_4 ((uint32_t)0x00010000U) /*!< bit 4 */ | |
| 1614 | |
| 1615 #define ADC_SQR3_SQ13 ((uint32_t)0x007C0000U) /*!< ADC group regular sequencer rank 13 */ | |
| 1616 #define ADC_SQR3_SQ13_0 ((uint32_t)0x00040000U) /*!< bit 0 */ | |
| 1617 #define ADC_SQR3_SQ13_1 ((uint32_t)0x00080000U) /*!< bit 1 */ | |
| 1618 #define ADC_SQR3_SQ13_2 ((uint32_t)0x00100000U) /*!< bit 2 */ | |
| 1619 #define ADC_SQR3_SQ13_3 ((uint32_t)0x00200000U) /*!< bit 3 */ | |
| 1620 #define ADC_SQR3_SQ13_4 ((uint32_t)0x00400000U) /*!< bit 4 */ | |
| 1621 | |
| 1622 #define ADC_SQR3_SQ14 ((uint32_t)0x1F000000U) /*!< ADC group regular sequencer rank 14 */ | |
| 1623 #define ADC_SQR3_SQ14_0 ((uint32_t)0x01000000U) /*!< bit 0 */ | |
| 1624 #define ADC_SQR3_SQ14_1 ((uint32_t)0x02000000U) /*!< bit 1 */ | |
| 1625 #define ADC_SQR3_SQ14_2 ((uint32_t)0x04000000U) /*!< bit 2 */ | |
| 1626 #define ADC_SQR3_SQ14_3 ((uint32_t)0x08000000U) /*!< bit 3 */ | |
| 1627 #define ADC_SQR3_SQ14_4 ((uint32_t)0x10000000U) /*!< bit 4 */ | |
| 1628 | |
| 1629 /******************** Bit definition for ADC_SQR4 register ******************/ | |
| 1630 #define ADC_SQR4_SQ15 ((uint32_t)0x0000001FU) /*!< ADC group regular sequencer rank 15 */ | |
| 1631 #define ADC_SQR4_SQ15_0 ((uint32_t)0x00000001U) /*!< bit 0 */ | |
| 1632 #define ADC_SQR4_SQ15_1 ((uint32_t)0x00000002U) /*!< bit 1 */ | |
| 1633 #define ADC_SQR4_SQ15_2 ((uint32_t)0x00000004U) /*!< bit 2 */ | |
| 1634 #define ADC_SQR4_SQ15_3 ((uint32_t)0x00000008U) /*!< bit 3 */ | |
| 1635 #define ADC_SQR4_SQ15_4 ((uint32_t)0x00000010U) /*!<5 bit 4 */ | |
| 1636 | |
| 1637 #define ADC_SQR4_SQ16 ((uint32_t)0x000007C0U) /*!< ADC group regular sequencer rank 16 */ | |
| 1638 #define ADC_SQR4_SQ16_0 ((uint32_t)0x00000040U) /*!< bit 0 */ | |
| 1639 #define ADC_SQR4_SQ16_1 ((uint32_t)0x00000080U) /*!< bit 1 */ | |
| 1640 #define ADC_SQR4_SQ16_2 ((uint32_t)0x00000100U) /*!< bit 2 */ | |
| 1641 #define ADC_SQR4_SQ16_3 ((uint32_t)0x00000200U) /*!< bit 3 */ | |
| 1642 #define ADC_SQR4_SQ16_4 ((uint32_t)0x00000400U) /*!< bit 4 */ | |
| 1643 | |
| 1644 /******************** Bit definition for ADC_DR register ********************/ | |
| 1645 #define ADC_DR_RDATA ((uint32_t)0x0000FFFFU) /*!< ADC group regular conversion data */ | |
| 1646 #define ADC_DR_RDATA_0 ((uint32_t)0x00000001U) /*!< bit 0 */ | |
| 1647 #define ADC_DR_RDATA_1 ((uint32_t)0x00000002U) /*!< bit 1 */ | |
| 1648 #define ADC_DR_RDATA_2 ((uint32_t)0x00000004U) /*!< bit 2 */ | |
| 1649 #define ADC_DR_RDATA_3 ((uint32_t)0x00000008U) /*!< bit 3 */ | |
| 1650 #define ADC_DR_RDATA_4 ((uint32_t)0x00000010U) /*!< bit 4 */ | |
| 1651 #define ADC_DR_RDATA_5 ((uint32_t)0x00000020U) /*!< bit 5 */ | |
| 1652 #define ADC_DR_RDATA_6 ((uint32_t)0x00000040U) /*!< bit 6 */ | |
| 1653 #define ADC_DR_RDATA_7 ((uint32_t)0x00000080U) /*!< bit 7 */ | |
| 1654 #define ADC_DR_RDATA_8 ((uint32_t)0x00000100U) /*!< bit 8 */ | |
| 1655 #define ADC_DR_RDATA_9 ((uint32_t)0x00000200U) /*!< bit 9 */ | |
| 1656 #define ADC_DR_RDATA_10 ((uint32_t)0x00000400U) /*!< bit 10 */ | |
| 1657 #define ADC_DR_RDATA_11 ((uint32_t)0x00000800U) /*!< bit 11 */ | |
| 1658 #define ADC_DR_RDATA_12 ((uint32_t)0x00001000U) /*!< bit 12 */ | |
| 1659 #define ADC_DR_RDATA_13 ((uint32_t)0x00002000U) /*!< bit 13 */ | |
| 1660 #define ADC_DR_RDATA_14 ((uint32_t)0x00004000U) /*!< bit 14 */ | |
| 1661 #define ADC_DR_RDATA_15 ((uint32_t)0x00008000U) /*!< bit 15 */ | |
| 1662 | |
| 1663 /******************** Bit definition for ADC_JSQR register ******************/ | |
| 1664 #define ADC_JSQR_JL ((uint32_t)0x00000003U) /*!< ADC group injected sequencer scan length */ | |
| 1665 #define ADC_JSQR_JL_0 ((uint32_t)0x00000001U) /*!< bit 0 */ | |
| 1666 #define ADC_JSQR_JL_1 ((uint32_t)0x00000002U) /*!< bit 1 */ | |
| 1667 | |
| 1668 #define ADC_JSQR_JEXTSEL ((uint32_t)0x0000003CU) /*!< ADC group injected external trigger source */ | |
| 1669 #define ADC_JSQR_JEXTSEL_0 ((uint32_t)0x00000004U) /*!< bit 0 */ | |
| 1670 #define ADC_JSQR_JEXTSEL_1 ((uint32_t)0x00000008U) /*!< bit 1 */ | |
| 1671 #define ADC_JSQR_JEXTSEL_2 ((uint32_t)0x00000010U) /*!< bit 2 */ | |
| 1672 #define ADC_JSQR_JEXTSEL_3 ((uint32_t)0x00000020U) /*!< bit 3 */ | |
| 1673 | |
| 1674 #define ADC_JSQR_JEXTEN ((uint32_t)0x000000C0U) /*!< ADC group injected external trigger polarity */ | |
| 1675 #define ADC_JSQR_JEXTEN_0 ((uint32_t)0x00000040U) /*!< bit 0 */ | |
| 1676 #define ADC_JSQR_JEXTEN_1 ((uint32_t)0x00000080U) /*!< bit 1 */ | |
| 1677 | |
| 1678 #define ADC_JSQR_JSQ1 ((uint32_t)0x00001F00U) /*!< ADC group injected sequencer rank 1 */ | |
| 1679 #define ADC_JSQR_JSQ1_0 ((uint32_t)0x00000100U) /*!< bit 0 */ | |
| 1680 #define ADC_JSQR_JSQ1_1 ((uint32_t)0x00000200U) /*!< bit 1 */ | |
| 1681 #define ADC_JSQR_JSQ1_2 ((uint32_t)0x00000400U) /*!< bit 2 */ | |
| 1682 #define ADC_JSQR_JSQ1_3 ((uint32_t)0x00000800U) /*!< bit 3 */ | |
| 1683 #define ADC_JSQR_JSQ1_4 ((uint32_t)0x00001000U) /*!< bit 4 */ | |
| 1684 | |
| 1685 #define ADC_JSQR_JSQ2 ((uint32_t)0x0007C000U) /*!< ADC group injected sequencer rank 2 */ | |
| 1686 #define ADC_JSQR_JSQ2_0 ((uint32_t)0x00004000U) /*!< bit 0 */ | |
| 1687 #define ADC_JSQR_JSQ2_1 ((uint32_t)0x00008000U) /*!< bit 1 */ | |
| 1688 #define ADC_JSQR_JSQ2_2 ((uint32_t)0x00010000U) /*!< bit 2 */ | |
| 1689 #define ADC_JSQR_JSQ2_3 ((uint32_t)0x00020000U) /*!< bit 3 */ | |
| 1690 #define ADC_JSQR_JSQ2_4 ((uint32_t)0x00040000U) /*!< bit 4 */ | |
| 1691 | |
| 1692 #define ADC_JSQR_JSQ3 ((uint32_t)0x01F00000U) /*!< ADC group injected sequencer rank 3 */ | |
| 1693 #define ADC_JSQR_JSQ3_0 ((uint32_t)0x00100000U) /*!< bit 0 */ | |
| 1694 #define ADC_JSQR_JSQ3_1 ((uint32_t)0x00200000U) /*!< bit 1 */ | |
| 1695 #define ADC_JSQR_JSQ3_2 ((uint32_t)0x00400000U) /*!< bit 2 */ | |
| 1696 #define ADC_JSQR_JSQ3_3 ((uint32_t)0x00800000U) /*!< bit 3 */ | |
| 1697 #define ADC_JSQR_JSQ3_4 ((uint32_t)0x01000000U) /*!< bit 4 */ | |
| 1698 | |
| 1699 #define ADC_JSQR_JSQ4 ((uint32_t)0x7C000000U) /*!< ADC group injected sequencer rank 4 */ | |
| 1700 #define ADC_JSQR_JSQ4_0 ((uint32_t)0x04000000U) /*!< bit 0 */ | |
| 1701 #define ADC_JSQR_JSQ4_1 ((uint32_t)0x08000000U) /*!< bit 1 */ | |
| 1702 #define ADC_JSQR_JSQ4_2 ((uint32_t)0x10000000U) /*!< bit 2 */ | |
| 1703 #define ADC_JSQR_JSQ4_3 ((uint32_t)0x20000000U) /*!< bit 3 */ | |
| 1704 #define ADC_JSQR_JSQ4_4 ((uint32_t)0x40000000U) /*!< bit 4 */ | |
| 1705 | |
| 1706 | |
| 1707 /******************** Bit definition for ADC_OFR1 register ******************/ | |
| 1708 #define ADC_OFR1_OFFSET1 ((uint32_t)0x00000FFFU) /*!< ADC offset number 1 offset level */ | |
| 1709 #define ADC_OFR1_OFFSET1_0 ((uint32_t)0x00000001U) /*!< bit 0 */ | |
| 1710 #define ADC_OFR1_OFFSET1_1 ((uint32_t)0x00000002U) /*!< bit 1 */ | |
| 1711 #define ADC_OFR1_OFFSET1_2 ((uint32_t)0x00000004U) /*!< bit 2 */ | |
| 1712 #define ADC_OFR1_OFFSET1_3 ((uint32_t)0x00000008U) /*!< bit 3 */ | |
| 1713 #define ADC_OFR1_OFFSET1_4 ((uint32_t)0x00000010U) /*!< bit 4 */ | |
| 1714 #define ADC_OFR1_OFFSET1_5 ((uint32_t)0x00000020U) /*!< bit 5 */ | |
| 1715 #define ADC_OFR1_OFFSET1_6 ((uint32_t)0x00000040U) /*!< bit 6 */ | |
| 1716 #define ADC_OFR1_OFFSET1_7 ((uint32_t)0x00000080U) /*!< bit 7 */ | |
| 1717 #define ADC_OFR1_OFFSET1_8 ((uint32_t)0x00000100U) /*!< bit 8 */ | |
| 1718 #define ADC_OFR1_OFFSET1_9 ((uint32_t)0x00000200U) /*!< bit 9 */ | |
| 1719 #define ADC_OFR1_OFFSET1_10 ((uint32_t)0x00000400U) /*!< bit 10 */ | |
| 1720 #define ADC_OFR1_OFFSET1_11 ((uint32_t)0x00000800U) /*!< bit 11 */ | |
| 1721 | |
| 1722 #define ADC_OFR1_OFFSET1_CH ((uint32_t)0x7C000000U) /*!< ADC offset number 1 channel selection */ | |
| 1723 #define ADC_OFR1_OFFSET1_CH_0 ((uint32_t)0x04000000U) /*!< bit 0 */ | |
| 1724 #define ADC_OFR1_OFFSET1_CH_1 ((uint32_t)0x08000000U) /*!< bit 1 */ | |
| 1725 #define ADC_OFR1_OFFSET1_CH_2 ((uint32_t)0x10000000U) /*!< bit 2 */ | |
| 1726 #define ADC_OFR1_OFFSET1_CH_3 ((uint32_t)0x20000000U) /*!< bit 3 */ | |
| 1727 #define ADC_OFR1_OFFSET1_CH_4 ((uint32_t)0x40000000U) /*!< bit 4 */ | |
| 1728 | |
| 1729 #define ADC_OFR1_OFFSET1_EN ((uint32_t)0x80000000U) /*!< ADC offset number 1 enable */ | |
| 1730 | |
| 1731 /******************** Bit definition for ADC_OFR2 register ******************/ | |
| 1732 #define ADC_OFR2_OFFSET2 ((uint32_t)0x00000FFFU) /*!< ADC offset number 2 offset level */ | |
| 1733 #define ADC_OFR2_OFFSET2_0 ((uint32_t)0x00000001U) /*!< bit 0 */ | |
| 1734 #define ADC_OFR2_OFFSET2_1 ((uint32_t)0x00000002U) /*!< bit 1 */ | |
| 1735 #define ADC_OFR2_OFFSET2_2 ((uint32_t)0x00000004U) /*!< bit 2 */ | |
| 1736 #define ADC_OFR2_OFFSET2_3 ((uint32_t)0x00000008U) /*!< bit 3 */ | |
| 1737 #define ADC_OFR2_OFFSET2_4 ((uint32_t)0x00000010U) /*!< bit 4 */ | |
| 1738 #define ADC_OFR2_OFFSET2_5 ((uint32_t)0x00000020U) /*!< bit 5 */ | |
| 1739 #define ADC_OFR2_OFFSET2_6 ((uint32_t)0x00000040U) /*!< bit 6 */ | |
| 1740 #define ADC_OFR2_OFFSET2_7 ((uint32_t)0x00000080U) /*!< bit 7 */ | |
| 1741 #define ADC_OFR2_OFFSET2_8 ((uint32_t)0x00000100U) /*!< bit 8 */ | |
| 1742 #define ADC_OFR2_OFFSET2_9 ((uint32_t)0x00000200U) /*!< bit 9 */ | |
| 1743 #define ADC_OFR2_OFFSET2_10 ((uint32_t)0x00000400U) /*!< bit 10 */ | |
| 1744 #define ADC_OFR2_OFFSET2_11 ((uint32_t)0x00000800U) /*!< bit 11 */ | |
| 1745 | |
| 1746 #define ADC_OFR2_OFFSET2_CH ((uint32_t)0x7C000000U) /*!< ADC offset number 2 channel selection */ | |
| 1747 #define ADC_OFR2_OFFSET2_CH_0 ((uint32_t)0x04000000U) /*!< bit 0 */ | |
| 1748 #define ADC_OFR2_OFFSET2_CH_1 ((uint32_t)0x08000000U) /*!< bit 1 */ | |
| 1749 #define ADC_OFR2_OFFSET2_CH_2 ((uint32_t)0x10000000U) /*!< bit 2 */ | |
| 1750 #define ADC_OFR2_OFFSET2_CH_3 ((uint32_t)0x20000000U) /*!< bit 3 */ | |
| 1751 #define ADC_OFR2_OFFSET2_CH_4 ((uint32_t)0x40000000U) /*!< bit 4 */ | |
| 1752 | |
| 1753 #define ADC_OFR2_OFFSET2_EN ((uint32_t)0x80000000U) /*!< ADC offset number 2 enable */ | |
| 1754 | |
| 1755 /******************** Bit definition for ADC_OFR3 register ******************/ | |
| 1756 #define ADC_OFR3_OFFSET3 ((uint32_t)0x00000FFFU) /*!< ADC offset number 3 offset level */ | |
| 1757 #define ADC_OFR3_OFFSET3_0 ((uint32_t)0x00000001U) /*!< bit 0 */ | |
| 1758 #define ADC_OFR3_OFFSET3_1 ((uint32_t)0x00000002U) /*!< bit 1 */ | |
| 1759 #define ADC_OFR3_OFFSET3_2 ((uint32_t)0x00000004U) /*!< bit 2 */ | |
| 1760 #define ADC_OFR3_OFFSET3_3 ((uint32_t)0x00000008U) /*!< bit 3 */ | |
| 1761 #define ADC_OFR3_OFFSET3_4 ((uint32_t)0x00000010U) /*!< bit 4 */ | |
| 1762 #define ADC_OFR3_OFFSET3_5 ((uint32_t)0x00000020U) /*!< bit 5 */ | |
| 1763 #define ADC_OFR3_OFFSET3_6 ((uint32_t)0x00000040U) /*!< bit 6 */ | |
| 1764 #define ADC_OFR3_OFFSET3_7 ((uint32_t)0x00000080U) /*!< bit 7 */ | |
| 1765 #define ADC_OFR3_OFFSET3_8 ((uint32_t)0x00000100U) /*!< bit 8 */ | |
| 1766 #define ADC_OFR3_OFFSET3_9 ((uint32_t)0x00000200U) /*!< bit 9 */ | |
| 1767 #define ADC_OFR3_OFFSET3_10 ((uint32_t)0x00000400U) /*!< bit 10 */ | |
| 1768 #define ADC_OFR3_OFFSET3_11 ((uint32_t)0x00000800U) /*!< bit 11 */ | |
| 1769 | |
| 1770 #define ADC_OFR3_OFFSET3_CH ((uint32_t)0x7C000000U) /*!< ADC offset number 3 channel selection */ | |
| 1771 #define ADC_OFR3_OFFSET3_CH_0 ((uint32_t)0x04000000U) /*!< bit 0 */ | |
| 1772 #define ADC_OFR3_OFFSET3_CH_1 ((uint32_t)0x08000000U) /*!< bit 1 */ | |
| 1773 #define ADC_OFR3_OFFSET3_CH_2 ((uint32_t)0x10000000U) /*!< bit 2 */ | |
| 1774 #define ADC_OFR3_OFFSET3_CH_3 ((uint32_t)0x20000000U) /*!< bit 3 */ | |
| 1775 #define ADC_OFR3_OFFSET3_CH_4 ((uint32_t)0x40000000U) /*!< bit 4 */ | |
| 1776 | |
| 1777 #define ADC_OFR3_OFFSET3_EN ((uint32_t)0x80000000U) /*!< ADC offset number 3 enable */ | |
| 1778 | |
| 1779 /******************** Bit definition for ADC_OFR4 register ******************/ | |
| 1780 #define ADC_OFR4_OFFSET4 ((uint32_t)0x00000FFFU) /*!< ADC offset number 4 offset level */ | |
| 1781 #define ADC_OFR4_OFFSET4_0 ((uint32_t)0x00000001U) /*!< bit 0 */ | |
| 1782 #define ADC_OFR4_OFFSET4_1 ((uint32_t)0x00000002U) /*!< bit 1 */ | |
| 1783 #define ADC_OFR4_OFFSET4_2 ((uint32_t)0x00000004U) /*!< bit 2 */ | |
| 1784 #define ADC_OFR4_OFFSET4_3 ((uint32_t)0x00000008U) /*!< bit 3 */ | |
| 1785 #define ADC_OFR4_OFFSET4_4 ((uint32_t)0x00000010U) /*!< bit 4 */ | |
| 1786 #define ADC_OFR4_OFFSET4_5 ((uint32_t)0x00000020U) /*!< bit 5 */ | |
| 1787 #define ADC_OFR4_OFFSET4_6 ((uint32_t)0x00000040U) /*!< bit 6 */ | |
| 1788 #define ADC_OFR4_OFFSET4_7 ((uint32_t)0x00000080U) /*!< bit 7 */ | |
| 1789 #define ADC_OFR4_OFFSET4_8 ((uint32_t)0x00000100U) /*!< bit 8 */ | |
| 1790 #define ADC_OFR4_OFFSET4_9 ((uint32_t)0x00000200U) /*!< bit 9 */ | |
| 1791 #define ADC_OFR4_OFFSET4_10 ((uint32_t)0x00000400U) /*!< bit 10 */ | |
| 1792 #define ADC_OFR4_OFFSET4_11 ((uint32_t)0x00000800U) /*!< bit 11 */ | |
| 1793 | |
| 1794 #define ADC_OFR4_OFFSET4_CH ((uint32_t)0x7C000000U) /*!< ADC offset number 4 channel selection */ | |
| 1795 #define ADC_OFR4_OFFSET4_CH_0 ((uint32_t)0x04000000U) /*!< bit 0 */ | |
| 1796 #define ADC_OFR4_OFFSET4_CH_1 ((uint32_t)0x08000000U) /*!< bit 1 */ | |
| 1797 #define ADC_OFR4_OFFSET4_CH_2 ((uint32_t)0x10000000U) /*!< bit 2 */ | |
| 1798 #define ADC_OFR4_OFFSET4_CH_3 ((uint32_t)0x20000000U) /*!< bit 3 */ | |
| 1799 #define ADC_OFR4_OFFSET4_CH_4 ((uint32_t)0x40000000U) /*!< bit 4 */ | |
| 1800 | |
| 1801 #define ADC_OFR4_OFFSET4_EN ((uint32_t)0x80000000U) /*!< ADC offset number 4 enable */ | |
| 1802 | |
| 1803 /******************** Bit definition for ADC_JDR1 register ******************/ | |
| 1804 #define ADC_JDR1_JDATA ((uint32_t)0x0000FFFFU) /*!< ADC group injected sequencer rank 1 conversion data */ | |
| 1805 #define ADC_JDR1_JDATA_0 ((uint32_t)0x00000001U) /*!< bit 0 */ | |
| 1806 #define ADC_JDR1_JDATA_1 ((uint32_t)0x00000002U) /*!< bit 1 */ | |
| 1807 #define ADC_JDR1_JDATA_2 ((uint32_t)0x00000004U) /*!< bit 2 */ | |
| 1808 #define ADC_JDR1_JDATA_3 ((uint32_t)0x00000008U) /*!< bit 3 */ | |
| 1809 #define ADC_JDR1_JDATA_4 ((uint32_t)0x00000010U) /*!< bit 4 */ | |
| 1810 #define ADC_JDR1_JDATA_5 ((uint32_t)0x00000020U) /*!< bit 5 */ | |
| 1811 #define ADC_JDR1_JDATA_6 ((uint32_t)0x00000040U) /*!< bit 6 */ | |
| 1812 #define ADC_JDR1_JDATA_7 ((uint32_t)0x00000080U) /*!< bit 7 */ | |
| 1813 #define ADC_JDR1_JDATA_8 ((uint32_t)0x00000100U) /*!< bit 8 */ | |
| 1814 #define ADC_JDR1_JDATA_9 ((uint32_t)0x00000200U) /*!< bit 9 */ | |
| 1815 #define ADC_JDR1_JDATA_10 ((uint32_t)0x00000400U) /*!< bit 10 */ | |
| 1816 #define ADC_JDR1_JDATA_11 ((uint32_t)0x00000800U) /*!< bit 11 */ | |
| 1817 #define ADC_JDR1_JDATA_12 ((uint32_t)0x00001000U) /*!< bit 12 */ | |
| 1818 #define ADC_JDR1_JDATA_13 ((uint32_t)0x00002000U) /*!< bit 13 */ | |
| 1819 #define ADC_JDR1_JDATA_14 ((uint32_t)0x00004000U) /*!< bit 14 */ | |
| 1820 #define ADC_JDR1_JDATA_15 ((uint32_t)0x00008000U) /*!< bit 15 */ | |
| 1821 | |
| 1822 /******************** Bit definition for ADC_JDR2 register ******************/ | |
| 1823 #define ADC_JDR2_JDATA ((uint32_t)0x0000FFFFU) /*!< ADC group injected sequencer rank 2 conversion data */ | |
| 1824 #define ADC_JDR2_JDATA_0 ((uint32_t)0x00000001U) /*!< bit 0 */ | |
| 1825 #define ADC_JDR2_JDATA_1 ((uint32_t)0x00000002U) /*!< bit 1 */ | |
| 1826 #define ADC_JDR2_JDATA_2 ((uint32_t)0x00000004U) /*!< bit 2 */ | |
| 1827 #define ADC_JDR2_JDATA_3 ((uint32_t)0x00000008U) /*!< bit 3 */ | |
| 1828 #define ADC_JDR2_JDATA_4 ((uint32_t)0x00000010U) /*!< bit 4 */ | |
| 1829 #define ADC_JDR2_JDATA_5 ((uint32_t)0x00000020U) /*!< bit 5 */ | |
| 1830 #define ADC_JDR2_JDATA_6 ((uint32_t)0x00000040U) /*!< bit 6 */ | |
| 1831 #define ADC_JDR2_JDATA_7 ((uint32_t)0x00000080U) /*!< bit 7 */ | |
| 1832 #define ADC_JDR2_JDATA_8 ((uint32_t)0x00000100U) /*!< bit 8 */ | |
| 1833 #define ADC_JDR2_JDATA_9 ((uint32_t)0x00000200U) /*!< bit 9 */ | |
| 1834 #define ADC_JDR2_JDATA_10 ((uint32_t)0x00000400U) /*!< bit 10 */ | |
| 1835 #define ADC_JDR2_JDATA_11 ((uint32_t)0x00000800U) /*!< bit 11 */ | |
| 1836 #define ADC_JDR2_JDATA_12 ((uint32_t)0x00001000U) /*!< bit 12 */ | |
| 1837 #define ADC_JDR2_JDATA_13 ((uint32_t)0x00002000U) /*!< bit 13 */ | |
| 1838 #define ADC_JDR2_JDATA_14 ((uint32_t)0x00004000U) /*!< bit 14 */ | |
| 1839 #define ADC_JDR2_JDATA_15 ((uint32_t)0x00008000U) /*!< bit 15 */ | |
| 1840 | |
| 1841 /******************** Bit definition for ADC_JDR3 register ******************/ | |
| 1842 #define ADC_JDR3_JDATA ((uint32_t)0x0000FFFFU) /*!< ADC group injected sequencer rank 3 conversion data */ | |
| 1843 #define ADC_JDR3_JDATA_0 ((uint32_t)0x00000001U) /*!< bit 0 */ | |
| 1844 #define ADC_JDR3_JDATA_1 ((uint32_t)0x00000002U) /*!< bit 1 */ | |
| 1845 #define ADC_JDR3_JDATA_2 ((uint32_t)0x00000004U) /*!< bit 2 */ | |
| 1846 #define ADC_JDR3_JDATA_3 ((uint32_t)0x00000008U) /*!< bit 3 */ | |
| 1847 #define ADC_JDR3_JDATA_4 ((uint32_t)0x00000010U) /*!< bit 4 */ | |
| 1848 #define ADC_JDR3_JDATA_5 ((uint32_t)0x00000020U) /*!< bit 5 */ | |
| 1849 #define ADC_JDR3_JDATA_6 ((uint32_t)0x00000040U) /*!< bit 6 */ | |
| 1850 #define ADC_JDR3_JDATA_7 ((uint32_t)0x00000080U) /*!< bit 7 */ | |
| 1851 #define ADC_JDR3_JDATA_8 ((uint32_t)0x00000100U) /*!< bit 8 */ | |
| 1852 #define ADC_JDR3_JDATA_9 ((uint32_t)0x00000200U) /*!< bit 9 */ | |
| 1853 #define ADC_JDR3_JDATA_10 ((uint32_t)0x00000400U) /*!< bit 10 */ | |
| 1854 #define ADC_JDR3_JDATA_11 ((uint32_t)0x00000800U) /*!< bit 11 */ | |
| 1855 #define ADC_JDR3_JDATA_12 ((uint32_t)0x00001000U) /*!< bit 12 */ | |
| 1856 #define ADC_JDR3_JDATA_13 ((uint32_t)0x00002000U) /*!< bit 13 */ | |
| 1857 #define ADC_JDR3_JDATA_14 ((uint32_t)0x00004000U) /*!< bit 14 */ | |
| 1858 #define ADC_JDR3_JDATA_15 ((uint32_t)0x00008000U) /*!< bit 15 */ | |
| 1859 | |
| 1860 /******************** Bit definition for ADC_JDR4 register ******************/ | |
| 1861 #define ADC_JDR4_JDATA ((uint32_t)0x0000FFFFU) /*!< ADC group injected sequencer rank 4 conversion data */ | |
| 1862 #define ADC_JDR4_JDATA_0 ((uint32_t)0x00000001U) /*!< bit 0 */ | |
| 1863 #define ADC_JDR4_JDATA_1 ((uint32_t)0x00000002U) /*!< bit 1 */ | |
| 1864 #define ADC_JDR4_JDATA_2 ((uint32_t)0x00000004U) /*!< bit 2 */ | |
| 1865 #define ADC_JDR4_JDATA_3 ((uint32_t)0x00000008U) /*!< bit 3 */ | |
| 1866 #define ADC_JDR4_JDATA_4 ((uint32_t)0x00000010U) /*!< bit 4 */ | |
| 1867 #define ADC_JDR4_JDATA_5 ((uint32_t)0x00000020U) /*!< bit 5 */ | |
| 1868 #define ADC_JDR4_JDATA_6 ((uint32_t)0x00000040U) /*!< bit 6 */ | |
| 1869 #define ADC_JDR4_JDATA_7 ((uint32_t)0x00000080U) /*!< bit 7 */ | |
| 1870 #define ADC_JDR4_JDATA_8 ((uint32_t)0x00000100U) /*!< bit 8 */ | |
| 1871 #define ADC_JDR4_JDATA_9 ((uint32_t)0x00000200U) /*!< bit 9 */ | |
| 1872 #define ADC_JDR4_JDATA_10 ((uint32_t)0x00000400U) /*!< bit 10 */ | |
| 1873 #define ADC_JDR4_JDATA_11 ((uint32_t)0x00000800U) /*!< bit 11 */ | |
| 1874 #define ADC_JDR4_JDATA_12 ((uint32_t)0x00001000U) /*!< bit 12 */ | |
| 1875 #define ADC_JDR4_JDATA_13 ((uint32_t)0x00002000U) /*!< bit 13 */ | |
| 1876 #define ADC_JDR4_JDATA_14 ((uint32_t)0x00004000U) /*!< bit 14 */ | |
| 1877 #define ADC_JDR4_JDATA_15 ((uint32_t)0x00008000U) /*!< bit 15 */ | |
| 1878 | |
| 1879 /******************** Bit definition for ADC_AWD2CR register ****************/ | |
| 1880 #define ADC_AWD2CR_AWD2CH ((uint32_t)0x0007FFFFU) /*!< ADC analog watchdog 2 monitored channel selection */ | |
| 1881 #define ADC_AWD2CR_AWD2CH_0 ((uint32_t)0x00000001U) /*!< ADC analog watchdog 2 monitoring channel 0 */ | |
| 1882 #define ADC_AWD2CR_AWD2CH_1 ((uint32_t)0x00000002U) /*!< ADC analog watchdog 2 monitoring channel 1 */ | |
| 1883 #define ADC_AWD2CR_AWD2CH_2 ((uint32_t)0x00000004U) /*!< ADC analog watchdog 2 monitoring channel 2 */ | |
| 1884 #define ADC_AWD2CR_AWD2CH_3 ((uint32_t)0x00000008U) /*!< ADC analog watchdog 2 monitoring channel 3 */ | |
| 1885 #define ADC_AWD2CR_AWD2CH_4 ((uint32_t)0x00000010U) /*!< ADC analog watchdog 2 monitoring channel 4 */ | |
| 1886 #define ADC_AWD2CR_AWD2CH_5 ((uint32_t)0x00000020U) /*!< ADC analog watchdog 2 monitoring channel 5 */ | |
| 1887 #define ADC_AWD2CR_AWD2CH_6 ((uint32_t)0x00000040U) /*!< ADC analog watchdog 2 monitoring channel 6 */ | |
| 1888 #define ADC_AWD2CR_AWD2CH_7 ((uint32_t)0x00000080U) /*!< ADC analog watchdog 2 monitoring channel 7 */ | |
| 1889 #define ADC_AWD2CR_AWD2CH_8 ((uint32_t)0x00000100U) /*!< ADC analog watchdog 2 monitoring channel 8 */ | |
| 1890 #define ADC_AWD2CR_AWD2CH_9 ((uint32_t)0x00000200U) /*!< ADC analog watchdog 2 monitoring channel 9 */ | |
| 1891 #define ADC_AWD2CR_AWD2CH_10 ((uint32_t)0x00000400U) /*!< ADC analog watchdog 2 monitoring channel 10 */ | |
| 1892 #define ADC_AWD2CR_AWD2CH_11 ((uint32_t)0x00000800U) /*!< ADC analog watchdog 2 monitoring channel 11 */ | |
| 1893 #define ADC_AWD2CR_AWD2CH_12 ((uint32_t)0x00001000U) /*!< ADC analog watchdog 2 monitoring channel 12 */ | |
| 1894 #define ADC_AWD2CR_AWD2CH_13 ((uint32_t)0x00002000U) /*!< ADC analog watchdog 2 monitoring channel 13 */ | |
| 1895 #define ADC_AWD2CR_AWD2CH_14 ((uint32_t)0x00004000U) /*!< ADC analog watchdog 2 monitoring channel 14 */ | |
| 1896 #define ADC_AWD2CR_AWD2CH_15 ((uint32_t)0x00008000U) /*!< ADC analog watchdog 2 monitoring channel 15 */ | |
| 1897 #define ADC_AWD2CR_AWD2CH_16 ((uint32_t)0x00010000U) /*!< ADC analog watchdog 2 monitoring channel 16 */ | |
| 1898 #define ADC_AWD2CR_AWD2CH_17 ((uint32_t)0x00020000U) /*!< ADC analog watchdog 2 monitoring channel 17 */ | |
| 1899 #define ADC_AWD2CR_AWD2CH_18 ((uint32_t)0x00040000U) /*!< ADC analog watchdog 2 monitoring channel 18 */ | |
| 1900 | |
| 1901 /******************** Bit definition for ADC_AWD3CR register ****************/ | |
| 1902 #define ADC_AWD3CR_AWD3CH ((uint32_t)0x0007FFFFU) /*!< ADC analog watchdog 3 monitored channel selection */ | |
| 1903 #define ADC_AWD3CR_AWD3CH_0 ((uint32_t)0x00000001U) /*!< ADC analog watchdog 3 monitoring channel 0 */ | |
| 1904 #define ADC_AWD3CR_AWD3CH_1 ((uint32_t)0x00000002U) /*!< ADC analog watchdog 3 monitoring channel 1 */ | |
| 1905 #define ADC_AWD3CR_AWD3CH_2 ((uint32_t)0x00000004U) /*!< ADC analog watchdog 3 monitoring channel 2 */ | |
| 1906 #define ADC_AWD3CR_AWD3CH_3 ((uint32_t)0x00000008U) /*!< ADC analog watchdog 3 monitoring channel 3 */ | |
| 1907 #define ADC_AWD3CR_AWD3CH_4 ((uint32_t)0x00000010U) /*!< ADC analog watchdog 3 monitoring channel 4 */ | |
| 1908 #define ADC_AWD3CR_AWD3CH_5 ((uint32_t)0x00000020U) /*!< ADC analog watchdog 3 monitoring channel 5 */ | |
| 1909 #define ADC_AWD3CR_AWD3CH_6 ((uint32_t)0x00000040U) /*!< ADC analog watchdog 3 monitoring channel 6 */ | |
| 1910 #define ADC_AWD3CR_AWD3CH_7 ((uint32_t)0x00000080U) /*!< ADC analog watchdog 3 monitoring channel 7 */ | |
| 1911 #define ADC_AWD3CR_AWD3CH_8 ((uint32_t)0x00000100U) /*!< ADC analog watchdog 3 monitoring channel 8 */ | |
| 1912 #define ADC_AWD3CR_AWD3CH_9 ((uint32_t)0x00000200U) /*!< ADC analog watchdog 3 monitoring channel 9 */ | |
| 1913 #define ADC_AWD3CR_AWD3CH_10 ((uint32_t)0x00000400U) /*!< ADC analog watchdog 3 monitoring channel 10 */ | |
| 1914 #define ADC_AWD3CR_AWD3CH_11 ((uint32_t)0x00000800U) /*!< ADC analog watchdog 3 monitoring channel 11 */ | |
| 1915 #define ADC_AWD3CR_AWD3CH_12 ((uint32_t)0x00001000U) /*!< ADC analog watchdog 3 monitoring channel 12 */ | |
| 1916 #define ADC_AWD3CR_AWD3CH_13 ((uint32_t)0x00002000U) /*!< ADC analog watchdog 3 monitoring channel 13 */ | |
| 1917 #define ADC_AWD3CR_AWD3CH_14 ((uint32_t)0x00004000U) /*!< ADC analog watchdog 3 monitoring channel 14 */ | |
| 1918 #define ADC_AWD3CR_AWD3CH_15 ((uint32_t)0x00008000U) /*!< ADC analog watchdog 3 monitoring channel 15 */ | |
| 1919 #define ADC_AWD3CR_AWD3CH_16 ((uint32_t)0x00010000U) /*!< ADC analog watchdog 3 monitoring channel 16 */ | |
| 1920 #define ADC_AWD3CR_AWD3CH_17 ((uint32_t)0x00020000U) /*!< ADC analog watchdog 3 monitoring channel 17 */ | |
| 1921 #define ADC_AWD3CR_AWD3CH_18 ((uint32_t)0x00040000U) /*!< ADC analog watchdog 3 monitoring channel 18 */ | |
| 1922 | |
| 1923 /******************** Bit definition for ADC_DIFSEL register ****************/ | |
| 1924 #define ADC_DIFSEL_DIFSEL ((uint32_t)0x0007FFFFU) /*!< ADC channel differential or single-ended mode */ | |
| 1925 #define ADC_DIFSEL_DIFSEL_0 ((uint32_t)0x00000001U) /*!< bit 0 */ | |
| 1926 #define ADC_DIFSEL_DIFSEL_1 ((uint32_t)0x00000002U) /*!< bit 1 */ | |
| 1927 #define ADC_DIFSEL_DIFSEL_2 ((uint32_t)0x00000004U) /*!< bit 2 */ | |
| 1928 #define ADC_DIFSEL_DIFSEL_3 ((uint32_t)0x00000008U) /*!< bit 3 */ | |
| 1929 #define ADC_DIFSEL_DIFSEL_4 ((uint32_t)0x00000010U) /*!< bit 4 */ | |
| 1930 #define ADC_DIFSEL_DIFSEL_5 ((uint32_t)0x00000020U) /*!< bit 5 */ | |
| 1931 #define ADC_DIFSEL_DIFSEL_6 ((uint32_t)0x00000040U) /*!< bit 6 */ | |
| 1932 #define ADC_DIFSEL_DIFSEL_7 ((uint32_t)0x00000080U) /*!< bit 7 */ | |
| 1933 #define ADC_DIFSEL_DIFSEL_8 ((uint32_t)0x00000100U) /*!< bit 8 */ | |
| 1934 #define ADC_DIFSEL_DIFSEL_9 ((uint32_t)0x00000200U) /*!< bit 9 */ | |
| 1935 #define ADC_DIFSEL_DIFSEL_10 ((uint32_t)0x00000400U) /*!< bit 10 */ | |
| 1936 #define ADC_DIFSEL_DIFSEL_11 ((uint32_t)0x00000800U) /*!< bit 11 */ | |
| 1937 #define ADC_DIFSEL_DIFSEL_12 ((uint32_t)0x00001000U) /*!< bit 12 */ | |
| 1938 #define ADC_DIFSEL_DIFSEL_13 ((uint32_t)0x00002000U) /*!< bit 13 */ | |
| 1939 #define ADC_DIFSEL_DIFSEL_14 ((uint32_t)0x00004000U) /*!< bit 14 */ | |
| 1940 #define ADC_DIFSEL_DIFSEL_15 ((uint32_t)0x00008000U) /*!< bit 15 */ | |
| 1941 #define ADC_DIFSEL_DIFSEL_16 ((uint32_t)0x00010000U) /*!< bit 16 */ | |
| 1942 #define ADC_DIFSEL_DIFSEL_17 ((uint32_t)0x00020000U) /*!< bit 17 */ | |
| 1943 #define ADC_DIFSEL_DIFSEL_18 ((uint32_t)0x00040000U) /*!< bit 18 */ | |
| 1944 | |
| 1945 /******************** Bit definition for ADC_CALFACT register ***************/ | |
| 1946 #define ADC_CALFACT_CALFACT_S ((uint32_t)0x0000007FU) /*!< ADC calibration factor in single-ended mode */ | |
| 1947 #define ADC_CALFACT_CALFACT_S_0 ((uint32_t)0x00000001U) /*!< bit 0 */ | |
| 1948 #define ADC_CALFACT_CALFACT_S_1 ((uint32_t)0x00000002U) /*!< bit 1 */ | |
| 1949 #define ADC_CALFACT_CALFACT_S_2 ((uint32_t)0x00000004U) /*!< bit 2 */ | |
| 1950 #define ADC_CALFACT_CALFACT_S_3 ((uint32_t)0x00000008U) /*!< bit 3 */ | |
| 1951 #define ADC_CALFACT_CALFACT_S_4 ((uint32_t)0x00000010U) /*!< bit 4 */ | |
| 1952 #define ADC_CALFACT_CALFACT_S_5 ((uint32_t)0x00000020U) /*!< bit 5 */ | |
| 1953 #define ADC_CALFACT_CALFACT_S_6 ((uint32_t)0x00000040U) /*!< bit 6 */ | |
| 1954 | |
| 1955 #define ADC_CALFACT_CALFACT_D ((uint32_t)0x007F0000U) /*!< ADC calibration factor in differential mode */ | |
| 1956 #define ADC_CALFACT_CALFACT_D_0 ((uint32_t)0x00010000U) /*!< bit 0 */ | |
| 1957 #define ADC_CALFACT_CALFACT_D_1 ((uint32_t)0x00020000U) /*!< bit 1 */ | |
| 1958 #define ADC_CALFACT_CALFACT_D_2 ((uint32_t)0x00040000U) /*!< bit 2 */ | |
| 1959 #define ADC_CALFACT_CALFACT_D_3 ((uint32_t)0x00080000U) /*!< bit 3 */ | |
| 1960 #define ADC_CALFACT_CALFACT_D_4 ((uint32_t)0x00100000U) /*!< bit 4 */ | |
| 1961 #define ADC_CALFACT_CALFACT_D_5 ((uint32_t)0x00200000U) /*!< bit 5 */ | |
| 1962 #define ADC_CALFACT_CALFACT_D_6 ((uint32_t)0x00400000U) /*!< bit 6 */ | |
| 1963 | |
| 1964 /************************* ADC Common registers *****************************/ | |
| 1965 /******************** Bit definition for ADC_CCR register *******************/ | |
| 1966 #define ADC_CCR_CKMODE ((uint32_t)0x00030000U) /*!< ADC common clock source and prescaler (prescaler only for clock source synchronous) */ | |
| 1967 #define ADC_CCR_CKMODE_0 ((uint32_t)0x00010000U) /*!< bit 0 */ | |
| 1968 #define ADC_CCR_CKMODE_1 ((uint32_t)0x00020000U) /*!< bit 1 */ | |
| 1969 | |
| 1970 #define ADC_CCR_PRESC ((uint32_t)0x003C0000U) /*!< ADC common clock prescaler, only for clock source asynchronous */ | |
| 1971 #define ADC_CCR_PRESC_0 ((uint32_t)0x00040000U) /*!< bit 0 */ | |
| 1972 #define ADC_CCR_PRESC_1 ((uint32_t)0x00080000U) /*!< bit 1 */ | |
| 1973 #define ADC_CCR_PRESC_2 ((uint32_t)0x00100000U) /*!< bit 2 */ | |
| 1974 #define ADC_CCR_PRESC_3 ((uint32_t)0x00200000U) /*!< bit 3 */ | |
| 1975 | |
| 1976 #define ADC_CCR_VREFEN ((uint32_t)0x00400000U) /*!< ADC internal path to VrefInt enable */ | |
| 1977 #define ADC_CCR_TSEN ((uint32_t)0x00800000U) /*!< ADC internal path to temperature sensor enable */ | |
| 1978 #define ADC_CCR_VBATEN ((uint32_t)0x01000000U) /*!< ADC internal path to battery voltage enable */ | |
| 1979 | |
| 1980 /******************************************************************************/ | |
| 1981 /* */ | |
| 1982 /* Controller Area Network */ | |
| 1983 /* */ | |
| 1984 /******************************************************************************/ | |
| 1985 /*!<CAN control and status registers */ | |
| 1986 /******************* Bit definition for CAN_MCR register ********************/ | |
| 1987 #define CAN_MCR_INRQ ((uint16_t)0x0001U) /*!<Initialization Request */ | |
| 1988 #define CAN_MCR_SLEEP ((uint16_t)0x0002U) /*!<Sleep Mode Request */ | |
| 1989 #define CAN_MCR_TXFP ((uint16_t)0x0004U) /*!<Transmit FIFO Priority */ | |
| 1990 #define CAN_MCR_RFLM ((uint16_t)0x0008U) /*!<Receive FIFO Locked Mode */ | |
| 1991 #define CAN_MCR_NART ((uint16_t)0x0010U) /*!<No Automatic Retransmission */ | |
| 1992 #define CAN_MCR_AWUM ((uint16_t)0x0020U) /*!<Automatic Wakeup Mode */ | |
| 1993 #define CAN_MCR_ABOM ((uint16_t)0x0040U) /*!<Automatic Bus-Off Management */ | |
| 1994 #define CAN_MCR_TTCM ((uint16_t)0x0080U) /*!<Time Triggered Communication Mode */ | |
| 1995 #define CAN_MCR_RESET ((uint16_t)0x8000U) /*!<bxCAN software master reset */ | |
| 1996 | |
| 1997 /******************* Bit definition for CAN_MSR register ********************/ | |
| 1998 #define CAN_MSR_INAK ((uint16_t)0x0001U) /*!<Initialization Acknowledge */ | |
| 1999 #define CAN_MSR_SLAK ((uint16_t)0x0002U) /*!<Sleep Acknowledge */ | |
| 2000 #define CAN_MSR_ERRI ((uint16_t)0x0004U) /*!<Error Interrupt */ | |
| 2001 #define CAN_MSR_WKUI ((uint16_t)0x0008U) /*!<Wakeup Interrupt */ | |
| 2002 #define CAN_MSR_SLAKI ((uint16_t)0x0010U) /*!<Sleep Acknowledge Interrupt */ | |
| 2003 #define CAN_MSR_TXM ((uint16_t)0x0100U) /*!<Transmit Mode */ | |
| 2004 #define CAN_MSR_RXM ((uint16_t)0x0200U) /*!<Receive Mode */ | |
| 2005 #define CAN_MSR_SAMP ((uint16_t)0x0400U) /*!<Last Sample Point */ | |
| 2006 #define CAN_MSR_RX ((uint16_t)0x0800U) /*!<CAN Rx Signal */ | |
| 2007 | |
| 2008 /******************* Bit definition for CAN_TSR register ********************/ | |
| 2009 #define CAN_TSR_RQCP0 ((uint32_t)0x00000001U) /*!<Request Completed Mailbox0 */ | |
| 2010 #define CAN_TSR_TXOK0 ((uint32_t)0x00000002U) /*!<Transmission OK of Mailbox0 */ | |
| 2011 #define CAN_TSR_ALST0 ((uint32_t)0x00000004U) /*!<Arbitration Lost for Mailbox0 */ | |
| 2012 #define CAN_TSR_TERR0 ((uint32_t)0x00000008U) /*!<Transmission Error of Mailbox0 */ | |
| 2013 #define CAN_TSR_ABRQ0 ((uint32_t)0x00000080U) /*!<Abort Request for Mailbox0 */ | |
| 2014 #define CAN_TSR_RQCP1 ((uint32_t)0x00000100U) /*!<Request Completed Mailbox1 */ | |
| 2015 #define CAN_TSR_TXOK1 ((uint32_t)0x00000200U) /*!<Transmission OK of Mailbox1 */ | |
| 2016 #define CAN_TSR_ALST1 ((uint32_t)0x00000400U) /*!<Arbitration Lost for Mailbox1 */ | |
| 2017 #define CAN_TSR_TERR1 ((uint32_t)0x00000800U) /*!<Transmission Error of Mailbox1 */ | |
| 2018 #define CAN_TSR_ABRQ1 ((uint32_t)0x00008000U) /*!<Abort Request for Mailbox 1 */ | |
| 2019 #define CAN_TSR_RQCP2 ((uint32_t)0x00010000U) /*!<Request Completed Mailbox2 */ | |
| 2020 #define CAN_TSR_TXOK2 ((uint32_t)0x00020000U) /*!<Transmission OK of Mailbox 2 */ | |
| 2021 #define CAN_TSR_ALST2 ((uint32_t)0x00040000U) /*!<Arbitration Lost for mailbox 2 */ | |
| 2022 #define CAN_TSR_TERR2 ((uint32_t)0x00080000U) /*!<Transmission Error of Mailbox 2 */ | |
| 2023 #define CAN_TSR_ABRQ2 ((uint32_t)0x00800000U) /*!<Abort Request for Mailbox 2 */ | |
| 2024 #define CAN_TSR_CODE ((uint32_t)0x03000000U) /*!<Mailbox Code */ | |
| 2025 | |
| 2026 #define CAN_TSR_TME ((uint32_t)0x1C000000U) /*!<TME[2:0] bits */ | |
| 2027 #define CAN_TSR_TME0 ((uint32_t)0x04000000U) /*!<Transmit Mailbox 0 Empty */ | |
| 2028 #define CAN_TSR_TME1 ((uint32_t)0x08000000U) /*!<Transmit Mailbox 1 Empty */ | |
| 2029 #define CAN_TSR_TME2 ((uint32_t)0x10000000U) /*!<Transmit Mailbox 2 Empty */ | |
| 2030 | |
| 2031 #define CAN_TSR_LOW ((uint32_t)0xE0000000U) /*!<LOW[2:0] bits */ | |
| 2032 #define CAN_TSR_LOW0 ((uint32_t)0x20000000U) /*!<Lowest Priority Flag for Mailbox 0 */ | |
| 2033 #define CAN_TSR_LOW1 ((uint32_t)0x40000000U) /*!<Lowest Priority Flag for Mailbox 1 */ | |
| 2034 #define CAN_TSR_LOW2 ((uint32_t)0x80000000U) /*!<Lowest Priority Flag for Mailbox 2 */ | |
| 2035 | |
| 2036 /******************* Bit definition for CAN_RF0R register *******************/ | |
| 2037 #define CAN_RF0R_FMP0 ((uint8_t)0x03U) /*!<FIFO 0 Message Pending */ | |
| 2038 #define CAN_RF0R_FULL0 ((uint8_t)0x08U) /*!<FIFO 0 Full */ | |
| 2039 #define CAN_RF0R_FOVR0 ((uint8_t)0x10U) /*!<FIFO 0 Overrun */ | |
| 2040 #define CAN_RF0R_RFOM0 ((uint8_t)0x20U) /*!<Release FIFO 0 Output Mailbox */ | |
| 2041 | |
| 2042 /******************* Bit definition for CAN_RF1R register *******************/ | |
| 2043 #define CAN_RF1R_FMP1 ((uint8_t)0x03U) /*!<FIFO 1 Message Pending */ | |
| 2044 #define CAN_RF1R_FULL1 ((uint8_t)0x08U) /*!<FIFO 1 Full */ | |
| 2045 #define CAN_RF1R_FOVR1 ((uint8_t)0x10U) /*!<FIFO 1 Overrun */ | |
| 2046 #define CAN_RF1R_RFOM1 ((uint8_t)0x20U) /*!<Release FIFO 1 Output Mailbox */ | |
| 2047 | |
| 2048 /******************** Bit definition for CAN_IER register *******************/ | |
| 2049 #define CAN_IER_TMEIE ((uint32_t)0x00000001U) /*!<Transmit Mailbox Empty Interrupt Enable */ | |
| 2050 #define CAN_IER_FMPIE0 ((uint32_t)0x00000002U) /*!<FIFO Message Pending Interrupt Enable */ | |
| 2051 #define CAN_IER_FFIE0 ((uint32_t)0x00000004U) /*!<FIFO Full Interrupt Enable */ | |
| 2052 #define CAN_IER_FOVIE0 ((uint32_t)0x00000008U) /*!<FIFO Overrun Interrupt Enable */ | |
| 2053 #define CAN_IER_FMPIE1 ((uint32_t)0x00000010U) /*!<FIFO Message Pending Interrupt Enable */ | |
| 2054 #define CAN_IER_FFIE1 ((uint32_t)0x00000020U) /*!<FIFO Full Interrupt Enable */ | |
| 2055 #define CAN_IER_FOVIE1 ((uint32_t)0x00000040U) /*!<FIFO Overrun Interrupt Enable */ | |
| 2056 #define CAN_IER_EWGIE ((uint32_t)0x00000100U) /*!<Error Warning Interrupt Enable */ | |
| 2057 #define CAN_IER_EPVIE ((uint32_t)0x00000200U) /*!<Error Passive Interrupt Enable */ | |
| 2058 #define CAN_IER_BOFIE ((uint32_t)0x00000400U) /*!<Bus-Off Interrupt Enable */ | |
| 2059 #define CAN_IER_LECIE ((uint32_t)0x00000800U) /*!<Last Error Code Interrupt Enable */ | |
| 2060 #define CAN_IER_ERRIE ((uint32_t)0x00008000U) /*!<Error Interrupt Enable */ | |
| 2061 #define CAN_IER_WKUIE ((uint32_t)0x00010000U) /*!<Wakeup Interrupt Enable */ | |
| 2062 #define CAN_IER_SLKIE ((uint32_t)0x00020000U) /*!<Sleep Interrupt Enable */ | |
| 2063 | |
| 2064 /******************** Bit definition for CAN_ESR register *******************/ | |
| 2065 #define CAN_ESR_EWGF ((uint32_t)0x00000001U) /*!<Error Warning Flag */ | |
| 2066 #define CAN_ESR_EPVF ((uint32_t)0x00000002U) /*!<Error Passive Flag */ | |
| 2067 #define CAN_ESR_BOFF ((uint32_t)0x00000004U) /*!<Bus-Off Flag */ | |
| 2068 | |
| 2069 #define CAN_ESR_LEC ((uint32_t)0x00000070U) /*!<LEC[2:0] bits (Last Error Code) */ | |
| 2070 #define CAN_ESR_LEC_0 ((uint32_t)0x00000010U) /*!<Bit 0 */ | |
| 2071 #define CAN_ESR_LEC_1 ((uint32_t)0x00000020U) /*!<Bit 1 */ | |
| 2072 #define CAN_ESR_LEC_2 ((uint32_t)0x00000040U) /*!<Bit 2 */ | |
| 2073 | |
| 2074 #define CAN_ESR_TEC ((uint32_t)0x00FF0000U) /*!<Least significant byte of the 9-bit Transmit Error Counter */ | |
| 2075 #define CAN_ESR_REC ((uint32_t)0xFF000000U) /*!<Receive Error Counter */ | |
| 2076 | |
| 2077 /******************* Bit definition for CAN_BTR register ********************/ | |
| 2078 #define CAN_BTR_BRP ((uint32_t)0x000003FFU) /*!<Baud Rate Prescaler */ | |
| 2079 #define CAN_BTR_TS1_0 ((uint32_t)0x00010000U) /*!<Time Segment 1 (Bit 0) */ | |
| 2080 #define CAN_BTR_TS1_1 ((uint32_t)0x00020000U) /*!<Time Segment 1 (Bit 1) */ | |
| 2081 #define CAN_BTR_TS1_2 ((uint32_t)0x00040000U) /*!<Time Segment 1 (Bit 2) */ | |
| 2082 #define CAN_BTR_TS1_3 ((uint32_t)0x00080000U) /*!<Time Segment 1 (Bit 3) */ | |
| 2083 #define CAN_BTR_TS1 ((uint32_t)0x000F0000U) /*!<Time Segment 1 */ | |
| 2084 #define CAN_BTR_TS2_0 ((uint32_t)0x00100000U) /*!<Time Segment 2 (Bit 0) */ | |
| 2085 #define CAN_BTR_TS2_1 ((uint32_t)0x00200000U) /*!<Time Segment 2 (Bit 1) */ | |
| 2086 #define CAN_BTR_TS2_2 ((uint32_t)0x00400000U) /*!<Time Segment 2 (Bit 2) */ | |
| 2087 #define CAN_BTR_TS2 ((uint32_t)0x00700000U) /*!<Time Segment 2 */ | |
| 2088 #define CAN_BTR_SJW_0 ((uint32_t)0x01000000U) /*!<Resynchronization Jump Width (Bit 0) */ | |
| 2089 #define CAN_BTR_SJW_1 ((uint32_t)0x02000000U) /*!<Resynchronization Jump Width (Bit 1) */ | |
| 2090 #define CAN_BTR_SJW ((uint32_t)0x03000000U) /*!<Resynchronization Jump Width */ | |
| 2091 #define CAN_BTR_LBKM ((uint32_t)0x40000000U) /*!<Loop Back Mode (Debug) */ | |
| 2092 #define CAN_BTR_SILM ((uint32_t)0x80000000U) /*!<Silent Mode */ | |
| 2093 | |
| 2094 /*!<Mailbox registers */ | |
| 2095 /****************** Bit definition for CAN_TI0R register ********************/ | |
| 2096 #define CAN_TI0R_TXRQ ((uint32_t)0x00000001U) /*!<Transmit Mailbox Request */ | |
| 2097 #define CAN_TI0R_RTR ((uint32_t)0x00000002U) /*!<Remote Transmission Request */ | |
| 2098 #define CAN_TI0R_IDE ((uint32_t)0x00000004U) /*!<Identifier Extension */ | |
| 2099 #define CAN_TI0R_EXID ((uint32_t)0x001FFFF8U) /*!<Extended Identifier */ | |
| 2100 #define CAN_TI0R_STID ((uint32_t)0xFFE00000U) /*!<Standard Identifier or Extended Identifier */ | |
| 2101 | |
| 2102 /****************** Bit definition for CAN_TDT0R register *******************/ | |
| 2103 #define CAN_TDT0R_DLC ((uint32_t)0x0000000FU) /*!<Data Length Code */ | |
| 2104 #define CAN_TDT0R_TGT ((uint32_t)0x00000100U) /*!<Transmit Global Time */ | |
| 2105 #define CAN_TDT0R_TIME ((uint32_t)0xFFFF0000U) /*!<Message Time Stamp */ | |
| 2106 | |
| 2107 /****************** Bit definition for CAN_TDL0R register *******************/ | |
| 2108 #define CAN_TDL0R_DATA0 ((uint32_t)0x000000FFU) /*!<Data byte 0 */ | |
| 2109 #define CAN_TDL0R_DATA1 ((uint32_t)0x0000FF00U) /*!<Data byte 1 */ | |
| 2110 #define CAN_TDL0R_DATA2 ((uint32_t)0x00FF0000U) /*!<Data byte 2 */ | |
| 2111 #define CAN_TDL0R_DATA3 ((uint32_t)0xFF000000U) /*!<Data byte 3 */ | |
| 2112 | |
| 2113 /****************** Bit definition for CAN_TDH0R register *******************/ | |
| 2114 #define CAN_TDH0R_DATA4 ((uint32_t)0x000000FFU) /*!<Data byte 4 */ | |
| 2115 #define CAN_TDH0R_DATA5 ((uint32_t)0x0000FF00U) /*!<Data byte 5 */ | |
| 2116 #define CAN_TDH0R_DATA6 ((uint32_t)0x00FF0000U) /*!<Data byte 6 */ | |
| 2117 #define CAN_TDH0R_DATA7 ((uint32_t)0xFF000000U) /*!<Data byte 7 */ | |
| 2118 | |
| 2119 /******************* Bit definition for CAN_TI1R register *******************/ | |
| 2120 #define CAN_TI1R_TXRQ ((uint32_t)0x00000001U) /*!<Transmit Mailbox Request */ | |
| 2121 #define CAN_TI1R_RTR ((uint32_t)0x00000002U) /*!<Remote Transmission Request */ | |
| 2122 #define CAN_TI1R_IDE ((uint32_t)0x00000004U) /*!<Identifier Extension */ | |
| 2123 #define CAN_TI1R_EXID ((uint32_t)0x001FFFF8U) /*!<Extended Identifier */ | |
| 2124 #define CAN_TI1R_STID ((uint32_t)0xFFE00000U) /*!<Standard Identifier or Extended Identifier */ | |
| 2125 | |
| 2126 /******************* Bit definition for CAN_TDT1R register ******************/ | |
| 2127 #define CAN_TDT1R_DLC ((uint32_t)0x0000000FU) /*!<Data Length Code */ | |
| 2128 #define CAN_TDT1R_TGT ((uint32_t)0x00000100U) /*!<Transmit Global Time */ | |
| 2129 #define CAN_TDT1R_TIME ((uint32_t)0xFFFF0000U) /*!<Message Time Stamp */ | |
| 2130 | |
| 2131 /******************* Bit definition for CAN_TDL1R register ******************/ | |
| 2132 #define CAN_TDL1R_DATA0 ((uint32_t)0x000000FFU) /*!<Data byte 0 */ | |
| 2133 #define CAN_TDL1R_DATA1 ((uint32_t)0x0000FF00U) /*!<Data byte 1 */ | |
| 2134 #define CAN_TDL1R_DATA2 ((uint32_t)0x00FF0000U) /*!<Data byte 2 */ | |
| 2135 #define CAN_TDL1R_DATA3 ((uint32_t)0xFF000000U) /*!<Data byte 3 */ | |
| 2136 | |
| 2137 /******************* Bit definition for CAN_TDH1R register ******************/ | |
| 2138 #define CAN_TDH1R_DATA4 ((uint32_t)0x000000FFU) /*!<Data byte 4 */ | |
| 2139 #define CAN_TDH1R_DATA5 ((uint32_t)0x0000FF00U) /*!<Data byte 5 */ | |
| 2140 #define CAN_TDH1R_DATA6 ((uint32_t)0x00FF0000U) /*!<Data byte 6 */ | |
| 2141 #define CAN_TDH1R_DATA7 ((uint32_t)0xFF000000U) /*!<Data byte 7 */ | |
| 2142 | |
| 2143 /******************* Bit definition for CAN_TI2R register *******************/ | |
| 2144 #define CAN_TI2R_TXRQ ((uint32_t)0x00000001U) /*!<Transmit Mailbox Request */ | |
| 2145 #define CAN_TI2R_RTR ((uint32_t)0x00000002U) /*!<Remote Transmission Request */ | |
| 2146 #define CAN_TI2R_IDE ((uint32_t)0x00000004U) /*!<Identifier Extension */ | |
| 2147 #define CAN_TI2R_EXID ((uint32_t)0x001FFFF8U) /*!<Extended identifier */ | |
| 2148 #define CAN_TI2R_STID ((uint32_t)0xFFE00000U) /*!<Standard Identifier or Extended Identifier */ | |
| 2149 | |
| 2150 /******************* Bit definition for CAN_TDT2R register ******************/ | |
| 2151 #define CAN_TDT2R_DLC ((uint32_t)0x0000000FU) /*!<Data Length Code */ | |
| 2152 #define CAN_TDT2R_TGT ((uint32_t)0x00000100U) /*!<Transmit Global Time */ | |
| 2153 #define CAN_TDT2R_TIME ((uint32_t)0xFFFF0000U) /*!<Message Time Stamp */ | |
| 2154 | |
| 2155 /******************* Bit definition for CAN_TDL2R register ******************/ | |
| 2156 #define CAN_TDL2R_DATA0 ((uint32_t)0x000000FFU) /*!<Data byte 0 */ | |
| 2157 #define CAN_TDL2R_DATA1 ((uint32_t)0x0000FF00U) /*!<Data byte 1 */ | |
| 2158 #define CAN_TDL2R_DATA2 ((uint32_t)0x00FF0000U) /*!<Data byte 2 */ | |
| 2159 #define CAN_TDL2R_DATA3 ((uint32_t)0xFF000000U) /*!<Data byte 3 */ | |
| 2160 | |
| 2161 /******************* Bit definition for CAN_TDH2R register ******************/ | |
| 2162 #define CAN_TDH2R_DATA4 ((uint32_t)0x000000FFU) /*!<Data byte 4 */ | |
| 2163 #define CAN_TDH2R_DATA5 ((uint32_t)0x0000FF00U) /*!<Data byte 5 */ | |
| 2164 #define CAN_TDH2R_DATA6 ((uint32_t)0x00FF0000U) /*!<Data byte 6 */ | |
| 2165 #define CAN_TDH2R_DATA7 ((uint32_t)0xFF000000U) /*!<Data byte 7 */ | |
| 2166 | |
| 2167 /******************* Bit definition for CAN_RI0R register *******************/ | |
| 2168 #define CAN_RI0R_RTR ((uint32_t)0x00000002U) /*!<Remote Transmission Request */ | |
| 2169 #define CAN_RI0R_IDE ((uint32_t)0x00000004U) /*!<Identifier Extension */ | |
| 2170 #define CAN_RI0R_EXID ((uint32_t)0x001FFFF8U) /*!<Extended Identifier */ | |
| 2171 #define CAN_RI0R_STID ((uint32_t)0xFFE00000U) /*!<Standard Identifier or Extended Identifier */ | |
| 2172 | |
| 2173 /******************* Bit definition for CAN_RDT0R register ******************/ | |
| 2174 #define CAN_RDT0R_DLC ((uint32_t)0x0000000FU) /*!<Data Length Code */ | |
| 2175 #define CAN_RDT0R_FMI ((uint32_t)0x0000FF00U) /*!<Filter Match Index */ | |
| 2176 #define CAN_RDT0R_TIME ((uint32_t)0xFFFF0000U) /*!<Message Time Stamp */ | |
| 2177 | |
| 2178 /******************* Bit definition for CAN_RDL0R register ******************/ | |
| 2179 #define CAN_RDL0R_DATA0 ((uint32_t)0x000000FFU) /*!<Data byte 0 */ | |
| 2180 #define CAN_RDL0R_DATA1 ((uint32_t)0x0000FF00U) /*!<Data byte 1 */ | |
| 2181 #define CAN_RDL0R_DATA2 ((uint32_t)0x00FF0000U) /*!<Data byte 2 */ | |
| 2182 #define CAN_RDL0R_DATA3 ((uint32_t)0xFF000000U) /*!<Data byte 3 */ | |
| 2183 | |
| 2184 /******************* Bit definition for CAN_RDH0R register ******************/ | |
| 2185 #define CAN_RDH0R_DATA4 ((uint32_t)0x000000FFU) /*!<Data byte 4 */ | |
| 2186 #define CAN_RDH0R_DATA5 ((uint32_t)0x0000FF00U) /*!<Data byte 5 */ | |
| 2187 #define CAN_RDH0R_DATA6 ((uint32_t)0x00FF0000U) /*!<Data byte 6 */ | |
| 2188 #define CAN_RDH0R_DATA7 ((uint32_t)0xFF000000U) /*!<Data byte 7 */ | |
| 2189 | |
| 2190 /******************* Bit definition for CAN_RI1R register *******************/ | |
| 2191 #define CAN_RI1R_RTR ((uint32_t)0x00000002U) /*!<Remote Transmission Request */ | |
| 2192 #define CAN_RI1R_IDE ((uint32_t)0x00000004U) /*!<Identifier Extension */ | |
| 2193 #define CAN_RI1R_EXID ((uint32_t)0x001FFFF8U) /*!<Extended identifier */ | |
| 2194 #define CAN_RI1R_STID ((uint32_t)0xFFE00000U) /*!<Standard Identifier or Extended Identifier */ | |
| 2195 | |
| 2196 /******************* Bit definition for CAN_RDT1R register ******************/ | |
| 2197 #define CAN_RDT1R_DLC ((uint32_t)0x0000000FU) /*!<Data Length Code */ | |
| 2198 #define CAN_RDT1R_FMI ((uint32_t)0x0000FF00U) /*!<Filter Match Index */ | |
| 2199 #define CAN_RDT1R_TIME ((uint32_t)0xFFFF0000U) /*!<Message Time Stamp */ | |
| 2200 | |
| 2201 /******************* Bit definition for CAN_RDL1R register ******************/ | |
| 2202 #define CAN_RDL1R_DATA0 ((uint32_t)0x000000FFU) /*!<Data byte 0 */ | |
| 2203 #define CAN_RDL1R_DATA1 ((uint32_t)0x0000FF00U) /*!<Data byte 1 */ | |
| 2204 #define CAN_RDL1R_DATA2 ((uint32_t)0x00FF0000U) /*!<Data byte 2 */ | |
| 2205 #define CAN_RDL1R_DATA3 ((uint32_t)0xFF000000U) /*!<Data byte 3 */ | |
| 2206 | |
| 2207 /******************* Bit definition for CAN_RDH1R register ******************/ | |
| 2208 #define CAN_RDH1R_DATA4 ((uint32_t)0x000000FFU) /*!<Data byte 4 */ | |
| 2209 #define CAN_RDH1R_DATA5 ((uint32_t)0x0000FF00U) /*!<Data byte 5 */ | |
| 2210 #define CAN_RDH1R_DATA6 ((uint32_t)0x00FF0000U) /*!<Data byte 6 */ | |
| 2211 #define CAN_RDH1R_DATA7 ((uint32_t)0xFF000000U) /*!<Data byte 7 */ | |
| 2212 | |
| 2213 /*!<CAN filter registers */ | |
| 2214 /******************* Bit definition for CAN_FMR register ********************/ | |
| 2215 #define CAN_FMR_FINIT ((uint8_t)0x01U) /*!<Filter Init Mode */ | |
| 2216 | |
| 2217 /******************* Bit definition for CAN_FM1R register *******************/ | |
| 2218 #define CAN_FM1R_FBM ((uint16_t)0x3FFFU) /*!<Filter Mode */ | |
| 2219 #define CAN_FM1R_FBM0 ((uint16_t)0x0001U) /*!<Filter Init Mode bit 0 */ | |
| 2220 #define CAN_FM1R_FBM1 ((uint16_t)0x0002U) /*!<Filter Init Mode bit 1 */ | |
| 2221 #define CAN_FM1R_FBM2 ((uint16_t)0x0004U) /*!<Filter Init Mode bit 2 */ | |
| 2222 #define CAN_FM1R_FBM3 ((uint16_t)0x0008U) /*!<Filter Init Mode bit 3 */ | |
| 2223 #define CAN_FM1R_FBM4 ((uint16_t)0x0010U) /*!<Filter Init Mode bit 4 */ | |
| 2224 #define CAN_FM1R_FBM5 ((uint16_t)0x0020U) /*!<Filter Init Mode bit 5 */ | |
| 2225 #define CAN_FM1R_FBM6 ((uint16_t)0x0040U) /*!<Filter Init Mode bit 6 */ | |
| 2226 #define CAN_FM1R_FBM7 ((uint16_t)0x0080U) /*!<Filter Init Mode bit 7 */ | |
| 2227 #define CAN_FM1R_FBM8 ((uint16_t)0x0100U) /*!<Filter Init Mode bit 8 */ | |
| 2228 #define CAN_FM1R_FBM9 ((uint16_t)0x0200U) /*!<Filter Init Mode bit 9 */ | |
| 2229 #define CAN_FM1R_FBM10 ((uint16_t)0x0400U) /*!<Filter Init Mode bit 10 */ | |
| 2230 #define CAN_FM1R_FBM11 ((uint16_t)0x0800U) /*!<Filter Init Mode bit 11 */ | |
| 2231 #define CAN_FM1R_FBM12 ((uint16_t)0x1000U) /*!<Filter Init Mode bit 12 */ | |
| 2232 #define CAN_FM1R_FBM13 ((uint16_t)0x2000U) /*!<Filter Init Mode bit 13 */ | |
| 2233 | |
| 2234 /******************* Bit definition for CAN_FS1R register *******************/ | |
| 2235 #define CAN_FS1R_FSC ((uint16_t)0x3FFFU) /*!<Filter Scale Configuration */ | |
| 2236 #define CAN_FS1R_FSC0 ((uint16_t)0x0001U) /*!<Filter Scale Configuration bit 0 */ | |
| 2237 #define CAN_FS1R_FSC1 ((uint16_t)0x0002U) /*!<Filter Scale Configuration bit 1 */ | |
| 2238 #define CAN_FS1R_FSC2 ((uint16_t)0x0004U) /*!<Filter Scale Configuration bit 2 */ | |
| 2239 #define CAN_FS1R_FSC3 ((uint16_t)0x0008U) /*!<Filter Scale Configuration bit 3 */ | |
| 2240 #define CAN_FS1R_FSC4 ((uint16_t)0x0010U) /*!<Filter Scale Configuration bit 4 */ | |
| 2241 #define CAN_FS1R_FSC5 ((uint16_t)0x0020U) /*!<Filter Scale Configuration bit 5 */ | |
| 2242 #define CAN_FS1R_FSC6 ((uint16_t)0x0040U) /*!<Filter Scale Configuration bit 6 */ | |
| 2243 #define CAN_FS1R_FSC7 ((uint16_t)0x0080U) /*!<Filter Scale Configuration bit 7 */ | |
| 2244 #define CAN_FS1R_FSC8 ((uint16_t)0x0100U) /*!<Filter Scale Configuration bit 8 */ | |
| 2245 #define CAN_FS1R_FSC9 ((uint16_t)0x0200U) /*!<Filter Scale Configuration bit 9 */ | |
| 2246 #define CAN_FS1R_FSC10 ((uint16_t)0x0400U) /*!<Filter Scale Configuration bit 10 */ | |
| 2247 #define CAN_FS1R_FSC11 ((uint16_t)0x0800U) /*!<Filter Scale Configuration bit 11 */ | |
| 2248 #define CAN_FS1R_FSC12 ((uint16_t)0x1000U) /*!<Filter Scale Configuration bit 12 */ | |
| 2249 #define CAN_FS1R_FSC13 ((uint16_t)0x2000U) /*!<Filter Scale Configuration bit 13 */ | |
| 2250 | |
| 2251 /****************** Bit definition for CAN_FFA1R register *******************/ | |
| 2252 #define CAN_FFA1R_FFA ((uint16_t)0x3FFFU) /*!<Filter FIFO Assignment */ | |
| 2253 #define CAN_FFA1R_FFA0 ((uint16_t)0x0001U) /*!<Filter FIFO Assignment for Filter 0 */ | |
| 2254 #define CAN_FFA1R_FFA1 ((uint16_t)0x0002U) /*!<Filter FIFO Assignment for Filter 1 */ | |
| 2255 #define CAN_FFA1R_FFA2 ((uint16_t)0x0004U) /*!<Filter FIFO Assignment for Filter 2 */ | |
| 2256 #define CAN_FFA1R_FFA3 ((uint16_t)0x0008U) /*!<Filter FIFO Assignment for Filter 3 */ | |
| 2257 #define CAN_FFA1R_FFA4 ((uint16_t)0x0010U) /*!<Filter FIFO Assignment for Filter 4 */ | |
| 2258 #define CAN_FFA1R_FFA5 ((uint16_t)0x0020U) /*!<Filter FIFO Assignment for Filter 5 */ | |
| 2259 #define CAN_FFA1R_FFA6 ((uint16_t)0x0040U) /*!<Filter FIFO Assignment for Filter 6 */ | |
| 2260 #define CAN_FFA1R_FFA7 ((uint16_t)0x0080U) /*!<Filter FIFO Assignment for Filter 7 */ | |
| 2261 #define CAN_FFA1R_FFA8 ((uint16_t)0x0100U) /*!<Filter FIFO Assignment for Filter 8 */ | |
| 2262 #define CAN_FFA1R_FFA9 ((uint16_t)0x0200U) /*!<Filter FIFO Assignment for Filter 9 */ | |
| 2263 #define CAN_FFA1R_FFA10 ((uint16_t)0x0400U) /*!<Filter FIFO Assignment for Filter 10 */ | |
| 2264 #define CAN_FFA1R_FFA11 ((uint16_t)0x0800U) /*!<Filter FIFO Assignment for Filter 11 */ | |
| 2265 #define CAN_FFA1R_FFA12 ((uint16_t)0x1000U) /*!<Filter FIFO Assignment for Filter 12 */ | |
| 2266 #define CAN_FFA1R_FFA13 ((uint16_t)0x2000U) /*!<Filter FIFO Assignment for Filter 13 */ | |
| 2267 | |
| 2268 /******************* Bit definition for CAN_FA1R register *******************/ | |
| 2269 #define CAN_FA1R_FACT ((uint16_t)0x3FFFU) /*!<Filter Active */ | |
| 2270 #define CAN_FA1R_FACT0 ((uint16_t)0x0001U) /*!<Filter 0 Active */ | |
| 2271 #define CAN_FA1R_FACT1 ((uint16_t)0x0002U) /*!<Filter 1 Active */ | |
| 2272 #define CAN_FA1R_FACT2 ((uint16_t)0x0004U) /*!<Filter 2 Active */ | |
| 2273 #define CAN_FA1R_FACT3 ((uint16_t)0x0008U) /*!<Filter 3 Active */ | |
| 2274 #define CAN_FA1R_FACT4 ((uint16_t)0x0010U) /*!<Filter 4 Active */ | |
| 2275 #define CAN_FA1R_FACT5 ((uint16_t)0x0020U) /*!<Filter 5 Active */ | |
| 2276 #define CAN_FA1R_FACT6 ((uint16_t)0x0040U) /*!<Filter 6 Active */ | |
| 2277 #define CAN_FA1R_FACT7 ((uint16_t)0x0080U) /*!<Filter 7 Active */ | |
| 2278 #define CAN_FA1R_FACT8 ((uint16_t)0x0100U) /*!<Filter 8 Active */ | |
| 2279 #define CAN_FA1R_FACT9 ((uint16_t)0x0200U) /*!<Filter 9 Active */ | |
| 2280 #define CAN_FA1R_FACT10 ((uint16_t)0x0400U) /*!<Filter 10 Active */ | |
| 2281 #define CAN_FA1R_FACT11 ((uint16_t)0x0800U) /*!<Filter 11 Active */ | |
| 2282 #define CAN_FA1R_FACT12 ((uint16_t)0x1000U) /*!<Filter 12 Active */ | |
| 2283 #define CAN_FA1R_FACT13 ((uint16_t)0x2000U) /*!<Filter 13 Active */ | |
| 2284 | |
| 2285 /******************* Bit definition for CAN_F0R1 register *******************/ | |
| 2286 #define CAN_F0R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */ | |
| 2287 #define CAN_F0R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */ | |
| 2288 #define CAN_F0R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */ | |
| 2289 #define CAN_F0R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */ | |
| 2290 #define CAN_F0R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */ | |
| 2291 #define CAN_F0R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */ | |
| 2292 #define CAN_F0R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */ | |
| 2293 #define CAN_F0R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */ | |
| 2294 #define CAN_F0R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */ | |
| 2295 #define CAN_F0R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */ | |
| 2296 #define CAN_F0R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */ | |
| 2297 #define CAN_F0R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */ | |
| 2298 #define CAN_F0R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */ | |
| 2299 #define CAN_F0R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */ | |
| 2300 #define CAN_F0R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */ | |
| 2301 #define CAN_F0R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */ | |
| 2302 #define CAN_F0R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */ | |
| 2303 #define CAN_F0R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */ | |
| 2304 #define CAN_F0R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */ | |
| 2305 #define CAN_F0R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */ | |
| 2306 #define CAN_F0R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */ | |
| 2307 #define CAN_F0R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */ | |
| 2308 #define CAN_F0R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */ | |
| 2309 #define CAN_F0R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */ | |
| 2310 #define CAN_F0R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */ | |
| 2311 #define CAN_F0R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */ | |
| 2312 #define CAN_F0R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */ | |
| 2313 #define CAN_F0R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */ | |
| 2314 #define CAN_F0R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */ | |
| 2315 #define CAN_F0R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */ | |
| 2316 #define CAN_F0R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */ | |
| 2317 #define CAN_F0R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */ | |
| 2318 | |
| 2319 /******************* Bit definition for CAN_F1R1 register *******************/ | |
| 2320 #define CAN_F1R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */ | |
| 2321 #define CAN_F1R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */ | |
| 2322 #define CAN_F1R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */ | |
| 2323 #define CAN_F1R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */ | |
| 2324 #define CAN_F1R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */ | |
| 2325 #define CAN_F1R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */ | |
| 2326 #define CAN_F1R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */ | |
| 2327 #define CAN_F1R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */ | |
| 2328 #define CAN_F1R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */ | |
| 2329 #define CAN_F1R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */ | |
| 2330 #define CAN_F1R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */ | |
| 2331 #define CAN_F1R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */ | |
| 2332 #define CAN_F1R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */ | |
| 2333 #define CAN_F1R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */ | |
| 2334 #define CAN_F1R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */ | |
| 2335 #define CAN_F1R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */ | |
| 2336 #define CAN_F1R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */ | |
| 2337 #define CAN_F1R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */ | |
| 2338 #define CAN_F1R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */ | |
| 2339 #define CAN_F1R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */ | |
| 2340 #define CAN_F1R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */ | |
| 2341 #define CAN_F1R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */ | |
| 2342 #define CAN_F1R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */ | |
| 2343 #define CAN_F1R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */ | |
| 2344 #define CAN_F1R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */ | |
| 2345 #define CAN_F1R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */ | |
| 2346 #define CAN_F1R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */ | |
| 2347 #define CAN_F1R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */ | |
| 2348 #define CAN_F1R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */ | |
| 2349 #define CAN_F1R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */ | |
| 2350 #define CAN_F1R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */ | |
| 2351 #define CAN_F1R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */ | |
| 2352 | |
| 2353 /******************* Bit definition for CAN_F2R1 register *******************/ | |
| 2354 #define CAN_F2R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */ | |
| 2355 #define CAN_F2R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */ | |
| 2356 #define CAN_F2R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */ | |
| 2357 #define CAN_F2R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */ | |
| 2358 #define CAN_F2R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */ | |
| 2359 #define CAN_F2R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */ | |
| 2360 #define CAN_F2R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */ | |
| 2361 #define CAN_F2R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */ | |
| 2362 #define CAN_F2R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */ | |
| 2363 #define CAN_F2R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */ | |
| 2364 #define CAN_F2R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */ | |
| 2365 #define CAN_F2R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */ | |
| 2366 #define CAN_F2R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */ | |
| 2367 #define CAN_F2R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */ | |
| 2368 #define CAN_F2R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */ | |
| 2369 #define CAN_F2R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */ | |
| 2370 #define CAN_F2R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */ | |
| 2371 #define CAN_F2R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */ | |
| 2372 #define CAN_F2R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */ | |
| 2373 #define CAN_F2R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */ | |
| 2374 #define CAN_F2R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */ | |
| 2375 #define CAN_F2R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */ | |
| 2376 #define CAN_F2R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */ | |
| 2377 #define CAN_F2R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */ | |
| 2378 #define CAN_F2R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */ | |
| 2379 #define CAN_F2R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */ | |
| 2380 #define CAN_F2R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */ | |
| 2381 #define CAN_F2R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */ | |
| 2382 #define CAN_F2R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */ | |
| 2383 #define CAN_F2R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */ | |
| 2384 #define CAN_F2R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */ | |
| 2385 #define CAN_F2R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */ | |
| 2386 | |
| 2387 /******************* Bit definition for CAN_F3R1 register *******************/ | |
| 2388 #define CAN_F3R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */ | |
| 2389 #define CAN_F3R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */ | |
| 2390 #define CAN_F3R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */ | |
| 2391 #define CAN_F3R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */ | |
| 2392 #define CAN_F3R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */ | |
| 2393 #define CAN_F3R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */ | |
| 2394 #define CAN_F3R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */ | |
| 2395 #define CAN_F3R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */ | |
| 2396 #define CAN_F3R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */ | |
| 2397 #define CAN_F3R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */ | |
| 2398 #define CAN_F3R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */ | |
| 2399 #define CAN_F3R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */ | |
| 2400 #define CAN_F3R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */ | |
| 2401 #define CAN_F3R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */ | |
| 2402 #define CAN_F3R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */ | |
| 2403 #define CAN_F3R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */ | |
| 2404 #define CAN_F3R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */ | |
| 2405 #define CAN_F3R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */ | |
| 2406 #define CAN_F3R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */ | |
| 2407 #define CAN_F3R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */ | |
| 2408 #define CAN_F3R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */ | |
| 2409 #define CAN_F3R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */ | |
| 2410 #define CAN_F3R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */ | |
| 2411 #define CAN_F3R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */ | |
| 2412 #define CAN_F3R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */ | |
| 2413 #define CAN_F3R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */ | |
| 2414 #define CAN_F3R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */ | |
| 2415 #define CAN_F3R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */ | |
| 2416 #define CAN_F3R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */ | |
| 2417 #define CAN_F3R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */ | |
| 2418 #define CAN_F3R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */ | |
| 2419 #define CAN_F3R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */ | |
| 2420 | |
| 2421 /******************* Bit definition for CAN_F4R1 register *******************/ | |
| 2422 #define CAN_F4R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */ | |
| 2423 #define CAN_F4R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */ | |
| 2424 #define CAN_F4R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */ | |
| 2425 #define CAN_F4R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */ | |
| 2426 #define CAN_F4R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */ | |
| 2427 #define CAN_F4R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */ | |
| 2428 #define CAN_F4R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */ | |
| 2429 #define CAN_F4R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */ | |
| 2430 #define CAN_F4R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */ | |
| 2431 #define CAN_F4R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */ | |
| 2432 #define CAN_F4R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */ | |
| 2433 #define CAN_F4R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */ | |
| 2434 #define CAN_F4R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */ | |
| 2435 #define CAN_F4R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */ | |
| 2436 #define CAN_F4R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */ | |
| 2437 #define CAN_F4R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */ | |
| 2438 #define CAN_F4R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */ | |
| 2439 #define CAN_F4R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */ | |
| 2440 #define CAN_F4R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */ | |
| 2441 #define CAN_F4R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */ | |
| 2442 #define CAN_F4R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */ | |
| 2443 #define CAN_F4R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */ | |
| 2444 #define CAN_F4R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */ | |
| 2445 #define CAN_F4R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */ | |
| 2446 #define CAN_F4R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */ | |
| 2447 #define CAN_F4R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */ | |
| 2448 #define CAN_F4R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */ | |
| 2449 #define CAN_F4R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */ | |
| 2450 #define CAN_F4R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */ | |
| 2451 #define CAN_F4R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */ | |
| 2452 #define CAN_F4R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */ | |
| 2453 #define CAN_F4R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */ | |
| 2454 | |
| 2455 /******************* Bit definition for CAN_F5R1 register *******************/ | |
| 2456 #define CAN_F5R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */ | |
| 2457 #define CAN_F5R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */ | |
| 2458 #define CAN_F5R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */ | |
| 2459 #define CAN_F5R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */ | |
| 2460 #define CAN_F5R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */ | |
| 2461 #define CAN_F5R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */ | |
| 2462 #define CAN_F5R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */ | |
| 2463 #define CAN_F5R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */ | |
| 2464 #define CAN_F5R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */ | |
| 2465 #define CAN_F5R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */ | |
| 2466 #define CAN_F5R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */ | |
| 2467 #define CAN_F5R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */ | |
| 2468 #define CAN_F5R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */ | |
| 2469 #define CAN_F5R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */ | |
| 2470 #define CAN_F5R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */ | |
| 2471 #define CAN_F5R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */ | |
| 2472 #define CAN_F5R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */ | |
| 2473 #define CAN_F5R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */ | |
| 2474 #define CAN_F5R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */ | |
| 2475 #define CAN_F5R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */ | |
| 2476 #define CAN_F5R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */ | |
| 2477 #define CAN_F5R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */ | |
| 2478 #define CAN_F5R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */ | |
| 2479 #define CAN_F5R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */ | |
| 2480 #define CAN_F5R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */ | |
| 2481 #define CAN_F5R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */ | |
| 2482 #define CAN_F5R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */ | |
| 2483 #define CAN_F5R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */ | |
| 2484 #define CAN_F5R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */ | |
| 2485 #define CAN_F5R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */ | |
| 2486 #define CAN_F5R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */ | |
| 2487 #define CAN_F5R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */ | |
| 2488 | |
| 2489 /******************* Bit definition for CAN_F6R1 register *******************/ | |
| 2490 #define CAN_F6R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */ | |
| 2491 #define CAN_F6R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */ | |
| 2492 #define CAN_F6R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */ | |
| 2493 #define CAN_F6R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */ | |
| 2494 #define CAN_F6R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */ | |
| 2495 #define CAN_F6R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */ | |
| 2496 #define CAN_F6R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */ | |
| 2497 #define CAN_F6R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */ | |
| 2498 #define CAN_F6R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */ | |
| 2499 #define CAN_F6R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */ | |
| 2500 #define CAN_F6R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */ | |
| 2501 #define CAN_F6R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */ | |
| 2502 #define CAN_F6R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */ | |
| 2503 #define CAN_F6R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */ | |
| 2504 #define CAN_F6R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */ | |
| 2505 #define CAN_F6R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */ | |
| 2506 #define CAN_F6R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */ | |
| 2507 #define CAN_F6R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */ | |
| 2508 #define CAN_F6R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */ | |
| 2509 #define CAN_F6R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */ | |
| 2510 #define CAN_F6R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */ | |
| 2511 #define CAN_F6R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */ | |
| 2512 #define CAN_F6R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */ | |
| 2513 #define CAN_F6R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */ | |
| 2514 #define CAN_F6R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */ | |
| 2515 #define CAN_F6R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */ | |
| 2516 #define CAN_F6R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */ | |
| 2517 #define CAN_F6R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */ | |
| 2518 #define CAN_F6R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */ | |
| 2519 #define CAN_F6R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */ | |
| 2520 #define CAN_F6R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */ | |
| 2521 #define CAN_F6R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */ | |
| 2522 | |
| 2523 /******************* Bit definition for CAN_F7R1 register *******************/ | |
| 2524 #define CAN_F7R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */ | |
| 2525 #define CAN_F7R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */ | |
| 2526 #define CAN_F7R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */ | |
| 2527 #define CAN_F7R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */ | |
| 2528 #define CAN_F7R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */ | |
| 2529 #define CAN_F7R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */ | |
| 2530 #define CAN_F7R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */ | |
| 2531 #define CAN_F7R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */ | |
| 2532 #define CAN_F7R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */ | |
| 2533 #define CAN_F7R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */ | |
| 2534 #define CAN_F7R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */ | |
| 2535 #define CAN_F7R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */ | |
| 2536 #define CAN_F7R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */ | |
| 2537 #define CAN_F7R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */ | |
| 2538 #define CAN_F7R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */ | |
| 2539 #define CAN_F7R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */ | |
| 2540 #define CAN_F7R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */ | |
| 2541 #define CAN_F7R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */ | |
| 2542 #define CAN_F7R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */ | |
| 2543 #define CAN_F7R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */ | |
| 2544 #define CAN_F7R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */ | |
| 2545 #define CAN_F7R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */ | |
| 2546 #define CAN_F7R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */ | |
| 2547 #define CAN_F7R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */ | |
| 2548 #define CAN_F7R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */ | |
| 2549 #define CAN_F7R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */ | |
| 2550 #define CAN_F7R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */ | |
| 2551 #define CAN_F7R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */ | |
| 2552 #define CAN_F7R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */ | |
| 2553 #define CAN_F7R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */ | |
| 2554 #define CAN_F7R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */ | |
| 2555 #define CAN_F7R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */ | |
| 2556 | |
| 2557 /******************* Bit definition for CAN_F8R1 register *******************/ | |
| 2558 #define CAN_F8R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */ | |
| 2559 #define CAN_F8R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */ | |
| 2560 #define CAN_F8R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */ | |
| 2561 #define CAN_F8R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */ | |
| 2562 #define CAN_F8R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */ | |
| 2563 #define CAN_F8R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */ | |
| 2564 #define CAN_F8R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */ | |
| 2565 #define CAN_F8R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */ | |
| 2566 #define CAN_F8R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */ | |
| 2567 #define CAN_F8R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */ | |
| 2568 #define CAN_F8R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */ | |
| 2569 #define CAN_F8R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */ | |
| 2570 #define CAN_F8R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */ | |
| 2571 #define CAN_F8R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */ | |
| 2572 #define CAN_F8R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */ | |
| 2573 #define CAN_F8R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */ | |
| 2574 #define CAN_F8R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */ | |
| 2575 #define CAN_F8R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */ | |
| 2576 #define CAN_F8R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */ | |
| 2577 #define CAN_F8R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */ | |
| 2578 #define CAN_F8R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */ | |
| 2579 #define CAN_F8R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */ | |
| 2580 #define CAN_F8R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */ | |
| 2581 #define CAN_F8R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */ | |
| 2582 #define CAN_F8R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */ | |
| 2583 #define CAN_F8R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */ | |
| 2584 #define CAN_F8R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */ | |
| 2585 #define CAN_F8R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */ | |
| 2586 #define CAN_F8R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */ | |
| 2587 #define CAN_F8R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */ | |
| 2588 #define CAN_F8R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */ | |
| 2589 #define CAN_F8R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */ | |
| 2590 | |
| 2591 /******************* Bit definition for CAN_F9R1 register *******************/ | |
| 2592 #define CAN_F9R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */ | |
| 2593 #define CAN_F9R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */ | |
| 2594 #define CAN_F9R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */ | |
| 2595 #define CAN_F9R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */ | |
| 2596 #define CAN_F9R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */ | |
| 2597 #define CAN_F9R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */ | |
| 2598 #define CAN_F9R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */ | |
| 2599 #define CAN_F9R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */ | |
| 2600 #define CAN_F9R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */ | |
| 2601 #define CAN_F9R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */ | |
| 2602 #define CAN_F9R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */ | |
| 2603 #define CAN_F9R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */ | |
| 2604 #define CAN_F9R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */ | |
| 2605 #define CAN_F9R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */ | |
| 2606 #define CAN_F9R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */ | |
| 2607 #define CAN_F9R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */ | |
| 2608 #define CAN_F9R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */ | |
| 2609 #define CAN_F9R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */ | |
| 2610 #define CAN_F9R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */ | |
| 2611 #define CAN_F9R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */ | |
| 2612 #define CAN_F9R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */ | |
| 2613 #define CAN_F9R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */ | |
| 2614 #define CAN_F9R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */ | |
| 2615 #define CAN_F9R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */ | |
| 2616 #define CAN_F9R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */ | |
| 2617 #define CAN_F9R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */ | |
| 2618 #define CAN_F9R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */ | |
| 2619 #define CAN_F9R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */ | |
| 2620 #define CAN_F9R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */ | |
| 2621 #define CAN_F9R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */ | |
| 2622 #define CAN_F9R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */ | |
| 2623 #define CAN_F9R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */ | |
| 2624 | |
| 2625 /******************* Bit definition for CAN_F10R1 register ******************/ | |
| 2626 #define CAN_F10R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */ | |
| 2627 #define CAN_F10R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */ | |
| 2628 #define CAN_F10R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */ | |
| 2629 #define CAN_F10R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */ | |
| 2630 #define CAN_F10R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */ | |
| 2631 #define CAN_F10R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */ | |
| 2632 #define CAN_F10R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */ | |
| 2633 #define CAN_F10R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */ | |
| 2634 #define CAN_F10R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */ | |
| 2635 #define CAN_F10R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */ | |
| 2636 #define CAN_F10R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */ | |
| 2637 #define CAN_F10R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */ | |
| 2638 #define CAN_F10R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */ | |
| 2639 #define CAN_F10R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */ | |
| 2640 #define CAN_F10R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */ | |
| 2641 #define CAN_F10R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */ | |
| 2642 #define CAN_F10R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */ | |
| 2643 #define CAN_F10R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */ | |
| 2644 #define CAN_F10R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */ | |
| 2645 #define CAN_F10R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */ | |
| 2646 #define CAN_F10R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */ | |
| 2647 #define CAN_F10R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */ | |
| 2648 #define CAN_F10R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */ | |
| 2649 #define CAN_F10R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */ | |
| 2650 #define CAN_F10R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */ | |
| 2651 #define CAN_F10R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */ | |
| 2652 #define CAN_F10R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */ | |
| 2653 #define CAN_F10R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */ | |
| 2654 #define CAN_F10R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */ | |
| 2655 #define CAN_F10R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */ | |
| 2656 #define CAN_F10R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */ | |
| 2657 #define CAN_F10R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */ | |
| 2658 | |
| 2659 /******************* Bit definition for CAN_F11R1 register ******************/ | |
| 2660 #define CAN_F11R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */ | |
| 2661 #define CAN_F11R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */ | |
| 2662 #define CAN_F11R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */ | |
| 2663 #define CAN_F11R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */ | |
| 2664 #define CAN_F11R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */ | |
| 2665 #define CAN_F11R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */ | |
| 2666 #define CAN_F11R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */ | |
| 2667 #define CAN_F11R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */ | |
| 2668 #define CAN_F11R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */ | |
| 2669 #define CAN_F11R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */ | |
| 2670 #define CAN_F11R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */ | |
| 2671 #define CAN_F11R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */ | |
| 2672 #define CAN_F11R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */ | |
| 2673 #define CAN_F11R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */ | |
| 2674 #define CAN_F11R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */ | |
| 2675 #define CAN_F11R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */ | |
| 2676 #define CAN_F11R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */ | |
| 2677 #define CAN_F11R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */ | |
| 2678 #define CAN_F11R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */ | |
| 2679 #define CAN_F11R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */ | |
| 2680 #define CAN_F11R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */ | |
| 2681 #define CAN_F11R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */ | |
| 2682 #define CAN_F11R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */ | |
| 2683 #define CAN_F11R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */ | |
| 2684 #define CAN_F11R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */ | |
| 2685 #define CAN_F11R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */ | |
| 2686 #define CAN_F11R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */ | |
| 2687 #define CAN_F11R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */ | |
| 2688 #define CAN_F11R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */ | |
| 2689 #define CAN_F11R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */ | |
| 2690 #define CAN_F11R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */ | |
| 2691 #define CAN_F11R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */ | |
| 2692 | |
| 2693 /******************* Bit definition for CAN_F12R1 register ******************/ | |
| 2694 #define CAN_F12R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */ | |
| 2695 #define CAN_F12R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */ | |
| 2696 #define CAN_F12R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */ | |
| 2697 #define CAN_F12R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */ | |
| 2698 #define CAN_F12R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */ | |
| 2699 #define CAN_F12R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */ | |
| 2700 #define CAN_F12R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */ | |
| 2701 #define CAN_F12R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */ | |
| 2702 #define CAN_F12R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */ | |
| 2703 #define CAN_F12R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */ | |
| 2704 #define CAN_F12R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */ | |
| 2705 #define CAN_F12R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */ | |
| 2706 #define CAN_F12R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */ | |
| 2707 #define CAN_F12R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */ | |
| 2708 #define CAN_F12R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */ | |
| 2709 #define CAN_F12R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */ | |
| 2710 #define CAN_F12R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */ | |
| 2711 #define CAN_F12R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */ | |
| 2712 #define CAN_F12R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */ | |
| 2713 #define CAN_F12R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */ | |
| 2714 #define CAN_F12R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */ | |
| 2715 #define CAN_F12R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */ | |
| 2716 #define CAN_F12R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */ | |
| 2717 #define CAN_F12R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */ | |
| 2718 #define CAN_F12R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */ | |
| 2719 #define CAN_F12R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */ | |
| 2720 #define CAN_F12R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */ | |
| 2721 #define CAN_F12R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */ | |
| 2722 #define CAN_F12R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */ | |
| 2723 #define CAN_F12R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */ | |
| 2724 #define CAN_F12R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */ | |
| 2725 #define CAN_F12R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */ | |
| 2726 | |
| 2727 /******************* Bit definition for CAN_F13R1 register ******************/ | |
| 2728 #define CAN_F13R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */ | |
| 2729 #define CAN_F13R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */ | |
| 2730 #define CAN_F13R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */ | |
| 2731 #define CAN_F13R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */ | |
| 2732 #define CAN_F13R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */ | |
| 2733 #define CAN_F13R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */ | |
| 2734 #define CAN_F13R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */ | |
| 2735 #define CAN_F13R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */ | |
| 2736 #define CAN_F13R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */ | |
| 2737 #define CAN_F13R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */ | |
| 2738 #define CAN_F13R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */ | |
| 2739 #define CAN_F13R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */ | |
| 2740 #define CAN_F13R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */ | |
| 2741 #define CAN_F13R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */ | |
| 2742 #define CAN_F13R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */ | |
| 2743 #define CAN_F13R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */ | |
| 2744 #define CAN_F13R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */ | |
| 2745 #define CAN_F13R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */ | |
| 2746 #define CAN_F13R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */ | |
| 2747 #define CAN_F13R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */ | |
| 2748 #define CAN_F13R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */ | |
| 2749 #define CAN_F13R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */ | |
| 2750 #define CAN_F13R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */ | |
| 2751 #define CAN_F13R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */ | |
| 2752 #define CAN_F13R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */ | |
| 2753 #define CAN_F13R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */ | |
| 2754 #define CAN_F13R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */ | |
| 2755 #define CAN_F13R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */ | |
| 2756 #define CAN_F13R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */ | |
| 2757 #define CAN_F13R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */ | |
| 2758 #define CAN_F13R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */ | |
| 2759 #define CAN_F13R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */ | |
| 2760 | |
| 2761 /******************* Bit definition for CAN_F0R2 register *******************/ | |
| 2762 #define CAN_F0R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */ | |
| 2763 #define CAN_F0R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */ | |
| 2764 #define CAN_F0R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */ | |
| 2765 #define CAN_F0R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */ | |
| 2766 #define CAN_F0R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */ | |
| 2767 #define CAN_F0R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */ | |
| 2768 #define CAN_F0R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */ | |
| 2769 #define CAN_F0R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */ | |
| 2770 #define CAN_F0R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */ | |
| 2771 #define CAN_F0R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */ | |
| 2772 #define CAN_F0R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */ | |
| 2773 #define CAN_F0R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */ | |
| 2774 #define CAN_F0R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */ | |
| 2775 #define CAN_F0R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */ | |
| 2776 #define CAN_F0R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */ | |
| 2777 #define CAN_F0R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */ | |
| 2778 #define CAN_F0R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */ | |
| 2779 #define CAN_F0R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */ | |
| 2780 #define CAN_F0R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */ | |
| 2781 #define CAN_F0R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */ | |
| 2782 #define CAN_F0R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */ | |
| 2783 #define CAN_F0R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */ | |
| 2784 #define CAN_F0R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */ | |
| 2785 #define CAN_F0R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */ | |
| 2786 #define CAN_F0R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */ | |
| 2787 #define CAN_F0R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */ | |
| 2788 #define CAN_F0R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */ | |
| 2789 #define CAN_F0R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */ | |
| 2790 #define CAN_F0R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */ | |
| 2791 #define CAN_F0R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */ | |
| 2792 #define CAN_F0R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */ | |
| 2793 #define CAN_F0R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */ | |
| 2794 | |
| 2795 /******************* Bit definition for CAN_F1R2 register *******************/ | |
| 2796 #define CAN_F1R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */ | |
| 2797 #define CAN_F1R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */ | |
| 2798 #define CAN_F1R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */ | |
| 2799 #define CAN_F1R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */ | |
| 2800 #define CAN_F1R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */ | |
| 2801 #define CAN_F1R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */ | |
| 2802 #define CAN_F1R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */ | |
| 2803 #define CAN_F1R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */ | |
| 2804 #define CAN_F1R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */ | |
| 2805 #define CAN_F1R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */ | |
| 2806 #define CAN_F1R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */ | |
| 2807 #define CAN_F1R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */ | |
| 2808 #define CAN_F1R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */ | |
| 2809 #define CAN_F1R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */ | |
| 2810 #define CAN_F1R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */ | |
| 2811 #define CAN_F1R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */ | |
| 2812 #define CAN_F1R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */ | |
| 2813 #define CAN_F1R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */ | |
| 2814 #define CAN_F1R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */ | |
| 2815 #define CAN_F1R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */ | |
| 2816 #define CAN_F1R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */ | |
| 2817 #define CAN_F1R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */ | |
| 2818 #define CAN_F1R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */ | |
| 2819 #define CAN_F1R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */ | |
| 2820 #define CAN_F1R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */ | |
| 2821 #define CAN_F1R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */ | |
| 2822 #define CAN_F1R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */ | |
| 2823 #define CAN_F1R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */ | |
| 2824 #define CAN_F1R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */ | |
| 2825 #define CAN_F1R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */ | |
| 2826 #define CAN_F1R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */ | |
| 2827 #define CAN_F1R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */ | |
| 2828 | |
| 2829 /******************* Bit definition for CAN_F2R2 register *******************/ | |
| 2830 #define CAN_F2R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */ | |
| 2831 #define CAN_F2R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */ | |
| 2832 #define CAN_F2R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */ | |
| 2833 #define CAN_F2R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */ | |
| 2834 #define CAN_F2R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */ | |
| 2835 #define CAN_F2R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */ | |
| 2836 #define CAN_F2R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */ | |
| 2837 #define CAN_F2R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */ | |
| 2838 #define CAN_F2R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */ | |
| 2839 #define CAN_F2R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */ | |
| 2840 #define CAN_F2R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */ | |
| 2841 #define CAN_F2R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */ | |
| 2842 #define CAN_F2R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */ | |
| 2843 #define CAN_F2R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */ | |
| 2844 #define CAN_F2R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */ | |
| 2845 #define CAN_F2R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */ | |
| 2846 #define CAN_F2R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */ | |
| 2847 #define CAN_F2R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */ | |
| 2848 #define CAN_F2R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */ | |
| 2849 #define CAN_F2R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */ | |
| 2850 #define CAN_F2R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */ | |
| 2851 #define CAN_F2R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */ | |
| 2852 #define CAN_F2R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */ | |
| 2853 #define CAN_F2R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */ | |
| 2854 #define CAN_F2R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */ | |
| 2855 #define CAN_F2R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */ | |
| 2856 #define CAN_F2R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */ | |
| 2857 #define CAN_F2R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */ | |
| 2858 #define CAN_F2R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */ | |
| 2859 #define CAN_F2R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */ | |
| 2860 #define CAN_F2R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */ | |
| 2861 #define CAN_F2R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */ | |
| 2862 | |
| 2863 /******************* Bit definition for CAN_F3R2 register *******************/ | |
| 2864 #define CAN_F3R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */ | |
| 2865 #define CAN_F3R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */ | |
| 2866 #define CAN_F3R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */ | |
| 2867 #define CAN_F3R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */ | |
| 2868 #define CAN_F3R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */ | |
| 2869 #define CAN_F3R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */ | |
| 2870 #define CAN_F3R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */ | |
| 2871 #define CAN_F3R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */ | |
| 2872 #define CAN_F3R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */ | |
| 2873 #define CAN_F3R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */ | |
| 2874 #define CAN_F3R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */ | |
| 2875 #define CAN_F3R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */ | |
| 2876 #define CAN_F3R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */ | |
| 2877 #define CAN_F3R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */ | |
| 2878 #define CAN_F3R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */ | |
| 2879 #define CAN_F3R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */ | |
| 2880 #define CAN_F3R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */ | |
| 2881 #define CAN_F3R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */ | |
| 2882 #define CAN_F3R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */ | |
| 2883 #define CAN_F3R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */ | |
| 2884 #define CAN_F3R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */ | |
| 2885 #define CAN_F3R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */ | |
| 2886 #define CAN_F3R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */ | |
| 2887 #define CAN_F3R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */ | |
| 2888 #define CAN_F3R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */ | |
| 2889 #define CAN_F3R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */ | |
| 2890 #define CAN_F3R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */ | |
| 2891 #define CAN_F3R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */ | |
| 2892 #define CAN_F3R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */ | |
| 2893 #define CAN_F3R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */ | |
| 2894 #define CAN_F3R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */ | |
| 2895 #define CAN_F3R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */ | |
| 2896 | |
| 2897 /******************* Bit definition for CAN_F4R2 register *******************/ | |
| 2898 #define CAN_F4R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */ | |
| 2899 #define CAN_F4R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */ | |
| 2900 #define CAN_F4R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */ | |
| 2901 #define CAN_F4R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */ | |
| 2902 #define CAN_F4R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */ | |
| 2903 #define CAN_F4R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */ | |
| 2904 #define CAN_F4R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */ | |
| 2905 #define CAN_F4R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */ | |
| 2906 #define CAN_F4R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */ | |
| 2907 #define CAN_F4R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */ | |
| 2908 #define CAN_F4R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */ | |
| 2909 #define CAN_F4R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */ | |
| 2910 #define CAN_F4R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */ | |
| 2911 #define CAN_F4R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */ | |
| 2912 #define CAN_F4R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */ | |
| 2913 #define CAN_F4R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */ | |
| 2914 #define CAN_F4R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */ | |
| 2915 #define CAN_F4R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */ | |
| 2916 #define CAN_F4R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */ | |
| 2917 #define CAN_F4R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */ | |
| 2918 #define CAN_F4R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */ | |
| 2919 #define CAN_F4R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */ | |
| 2920 #define CAN_F4R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */ | |
| 2921 #define CAN_F4R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */ | |
| 2922 #define CAN_F4R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */ | |
| 2923 #define CAN_F4R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */ | |
| 2924 #define CAN_F4R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */ | |
| 2925 #define CAN_F4R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */ | |
| 2926 #define CAN_F4R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */ | |
| 2927 #define CAN_F4R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */ | |
| 2928 #define CAN_F4R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */ | |
| 2929 #define CAN_F4R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */ | |
| 2930 | |
| 2931 /******************* Bit definition for CAN_F5R2 register *******************/ | |
| 2932 #define CAN_F5R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */ | |
| 2933 #define CAN_F5R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */ | |
| 2934 #define CAN_F5R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */ | |
| 2935 #define CAN_F5R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */ | |
| 2936 #define CAN_F5R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */ | |
| 2937 #define CAN_F5R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */ | |
| 2938 #define CAN_F5R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */ | |
| 2939 #define CAN_F5R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */ | |
| 2940 #define CAN_F5R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */ | |
| 2941 #define CAN_F5R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */ | |
| 2942 #define CAN_F5R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */ | |
| 2943 #define CAN_F5R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */ | |
| 2944 #define CAN_F5R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */ | |
| 2945 #define CAN_F5R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */ | |
| 2946 #define CAN_F5R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */ | |
| 2947 #define CAN_F5R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */ | |
| 2948 #define CAN_F5R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */ | |
| 2949 #define CAN_F5R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */ | |
| 2950 #define CAN_F5R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */ | |
| 2951 #define CAN_F5R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */ | |
| 2952 #define CAN_F5R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */ | |
| 2953 #define CAN_F5R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */ | |
| 2954 #define CAN_F5R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */ | |
| 2955 #define CAN_F5R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */ | |
| 2956 #define CAN_F5R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */ | |
| 2957 #define CAN_F5R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */ | |
| 2958 #define CAN_F5R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */ | |
| 2959 #define CAN_F5R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */ | |
| 2960 #define CAN_F5R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */ | |
| 2961 #define CAN_F5R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */ | |
| 2962 #define CAN_F5R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */ | |
| 2963 #define CAN_F5R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */ | |
| 2964 | |
| 2965 /******************* Bit definition for CAN_F6R2 register *******************/ | |
| 2966 #define CAN_F6R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */ | |
| 2967 #define CAN_F6R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */ | |
| 2968 #define CAN_F6R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */ | |
| 2969 #define CAN_F6R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */ | |
| 2970 #define CAN_F6R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */ | |
| 2971 #define CAN_F6R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */ | |
| 2972 #define CAN_F6R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */ | |
| 2973 #define CAN_F6R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */ | |
| 2974 #define CAN_F6R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */ | |
| 2975 #define CAN_F6R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */ | |
| 2976 #define CAN_F6R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */ | |
| 2977 #define CAN_F6R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */ | |
| 2978 #define CAN_F6R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */ | |
| 2979 #define CAN_F6R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */ | |
| 2980 #define CAN_F6R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */ | |
| 2981 #define CAN_F6R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */ | |
| 2982 #define CAN_F6R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */ | |
| 2983 #define CAN_F6R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */ | |
| 2984 #define CAN_F6R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */ | |
| 2985 #define CAN_F6R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */ | |
| 2986 #define CAN_F6R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */ | |
| 2987 #define CAN_F6R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */ | |
| 2988 #define CAN_F6R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */ | |
| 2989 #define CAN_F6R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */ | |
| 2990 #define CAN_F6R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */ | |
| 2991 #define CAN_F6R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */ | |
| 2992 #define CAN_F6R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */ | |
| 2993 #define CAN_F6R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */ | |
| 2994 #define CAN_F6R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */ | |
| 2995 #define CAN_F6R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */ | |
| 2996 #define CAN_F6R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */ | |
| 2997 #define CAN_F6R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */ | |
| 2998 | |
| 2999 /******************* Bit definition for CAN_F7R2 register *******************/ | |
| 3000 #define CAN_F7R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */ | |
| 3001 #define CAN_F7R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */ | |
| 3002 #define CAN_F7R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */ | |
| 3003 #define CAN_F7R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */ | |
| 3004 #define CAN_F7R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */ | |
| 3005 #define CAN_F7R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */ | |
| 3006 #define CAN_F7R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */ | |
| 3007 #define CAN_F7R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */ | |
| 3008 #define CAN_F7R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */ | |
| 3009 #define CAN_F7R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */ | |
| 3010 #define CAN_F7R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */ | |
| 3011 #define CAN_F7R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */ | |
| 3012 #define CAN_F7R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */ | |
| 3013 #define CAN_F7R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */ | |
| 3014 #define CAN_F7R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */ | |
| 3015 #define CAN_F7R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */ | |
| 3016 #define CAN_F7R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */ | |
| 3017 #define CAN_F7R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */ | |
| 3018 #define CAN_F7R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */ | |
| 3019 #define CAN_F7R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */ | |
| 3020 #define CAN_F7R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */ | |
| 3021 #define CAN_F7R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */ | |
| 3022 #define CAN_F7R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */ | |
| 3023 #define CAN_F7R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */ | |
| 3024 #define CAN_F7R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */ | |
| 3025 #define CAN_F7R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */ | |
| 3026 #define CAN_F7R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */ | |
| 3027 #define CAN_F7R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */ | |
| 3028 #define CAN_F7R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */ | |
| 3029 #define CAN_F7R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */ | |
| 3030 #define CAN_F7R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */ | |
| 3031 #define CAN_F7R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */ | |
| 3032 | |
| 3033 /******************* Bit definition for CAN_F8R2 register *******************/ | |
| 3034 #define CAN_F8R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */ | |
| 3035 #define CAN_F8R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */ | |
| 3036 #define CAN_F8R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */ | |
| 3037 #define CAN_F8R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */ | |
| 3038 #define CAN_F8R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */ | |
| 3039 #define CAN_F8R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */ | |
| 3040 #define CAN_F8R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */ | |
| 3041 #define CAN_F8R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */ | |
| 3042 #define CAN_F8R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */ | |
| 3043 #define CAN_F8R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */ | |
| 3044 #define CAN_F8R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */ | |
| 3045 #define CAN_F8R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */ | |
| 3046 #define CAN_F8R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */ | |
| 3047 #define CAN_F8R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */ | |
| 3048 #define CAN_F8R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */ | |
| 3049 #define CAN_F8R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */ | |
| 3050 #define CAN_F8R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */ | |
| 3051 #define CAN_F8R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */ | |
| 3052 #define CAN_F8R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */ | |
| 3053 #define CAN_F8R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */ | |
| 3054 #define CAN_F8R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */ | |
| 3055 #define CAN_F8R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */ | |
| 3056 #define CAN_F8R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */ | |
| 3057 #define CAN_F8R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */ | |
| 3058 #define CAN_F8R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */ | |
| 3059 #define CAN_F8R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */ | |
| 3060 #define CAN_F8R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */ | |
| 3061 #define CAN_F8R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */ | |
| 3062 #define CAN_F8R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */ | |
| 3063 #define CAN_F8R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */ | |
| 3064 #define CAN_F8R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */ | |
| 3065 #define CAN_F8R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */ | |
| 3066 | |
| 3067 /******************* Bit definition for CAN_F9R2 register *******************/ | |
| 3068 #define CAN_F9R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */ | |
| 3069 #define CAN_F9R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */ | |
| 3070 #define CAN_F9R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */ | |
| 3071 #define CAN_F9R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */ | |
| 3072 #define CAN_F9R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */ | |
| 3073 #define CAN_F9R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */ | |
| 3074 #define CAN_F9R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */ | |
| 3075 #define CAN_F9R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */ | |
| 3076 #define CAN_F9R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */ | |
| 3077 #define CAN_F9R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */ | |
| 3078 #define CAN_F9R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */ | |
| 3079 #define CAN_F9R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */ | |
| 3080 #define CAN_F9R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */ | |
| 3081 #define CAN_F9R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */ | |
| 3082 #define CAN_F9R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */ | |
| 3083 #define CAN_F9R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */ | |
| 3084 #define CAN_F9R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */ | |
| 3085 #define CAN_F9R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */ | |
| 3086 #define CAN_F9R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */ | |
| 3087 #define CAN_F9R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */ | |
| 3088 #define CAN_F9R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */ | |
| 3089 #define CAN_F9R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */ | |
| 3090 #define CAN_F9R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */ | |
| 3091 #define CAN_F9R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */ | |
| 3092 #define CAN_F9R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */ | |
| 3093 #define CAN_F9R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */ | |
| 3094 #define CAN_F9R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */ | |
| 3095 #define CAN_F9R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */ | |
| 3096 #define CAN_F9R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */ | |
| 3097 #define CAN_F9R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */ | |
| 3098 #define CAN_F9R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */ | |
| 3099 #define CAN_F9R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */ | |
| 3100 | |
| 3101 /******************* Bit definition for CAN_F10R2 register ******************/ | |
| 3102 #define CAN_F10R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */ | |
| 3103 #define CAN_F10R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */ | |
| 3104 #define CAN_F10R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */ | |
| 3105 #define CAN_F10R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */ | |
| 3106 #define CAN_F10R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */ | |
| 3107 #define CAN_F10R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */ | |
| 3108 #define CAN_F10R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */ | |
| 3109 #define CAN_F10R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */ | |
| 3110 #define CAN_F10R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */ | |
| 3111 #define CAN_F10R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */ | |
| 3112 #define CAN_F10R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */ | |
| 3113 #define CAN_F10R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */ | |
| 3114 #define CAN_F10R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */ | |
| 3115 #define CAN_F10R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */ | |
| 3116 #define CAN_F10R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */ | |
| 3117 #define CAN_F10R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */ | |
| 3118 #define CAN_F10R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */ | |
| 3119 #define CAN_F10R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */ | |
| 3120 #define CAN_F10R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */ | |
| 3121 #define CAN_F10R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */ | |
| 3122 #define CAN_F10R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */ | |
| 3123 #define CAN_F10R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */ | |
| 3124 #define CAN_F10R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */ | |
| 3125 #define CAN_F10R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */ | |
| 3126 #define CAN_F10R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */ | |
| 3127 #define CAN_F10R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */ | |
| 3128 #define CAN_F10R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */ | |
| 3129 #define CAN_F10R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */ | |
| 3130 #define CAN_F10R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */ | |
| 3131 #define CAN_F10R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */ | |
| 3132 #define CAN_F10R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */ | |
| 3133 #define CAN_F10R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */ | |
| 3134 | |
| 3135 /******************* Bit definition for CAN_F11R2 register ******************/ | |
| 3136 #define CAN_F11R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */ | |
| 3137 #define CAN_F11R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */ | |
| 3138 #define CAN_F11R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */ | |
| 3139 #define CAN_F11R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */ | |
| 3140 #define CAN_F11R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */ | |
| 3141 #define CAN_F11R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */ | |
| 3142 #define CAN_F11R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */ | |
| 3143 #define CAN_F11R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */ | |
| 3144 #define CAN_F11R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */ | |
| 3145 #define CAN_F11R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */ | |
| 3146 #define CAN_F11R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */ | |
| 3147 #define CAN_F11R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */ | |
| 3148 #define CAN_F11R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */ | |
| 3149 #define CAN_F11R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */ | |
| 3150 #define CAN_F11R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */ | |
| 3151 #define CAN_F11R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */ | |
| 3152 #define CAN_F11R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */ | |
| 3153 #define CAN_F11R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */ | |
| 3154 #define CAN_F11R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */ | |
| 3155 #define CAN_F11R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */ | |
| 3156 #define CAN_F11R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */ | |
| 3157 #define CAN_F11R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */ | |
| 3158 #define CAN_F11R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */ | |
| 3159 #define CAN_F11R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */ | |
| 3160 #define CAN_F11R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */ | |
| 3161 #define CAN_F11R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */ | |
| 3162 #define CAN_F11R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */ | |
| 3163 #define CAN_F11R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */ | |
| 3164 #define CAN_F11R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */ | |
| 3165 #define CAN_F11R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */ | |
| 3166 #define CAN_F11R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */ | |
| 3167 #define CAN_F11R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */ | |
| 3168 | |
| 3169 /******************* Bit definition for CAN_F12R2 register ******************/ | |
| 3170 #define CAN_F12R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */ | |
| 3171 #define CAN_F12R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */ | |
| 3172 #define CAN_F12R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */ | |
| 3173 #define CAN_F12R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */ | |
| 3174 #define CAN_F12R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */ | |
| 3175 #define CAN_F12R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */ | |
| 3176 #define CAN_F12R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */ | |
| 3177 #define CAN_F12R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */ | |
| 3178 #define CAN_F12R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */ | |
| 3179 #define CAN_F12R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */ | |
| 3180 #define CAN_F12R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */ | |
| 3181 #define CAN_F12R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */ | |
| 3182 #define CAN_F12R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */ | |
| 3183 #define CAN_F12R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */ | |
| 3184 #define CAN_F12R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */ | |
| 3185 #define CAN_F12R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */ | |
| 3186 #define CAN_F12R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */ | |
| 3187 #define CAN_F12R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */ | |
| 3188 #define CAN_F12R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */ | |
| 3189 #define CAN_F12R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */ | |
| 3190 #define CAN_F12R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */ | |
| 3191 #define CAN_F12R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */ | |
| 3192 #define CAN_F12R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */ | |
| 3193 #define CAN_F12R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */ | |
| 3194 #define CAN_F12R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */ | |
| 3195 #define CAN_F12R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */ | |
| 3196 #define CAN_F12R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */ | |
| 3197 #define CAN_F12R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */ | |
| 3198 #define CAN_F12R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */ | |
| 3199 #define CAN_F12R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */ | |
| 3200 #define CAN_F12R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */ | |
| 3201 #define CAN_F12R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */ | |
| 3202 | |
| 3203 /******************* Bit definition for CAN_F13R2 register ******************/ | |
| 3204 #define CAN_F13R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */ | |
| 3205 #define CAN_F13R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */ | |
| 3206 #define CAN_F13R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */ | |
| 3207 #define CAN_F13R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */ | |
| 3208 #define CAN_F13R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */ | |
| 3209 #define CAN_F13R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */ | |
| 3210 #define CAN_F13R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */ | |
| 3211 #define CAN_F13R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */ | |
| 3212 #define CAN_F13R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */ | |
| 3213 #define CAN_F13R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */ | |
| 3214 #define CAN_F13R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */ | |
| 3215 #define CAN_F13R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */ | |
| 3216 #define CAN_F13R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */ | |
| 3217 #define CAN_F13R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */ | |
| 3218 #define CAN_F13R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */ | |
| 3219 #define CAN_F13R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */ | |
| 3220 #define CAN_F13R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */ | |
| 3221 #define CAN_F13R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */ | |
| 3222 #define CAN_F13R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */ | |
| 3223 #define CAN_F13R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */ | |
| 3224 #define CAN_F13R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */ | |
| 3225 #define CAN_F13R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */ | |
| 3226 #define CAN_F13R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */ | |
| 3227 #define CAN_F13R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */ | |
| 3228 #define CAN_F13R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */ | |
| 3229 #define CAN_F13R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */ | |
| 3230 #define CAN_F13R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */ | |
| 3231 #define CAN_F13R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */ | |
| 3232 #define CAN_F13R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */ | |
| 3233 #define CAN_F13R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */ | |
| 3234 #define CAN_F13R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */ | |
| 3235 #define CAN_F13R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */ | |
| 3236 | |
| 3237 /******************************************************************************/ | |
| 3238 /* */ | |
| 3239 /* CRC calculation unit */ | |
| 3240 /* */ | |
| 3241 /******************************************************************************/ | |
| 3242 /******************* Bit definition for CRC_DR register *********************/ | |
| 3243 #define CRC_DR_DR ((uint32_t)0xFFFFFFFFU) /*!< Data register bits */ | |
| 3244 | |
| 3245 /******************* Bit definition for CRC_IDR register ********************/ | |
| 3246 #define CRC_IDR_IDR ((uint8_t)0xFFU) /*!< General-purpose 8-bit data register bits */ | |
| 3247 | |
| 3248 /******************** Bit definition for CRC_CR register ********************/ | |
| 3249 #define CRC_CR_RESET ((uint32_t)0x00000001U) /*!< RESET the CRC computation unit bit */ | |
| 3250 #define CRC_CR_POLYSIZE ((uint32_t)0x00000018U) /*!< Polynomial size bits */ | |
| 3251 #define CRC_CR_POLYSIZE_0 ((uint32_t)0x00000008U) /*!< Polynomial size bit 0 */ | |
| 3252 #define CRC_CR_POLYSIZE_1 ((uint32_t)0x00000010U) /*!< Polynomial size bit 1 */ | |
| 3253 #define CRC_CR_REV_IN ((uint32_t)0x00000060U) /*!< REV_IN Reverse Input Data bits */ | |
| 3254 #define CRC_CR_REV_IN_0 ((uint32_t)0x00000020U) /*!< Bit 0 */ | |
| 3255 #define CRC_CR_REV_IN_1 ((uint32_t)0x00000040U) /*!< Bit 1 */ | |
| 3256 #define CRC_CR_REV_OUT ((uint32_t)0x00000080U) /*!< REV_OUT Reverse Output Data bits */ | |
| 3257 | |
| 3258 /******************* Bit definition for CRC_INIT register *******************/ | |
| 3259 #define CRC_INIT_INIT ((uint32_t)0xFFFFFFFFU) /*!< Initial CRC value bits */ | |
| 3260 | |
| 3261 /******************* Bit definition for CRC_POL register ********************/ | |
| 3262 #define CRC_POL_POL ((uint32_t)0xFFFFFFFFU) /*!< Coefficients of the polynomial */ | |
| 3263 | |
| 3264 /******************************************************************************/ | |
| 3265 /* */ | |
| 3266 /* CRS Clock Recovery System */ | |
| 3267 /******************************************************************************/ | |
| 3268 | |
| 3269 /******************* Bit definition for CRS_CR register *********************/ | |
| 3270 #define CRS_CR_SYNCOKIE ((uint32_t)0x00000001U) /*!< SYNC event OK interrupt enable */ | |
| 3271 #define CRS_CR_SYNCWARNIE ((uint32_t)0x00000002U) /*!< SYNC warning interrupt enable */ | |
| 3272 #define CRS_CR_ERRIE ((uint32_t)0x00000004U) /*!< SYNC error or trimming error interrupt enable */ | |
| 3273 #define CRS_CR_ESYNCIE ((uint32_t)0x00000008U) /*!< Expected SYNC interrupt enable */ | |
| 3274 #define CRS_CR_CEN ((uint32_t)0x00000020U) /*!< Frequency error counter enable */ | |
| 3275 #define CRS_CR_AUTOTRIMEN ((uint32_t)0x00000040U) /*!< Automatic trimming enable */ | |
| 3276 #define CRS_CR_SWSYNC ((uint32_t)0x00000080U) /*!< Generate software SYNC event */ | |
| 3277 #define CRS_CR_TRIM ((uint32_t)0x00003F00U) /*!< HSI48 oscillator smooth trimming */ | |
| 3278 | |
| 3279 /******************* Bit definition for CRS_CFGR register *********************/ | |
| 3280 #define CRS_CFGR_RELOAD ((uint32_t)0x0000FFFFU) /*!< Counter reload value */ | |
| 3281 #define CRS_CFGR_FELIM ((uint32_t)0x00FF0000U) /*!< Frequency error limit */ | |
| 3282 | |
| 3283 #define CRS_CFGR_SYNCDIV ((uint32_t)0x07000000U) /*!< SYNC divider */ | |
| 3284 #define CRS_CFGR_SYNCDIV_0 ((uint32_t)0x01000000U) /*!< SYNC divider bit 0 */ | |
| 3285 #define CRS_CFGR_SYNCDIV_1 ((uint32_t)0x02000000U) /*!< SYNC divider bit 1 */ | |
| 3286 #define CRS_CFGR_SYNCDIV_2 ((uint32_t)0x04000000U) /*!< SYNC divider bit 2 */ | |
| 3287 | |
| 3288 #define CRS_CFGR_SYNCSRC ((uint32_t)0x30000000U) /*!< SYNC signal source selection */ | |
| 3289 #define CRS_CFGR_SYNCSRC_0 ((uint32_t)0x10000000U) /*!< SYNC signal source selection bit 0 */ | |
| 3290 #define CRS_CFGR_SYNCSRC_1 ((uint32_t)0x20000000U) /*!< SYNC signal source selection bit 1 */ | |
| 3291 | |
| 3292 #define CRS_CFGR_SYNCPOL ((uint32_t)0x80000000U) /*!< SYNC polarity selection */ | |
| 3293 | |
| 3294 /******************* Bit definition for CRS_ISR register *********************/ | |
| 3295 #define CRS_ISR_SYNCOKF ((uint32_t)0x00000001U) /*!< SYNC event OK flag */ | |
| 3296 #define CRS_ISR_SYNCWARNF ((uint32_t)0x00000002U) /*!< SYNC warning flag */ | |
| 3297 #define CRS_ISR_ERRF ((uint32_t)0x00000004U) /*!< Error flag */ | |
| 3298 #define CRS_ISR_ESYNCF ((uint32_t)0x00000008U) /*!< Expected SYNC flag */ | |
| 3299 #define CRS_ISR_SYNCERR ((uint32_t)0x00000100U) /*!< SYNC error */ | |
| 3300 #define CRS_ISR_SYNCMISS ((uint32_t)0x00000200U) /*!< SYNC missed */ | |
| 3301 #define CRS_ISR_TRIMOVF ((uint32_t)0x00000400U) /*!< Trimming overflow or underflow */ | |
| 3302 #define CRS_ISR_FEDIR ((uint32_t)0x00008000U) /*!< Frequency error direction */ | |
| 3303 #define CRS_ISR_FECAP ((uint32_t)0xFFFF0000U) /*!< Frequency error capture */ | |
| 3304 | |
| 3305 /******************* Bit definition for CRS_ICR register *********************/ | |
| 3306 #define CRS_ICR_SYNCOKC ((uint32_t)0x00000001U) /*!< SYNC event OK clear flag */ | |
| 3307 #define CRS_ICR_SYNCWARNC ((uint32_t)0x00000002U) /*!< SYNC warning clear flag */ | |
| 3308 #define CRS_ICR_ERRC ((uint32_t)0x00000004U) /*!< Error clear flag */ | |
| 3309 #define CRS_ICR_ESYNCC ((uint32_t)0x00000008U) /*!< Expected SYNC clear flag */ | |
| 3310 | |
| 3311 /******************************************************************************/ | |
| 3312 /* */ | |
| 3313 /* Digital to Analog Converter */ | |
| 3314 /* */ | |
| 3315 /******************************************************************************/ | |
| 3316 /******************** Bit definition for DAC_CR register ********************/ | |
| 3317 #define DAC_CR_EN1 ((uint32_t)0x00000001U) /*!<DAC channel1 enable */ | |
| 3318 #define DAC_CR_TEN1 ((uint32_t)0x00000004U) /*!<DAC channel1 Trigger enable */ | |
| 3319 | |
| 3320 #define DAC_CR_TSEL1 ((uint32_t)0x00000038U) /*!<TSEL1[2:0] (DAC channel1 Trigger selection) */ | |
| 3321 #define DAC_CR_TSEL1_0 ((uint32_t)0x00000008U) /*!<Bit 0 */ | |
| 3322 #define DAC_CR_TSEL1_1 ((uint32_t)0x00000010U) /*!<Bit 1 */ | |
| 3323 #define DAC_CR_TSEL1_2 ((uint32_t)0x00000020U) /*!<Bit 2 */ | |
| 3324 | |
| 3325 #define DAC_CR_WAVE1 ((uint32_t)0x000000C0U) /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */ | |
| 3326 #define DAC_CR_WAVE1_0 ((uint32_t)0x00000040U) /*!<Bit 0 */ | |
| 3327 #define DAC_CR_WAVE1_1 ((uint32_t)0x00000080U) /*!<Bit 1 */ | |
| 3328 | |
| 3329 #define DAC_CR_MAMP1 ((uint32_t)0x00000F00U) /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */ | |
| 3330 #define DAC_CR_MAMP1_0 ((uint32_t)0x00000100U) /*!<Bit 0 */ | |
| 3331 #define DAC_CR_MAMP1_1 ((uint32_t)0x00000200U) /*!<Bit 1 */ | |
| 3332 #define DAC_CR_MAMP1_2 ((uint32_t)0x00000400U) /*!<Bit 2 */ | |
| 3333 #define DAC_CR_MAMP1_3 ((uint32_t)0x00000800U) /*!<Bit 3 */ | |
| 3334 | |
| 3335 #define DAC_CR_DMAEN1 ((uint32_t)0x00001000U) /*!<DAC channel1 DMA enable */ | |
| 3336 #define DAC_CR_DMAUDRIE1 ((uint32_t)0x00002000U) /*!<DAC channel 1 DMA underrun interrupt enable >*/ | |
| 3337 #define DAC_CR_CEN1 ((uint32_t)0x00004000U) /*!<DAC channel 1 calibration enable >*/ | |
| 3338 | |
| 3339 #define DAC_CR_EN2 ((uint32_t)0x00010000U) /*!<DAC channel2 enable */ | |
| 3340 #define DAC_CR_TEN2 ((uint32_t)0x00040000U) /*!<DAC channel2 Trigger enable */ | |
| 3341 | |
| 3342 #define DAC_CR_TSEL2 ((uint32_t)0x00380000U) /*!<TSEL2[2:0] (DAC channel2 Trigger selection) */ | |
| 3343 #define DAC_CR_TSEL2_0 ((uint32_t)0x00080000U) /*!<Bit 0 */ | |
| 3344 #define DAC_CR_TSEL2_1 ((uint32_t)0x00100000U) /*!<Bit 1 */ | |
| 3345 #define DAC_CR_TSEL2_2 ((uint32_t)0x00200000U) /*!<Bit 2 */ | |
| 3346 | |
| 3347 #define DAC_CR_WAVE2 ((uint32_t)0x00C00000U) /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */ | |
| 3348 #define DAC_CR_WAVE2_0 ((uint32_t)0x00400000U) /*!<Bit 0 */ | |
| 3349 #define DAC_CR_WAVE2_1 ((uint32_t)0x00800000U) /*!<Bit 1 */ | |
| 3350 | |
| 3351 #define DAC_CR_MAMP2 ((uint32_t)0x0F000000U) /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */ | |
| 3352 #define DAC_CR_MAMP2_0 ((uint32_t)0x01000000U) /*!<Bit 0 */ | |
| 3353 #define DAC_CR_MAMP2_1 ((uint32_t)0x02000000U) /*!<Bit 1 */ | |
| 3354 #define DAC_CR_MAMP2_2 ((uint32_t)0x04000000U) /*!<Bit 2 */ | |
| 3355 #define DAC_CR_MAMP2_3 ((uint32_t)0x08000000U) /*!<Bit 3 */ | |
| 3356 | |
| 3357 #define DAC_CR_DMAEN2 ((uint32_t)0x10000000U) /*!<DAC channel2 DMA enabled */ | |
| 3358 #define DAC_CR_DMAUDRIE2 ((uint32_t)0x20000000U) /*!<DAC channel2 DMA underrun interrupt enable >*/ | |
| 3359 #define DAC_CR_CEN2 ((uint32_t)0x40000000U) /*!<DAC channel2 calibration enable >*/ | |
| 3360 | |
| 3361 /***************** Bit definition for DAC_SWTRIGR register ******************/ | |
| 3362 #define DAC_SWTRIGR_SWTRIG1 ((uint32_t)0x00000001U) /*!<DAC channel1 software trigger */ | |
| 3363 #define DAC_SWTRIGR_SWTRIG2 ((uint32_t)0x00000002U) /*!<DAC channel2 software trigger */ | |
| 3364 | |
| 3365 /***************** Bit definition for DAC_DHR12R1 register ******************/ | |
| 3366 #define DAC_DHR12R1_DACC1DHR ((uint32_t)0x00000FFFU) /*!<DAC channel1 12-bit Right aligned data */ | |
| 3367 | |
| 3368 /***************** Bit definition for DAC_DHR12L1 register ******************/ | |
| 3369 #define DAC_DHR12L1_DACC1DHR ((uint32_t)0x0000FFF0U) /*!<DAC channel1 12-bit Left aligned data */ | |
| 3370 | |
| 3371 /****************** Bit definition for DAC_DHR8R1 register ******************/ | |
| 3372 #define DAC_DHR8R1_DACC1DHR ((uint32_t)0x000000FFU) /*!<DAC channel1 8-bit Right aligned data */ | |
| 3373 | |
| 3374 /***************** Bit definition for DAC_DHR12R2 register ******************/ | |
| 3375 #define DAC_DHR12R2_DACC2DHR ((uint32_t)0x00000FFFU) /*!<DAC channel2 12-bit Right aligned data */ | |
| 3376 | |
| 3377 /***************** Bit definition for DAC_DHR12L2 register ******************/ | |
| 3378 #define DAC_DHR12L2_DACC2DHR ((uint32_t)0x0000FFF0U) /*!<DAC channel2 12-bit Left aligned data */ | |
| 3379 | |
| 3380 /****************** Bit definition for DAC_DHR8R2 register ******************/ | |
| 3381 #define DAC_DHR8R2_DACC2DHR ((uint32_t)0x000000FFU) /*!<DAC channel2 8-bit Right aligned data */ | |
| 3382 | |
| 3383 /***************** Bit definition for DAC_DHR12RD register ******************/ | |
| 3384 #define DAC_DHR12RD_DACC1DHR ((uint32_t)0x00000FFFU) /*!<DAC channel1 12-bit Right aligned data */ | |
| 3385 #define DAC_DHR12RD_DACC2DHR ((uint32_t)0x0FFF0000U) /*!<DAC channel2 12-bit Right aligned data */ | |
| 3386 | |
| 3387 /***************** Bit definition for DAC_DHR12LD register ******************/ | |
| 3388 #define DAC_DHR12LD_DACC1DHR ((uint32_t)0x0000FFF0U) /*!<DAC channel1 12-bit Left aligned data */ | |
| 3389 #define DAC_DHR12LD_DACC2DHR ((uint32_t)0xFFF00000U) /*!<DAC channel2 12-bit Left aligned data */ | |
| 3390 | |
| 3391 /****************** Bit definition for DAC_DHR8RD register ******************/ | |
| 3392 #define DAC_DHR8RD_DACC1DHR ((uint32_t)0x000000FFU) /*!<DAC channel1 8-bit Right aligned data */ | |
| 3393 #define DAC_DHR8RD_DACC2DHR ((uint32_t)0x0000FF00U) /*!<DAC channel2 8-bit Right aligned data */ | |
| 3394 | |
| 3395 /******************* Bit definition for DAC_DOR1 register *******************/ | |
| 3396 #define DAC_DOR1_DACC1DOR ((uint32_t)0x00000FFFU) /*!<DAC channel1 data output */ | |
| 3397 | |
| 3398 /******************* Bit definition for DAC_DOR2 register *******************/ | |
| 3399 #define DAC_DOR2_DACC2DOR ((uint32_t)0x00000FFFU) /*!<DAC channel2 data output */ | |
| 3400 | |
| 3401 /******************** Bit definition for DAC_SR register ********************/ | |
| 3402 #define DAC_SR_DMAUDR1 ((uint32_t)0x00002000U) /*!<DAC channel1 DMA underrun flag */ | |
| 3403 #define DAC_SR_CAL_FLAG1 ((uint32_t)0x00004000U) /*!<DAC channel1 calibration offset status */ | |
| 3404 #define DAC_SR_BWST1 ((uint32_t)0x20008000U) /*!<DAC channel1 busy writing sample time flag */ | |
| 3405 | |
| 3406 #define DAC_SR_DMAUDR2 ((uint32_t)0x20000000U) /*!<DAC channel2 DMA underrun flag */ | |
| 3407 #define DAC_SR_CAL_FLAG2 ((uint32_t)0x40000000U) /*!<DAC channel2 calibration offset status */ | |
| 3408 #define DAC_SR_BWST2 ((uint32_t)0x80000000U) /*!<DAC channel2 busy writing sample time flag */ | |
| 3409 | |
| 3410 /******************* Bit definition for DAC_CCR register ********************/ | |
| 3411 #define DAC_CCR_OTRIM1 ((uint32_t)0x0000001FU) /*!<DAC channel1 offset trimming value */ | |
| 3412 #define DAC_CCR_OTRIM2 ((uint32_t)0x001F0000U) /*!<DAC channel2 offset trimming value */ | |
| 3413 | |
| 3414 /******************* Bit definition for DAC_MCR register *******************/ | |
| 3415 #define DAC_MCR_MODE1 ((uint32_t)0x00000007U) /*!<MODE1[2:0] (DAC channel1 mode) */ | |
| 3416 #define DAC_MCR_MODE1_0 ((uint32_t)0x00000001U) /*!<Bit 0 */ | |
| 3417 #define DAC_MCR_MODE1_1 ((uint32_t)0x00000002U) /*!<Bit 1 */ | |
| 3418 #define DAC_MCR_MODE1_2 ((uint32_t)0x00000004U) /*!<Bit 2 */ | |
| 3419 | |
| 3420 #define DAC_MCR_MODE2 ((uint32_t)0x00070000U) /*!<MODE2[2:0] (DAC channel2 mode) */ | |
| 3421 #define DAC_MCR_MODE2_0 ((uint32_t)0x00010000U) /*!<Bit 0 */ | |
| 3422 #define DAC_MCR_MODE2_1 ((uint32_t)0x00020000U) /*!<Bit 1 */ | |
| 3423 #define DAC_MCR_MODE2_2 ((uint32_t)0x00040000U) /*!<Bit 2 */ | |
| 3424 | |
| 3425 /****************** Bit definition for DAC_SHSR1 register ******************/ | |
| 3426 #define DAC_SHSR1_TSAMPLE1 ((uint32_t)0x000003FFU) /*!<DAC channel1 sample time */ | |
| 3427 | |
| 3428 /****************** Bit definition for DAC_SHSR2 register ******************/ | |
| 3429 #define DAC_SHSR2_TSAMPLE2 ((uint32_t)0x000003FFU) /*!<DAC channel2 sample time */ | |
| 3430 | |
| 3431 /****************** Bit definition for DAC_SHHR register ******************/ | |
| 3432 #define DAC_SHHR_THOLD1 ((uint32_t)0x000003FFU) /*!<DAC channel1 hold time */ | |
| 3433 #define DAC_SHHR_THOLD2 ((uint32_t)0x03FF0000U) /*!<DAC channel2 hold time */ | |
| 3434 | |
| 3435 /****************** Bit definition for DAC_SHRR register ******************/ | |
| 3436 #define DAC_SHRR_TREFRESH1 ((uint32_t)0x000000FFU) /*!<DAC channel1 refresh time */ | |
| 3437 #define DAC_SHRR_TREFRESH2 ((uint32_t)0x00FF0000U) /*!<DAC channel2 refresh time */ | |
| 3438 | |
| 3439 | |
| 3440 | |
| 3441 /******************************************************************************/ | |
| 3442 /* */ | |
| 3443 /* DMA Controller (DMA) */ | |
| 3444 /* */ | |
| 3445 /******************************************************************************/ | |
| 3446 | |
| 3447 /******************* Bit definition for DMA_ISR register ********************/ | |
| 3448 #define DMA_ISR_GIF1 ((uint32_t)0x00000001U) /*!< Channel 1 Global interrupt flag */ | |
| 3449 #define DMA_ISR_TCIF1 ((uint32_t)0x00000002U) /*!< Channel 1 Transfer Complete flag */ | |
| 3450 #define DMA_ISR_HTIF1 ((uint32_t)0x00000004U) /*!< Channel 1 Half Transfer flag */ | |
| 3451 #define DMA_ISR_TEIF1 ((uint32_t)0x00000008U) /*!< Channel 1 Transfer Error flag */ | |
| 3452 #define DMA_ISR_GIF2 ((uint32_t)0x00000010U) /*!< Channel 2 Global interrupt flag */ | |
| 3453 #define DMA_ISR_TCIF2 ((uint32_t)0x00000020U) /*!< Channel 2 Transfer Complete flag */ | |
| 3454 #define DMA_ISR_HTIF2 ((uint32_t)0x00000040U) /*!< Channel 2 Half Transfer flag */ | |
| 3455 #define DMA_ISR_TEIF2 ((uint32_t)0x00000080U) /*!< Channel 2 Transfer Error flag */ | |
| 3456 #define DMA_ISR_GIF3 ((uint32_t)0x00000100U) /*!< Channel 3 Global interrupt flag */ | |
| 3457 #define DMA_ISR_TCIF3 ((uint32_t)0x00000200U) /*!< Channel 3 Transfer Complete flag */ | |
| 3458 #define DMA_ISR_HTIF3 ((uint32_t)0x00000400U) /*!< Channel 3 Half Transfer flag */ | |
| 3459 #define DMA_ISR_TEIF3 ((uint32_t)0x00000800U) /*!< Channel 3 Transfer Error flag */ | |
| 3460 #define DMA_ISR_GIF4 ((uint32_t)0x00001000U) /*!< Channel 4 Global interrupt flag */ | |
| 3461 #define DMA_ISR_TCIF4 ((uint32_t)0x00002000U) /*!< Channel 4 Transfer Complete flag */ | |
| 3462 #define DMA_ISR_HTIF4 ((uint32_t)0x00004000U) /*!< Channel 4 Half Transfer flag */ | |
| 3463 #define DMA_ISR_TEIF4 ((uint32_t)0x00008000U) /*!< Channel 4 Transfer Error flag */ | |
| 3464 #define DMA_ISR_GIF5 ((uint32_t)0x00010000U) /*!< Channel 5 Global interrupt flag */ | |
| 3465 #define DMA_ISR_TCIF5 ((uint32_t)0x00020000U) /*!< Channel 5 Transfer Complete flag */ | |
| 3466 #define DMA_ISR_HTIF5 ((uint32_t)0x00040000U) /*!< Channel 5 Half Transfer flag */ | |
| 3467 #define DMA_ISR_TEIF5 ((uint32_t)0x00080000U) /*!< Channel 5 Transfer Error flag */ | |
| 3468 #define DMA_ISR_GIF6 ((uint32_t)0x00100000U) /*!< Channel 6 Global interrupt flag */ | |
| 3469 #define DMA_ISR_TCIF6 ((uint32_t)0x00200000U) /*!< Channel 6 Transfer Complete flag */ | |
| 3470 #define DMA_ISR_HTIF6 ((uint32_t)0x00400000U) /*!< Channel 6 Half Transfer flag */ | |
| 3471 #define DMA_ISR_TEIF6 ((uint32_t)0x00800000U) /*!< Channel 6 Transfer Error flag */ | |
| 3472 #define DMA_ISR_GIF7 ((uint32_t)0x01000000U) /*!< Channel 7 Global interrupt flag */ | |
| 3473 #define DMA_ISR_TCIF7 ((uint32_t)0x02000000U) /*!< Channel 7 Transfer Complete flag */ | |
| 3474 #define DMA_ISR_HTIF7 ((uint32_t)0x04000000U) /*!< Channel 7 Half Transfer flag */ | |
| 3475 #define DMA_ISR_TEIF7 ((uint32_t)0x08000000U) /*!< Channel 7 Transfer Error flag */ | |
| 3476 | |
| 3477 /******************* Bit definition for DMA_IFCR register *******************/ | |
| 3478 #define DMA_IFCR_CGIF1 ((uint32_t)0x00000001U) /*!< Channel 1 Global interrupt clearr */ | |
| 3479 #define DMA_IFCR_CTCIF1 ((uint32_t)0x00000002U) /*!< Channel 1 Transfer Complete clear */ | |
| 3480 #define DMA_IFCR_CHTIF1 ((uint32_t)0x00000004U) /*!< Channel 1 Half Transfer clear */ | |
| 3481 #define DMA_IFCR_CTEIF1 ((uint32_t)0x00000008U) /*!< Channel 1 Transfer Error clear */ | |
| 3482 #define DMA_IFCR_CGIF2 ((uint32_t)0x00000010U) /*!< Channel 2 Global interrupt clear */ | |
| 3483 #define DMA_IFCR_CTCIF2 ((uint32_t)0x00000020U) /*!< Channel 2 Transfer Complete clear */ | |
| 3484 #define DMA_IFCR_CHTIF2 ((uint32_t)0x00000040U) /*!< Channel 2 Half Transfer clear */ | |
| 3485 #define DMA_IFCR_CTEIF2 ((uint32_t)0x00000080U) /*!< Channel 2 Transfer Error clear */ | |
| 3486 #define DMA_IFCR_CGIF3 ((uint32_t)0x00000100U) /*!< Channel 3 Global interrupt clear */ | |
| 3487 #define DMA_IFCR_CTCIF3 ((uint32_t)0x00000200U) /*!< Channel 3 Transfer Complete clear */ | |
| 3488 #define DMA_IFCR_CHTIF3 ((uint32_t)0x00000400U) /*!< Channel 3 Half Transfer clear */ | |
| 3489 #define DMA_IFCR_CTEIF3 ((uint32_t)0x00000800U) /*!< Channel 3 Transfer Error clear */ | |
| 3490 #define DMA_IFCR_CGIF4 ((uint32_t)0x00001000U) /*!< Channel 4 Global interrupt clear */ | |
| 3491 #define DMA_IFCR_CTCIF4 ((uint32_t)0x00002000U) /*!< Channel 4 Transfer Complete clear */ | |
| 3492 #define DMA_IFCR_CHTIF4 ((uint32_t)0x00004000U) /*!< Channel 4 Half Transfer clear */ | |
| 3493 #define DMA_IFCR_CTEIF4 ((uint32_t)0x00008000U) /*!< Channel 4 Transfer Error clear */ | |
| 3494 #define DMA_IFCR_CGIF5 ((uint32_t)0x00010000U) /*!< Channel 5 Global interrupt clear */ | |
| 3495 #define DMA_IFCR_CTCIF5 ((uint32_t)0x00020000U) /*!< Channel 5 Transfer Complete clear */ | |
| 3496 #define DMA_IFCR_CHTIF5 ((uint32_t)0x00040000U) /*!< Channel 5 Half Transfer clear */ | |
| 3497 #define DMA_IFCR_CTEIF5 ((uint32_t)0x00080000U) /*!< Channel 5 Transfer Error clear */ | |
| 3498 #define DMA_IFCR_CGIF6 ((uint32_t)0x00100000U) /*!< Channel 6 Global interrupt clear */ | |
| 3499 #define DMA_IFCR_CTCIF6 ((uint32_t)0x00200000U) /*!< Channel 6 Transfer Complete clear */ | |
| 3500 #define DMA_IFCR_CHTIF6 ((uint32_t)0x00400000U) /*!< Channel 6 Half Transfer clear */ | |
| 3501 #define DMA_IFCR_CTEIF6 ((uint32_t)0x00800000U) /*!< Channel 6 Transfer Error clear */ | |
| 3502 #define DMA_IFCR_CGIF7 ((uint32_t)0x01000000U) /*!< Channel 7 Global interrupt clear */ | |
| 3503 #define DMA_IFCR_CTCIF7 ((uint32_t)0x02000000U) /*!< Channel 7 Transfer Complete clear */ | |
| 3504 #define DMA_IFCR_CHTIF7 ((uint32_t)0x04000000U) /*!< Channel 7 Half Transfer clear */ | |
| 3505 #define DMA_IFCR_CTEIF7 ((uint32_t)0x08000000U) /*!< Channel 7 Transfer Error clear */ | |
| 3506 | |
| 3507 /******************* Bit definition for DMA_CCR register ********************/ | |
| 3508 #define DMA_CCR_EN ((uint32_t)0x00000001U) /*!< Channel enable */ | |
| 3509 #define DMA_CCR_TCIE ((uint32_t)0x00000002U) /*!< Transfer complete interrupt enable */ | |
| 3510 #define DMA_CCR_HTIE ((uint32_t)0x00000004U) /*!< Half Transfer interrupt enable */ | |
| 3511 #define DMA_CCR_TEIE ((uint32_t)0x00000008U) /*!< Transfer error interrupt enable */ | |
| 3512 #define DMA_CCR_DIR ((uint32_t)0x00000010U) /*!< Data transfer direction */ | |
| 3513 #define DMA_CCR_CIRC ((uint32_t)0x00000020U) /*!< Circular mode */ | |
| 3514 #define DMA_CCR_PINC ((uint32_t)0x00000040U) /*!< Peripheral increment mode */ | |
| 3515 #define DMA_CCR_MINC ((uint32_t)0x00000080U) /*!< Memory increment mode */ | |
| 3516 | |
| 3517 #define DMA_CCR_PSIZE ((uint32_t)0x00000300U) /*!< PSIZE[1:0] bits (Peripheral size) */ | |
| 3518 #define DMA_CCR_PSIZE_0 ((uint32_t)0x00000100U) /*!< Bit 0 */ | |
| 3519 #define DMA_CCR_PSIZE_1 ((uint32_t)0x00000200U) /*!< Bit 1 */ | |
| 3520 | |
| 3521 #define DMA_CCR_MSIZE ((uint32_t)0x00000C00U) /*!< MSIZE[1:0] bits (Memory size) */ | |
| 3522 #define DMA_CCR_MSIZE_0 ((uint32_t)0x00000400U) /*!< Bit 0 */ | |
| 3523 #define DMA_CCR_MSIZE_1 ((uint32_t)0x00000800U) /*!< Bit 1 */ | |
| 3524 | |
| 3525 #define DMA_CCR_PL ((uint32_t)0x00003000U) /*!< PL[1:0] bits(Channel Priority level)*/ | |
| 3526 #define DMA_CCR_PL_0 ((uint32_t)0x00001000U) /*!< Bit 0 */ | |
| 3527 #define DMA_CCR_PL_1 ((uint32_t)0x00002000U) /*!< Bit 1 */ | |
| 3528 | |
| 3529 #define DMA_CCR_MEM2MEM ((uint32_t)0x00004000U) /*!< Memory to memory mode */ | |
| 3530 | |
| 3531 /****************** Bit definition for DMA_CNDTR register *******************/ | |
| 3532 #define DMA_CNDTR_NDT ((uint32_t)0x0000FFFFU) /*!< Number of data to Transfer */ | |
| 3533 | |
| 3534 /****************** Bit definition for DMA_CPAR register ********************/ | |
| 3535 #define DMA_CPAR_PA ((uint32_t)0xFFFFFFFFU) /*!< Peripheral Address */ | |
| 3536 | |
| 3537 /****************** Bit definition for DMA_CMAR register ********************/ | |
| 3538 #define DMA_CMAR_MA ((uint32_t)0xFFFFFFFFU) /*!< Memory Address */ | |
| 3539 | |
| 3540 | |
| 3541 /******************* Bit definition for DMA_CSELR register *******************/ | |
| 3542 #define DMA_CSELR_C1S ((uint32_t)0x0000000FU) /*!< Channel 1 Selection */ | |
| 3543 #define DMA_CSELR_C2S ((uint32_t)0x000000F0U) /*!< Channel 2 Selection */ | |
| 3544 #define DMA_CSELR_C3S ((uint32_t)0x00000F00U) /*!< Channel 3 Selection */ | |
| 3545 #define DMA_CSELR_C4S ((uint32_t)0x0000F000U) /*!< Channel 4 Selection */ | |
| 3546 #define DMA_CSELR_C5S ((uint32_t)0x000F0000U) /*!< Channel 5 Selection */ | |
| 3547 #define DMA_CSELR_C6S ((uint32_t)0x00F00000U) /*!< Channel 6 Selection */ | |
| 3548 #define DMA_CSELR_C7S ((uint32_t)0x0F000000U) /*!< Channel 7 Selection */ | |
| 3549 | |
| 3550 | |
| 3551 /******************************************************************************/ | |
| 3552 /* */ | |
| 3553 /* External Interrupt/Event Controller */ | |
| 3554 /* */ | |
| 3555 /******************************************************************************/ | |
| 3556 /******************* Bit definition for EXTI_IMR1 register ******************/ | |
| 3557 #define EXTI_IMR1_IM0 ((uint32_t)0x00000001U) /*!< Interrupt Mask on line 0 */ | |
| 3558 #define EXTI_IMR1_IM1 ((uint32_t)0x00000002U) /*!< Interrupt Mask on line 1 */ | |
| 3559 #define EXTI_IMR1_IM2 ((uint32_t)0x00000004U) /*!< Interrupt Mask on line 2 */ | |
| 3560 #define EXTI_IMR1_IM3 ((uint32_t)0x00000008U) /*!< Interrupt Mask on line 3 */ | |
| 3561 #define EXTI_IMR1_IM4 ((uint32_t)0x00000010U) /*!< Interrupt Mask on line 4 */ | |
| 3562 #define EXTI_IMR1_IM5 ((uint32_t)0x00000020U) /*!< Interrupt Mask on line 5 */ | |
| 3563 #define EXTI_IMR1_IM6 ((uint32_t)0x00000040U) /*!< Interrupt Mask on line 6 */ | |
| 3564 #define EXTI_IMR1_IM7 ((uint32_t)0x00000080U) /*!< Interrupt Mask on line 7 */ | |
| 3565 #define EXTI_IMR1_IM8 ((uint32_t)0x00000100U) /*!< Interrupt Mask on line 8 */ | |
| 3566 #define EXTI_IMR1_IM9 ((uint32_t)0x00000200U) /*!< Interrupt Mask on line 9 */ | |
| 3567 #define EXTI_IMR1_IM10 ((uint32_t)0x00000400U) /*!< Interrupt Mask on line 10 */ | |
| 3568 #define EXTI_IMR1_IM11 ((uint32_t)0x00000800U) /*!< Interrupt Mask on line 11 */ | |
| 3569 #define EXTI_IMR1_IM12 ((uint32_t)0x00001000U) /*!< Interrupt Mask on line 12 */ | |
| 3570 #define EXTI_IMR1_IM13 ((uint32_t)0x00002000U) /*!< Interrupt Mask on line 13 */ | |
| 3571 #define EXTI_IMR1_IM14 ((uint32_t)0x00004000U) /*!< Interrupt Mask on line 14 */ | |
| 3572 #define EXTI_IMR1_IM15 ((uint32_t)0x00008000U) /*!< Interrupt Mask on line 15 */ | |
| 3573 #define EXTI_IMR1_IM16 ((uint32_t)0x00010000U) /*!< Interrupt Mask on line 16 */ | |
| 3574 #define EXTI_IMR1_IM17 ((uint32_t)0x00020000U) /*!< Interrupt Mask on line 17 */ | |
| 3575 #define EXTI_IMR1_IM18 ((uint32_t)0x00040000U) /*!< Interrupt Mask on line 18 */ | |
| 3576 #define EXTI_IMR1_IM19 ((uint32_t)0x00080000U) /*!< Interrupt Mask on line 19 */ | |
| 3577 #define EXTI_IMR1_IM20 ((uint32_t)0x00100000U) /*!< Interrupt Mask on line 20 */ | |
| 3578 #define EXTI_IMR1_IM21 ((uint32_t)0x00200000U) /*!< Interrupt Mask on line 21 */ | |
| 3579 #define EXTI_IMR1_IM22 ((uint32_t)0x00400000U) /*!< Interrupt Mask on line 22 */ | |
| 3580 #define EXTI_IMR1_IM23 ((uint32_t)0x00800000U) /*!< Interrupt Mask on line 23 */ | |
| 3581 #define EXTI_IMR1_IM24 ((uint32_t)0x01000000U) /*!< Interrupt Mask on line 24 */ | |
| 3582 #define EXTI_IMR1_IM25 ((uint32_t)0x02000000U) /*!< Interrupt Mask on line 25 */ | |
| 3583 #define EXTI_IMR1_IM26 ((uint32_t)0x04000000U) /*!< Interrupt Mask on line 26 */ | |
| 3584 #define EXTI_IMR1_IM27 ((uint32_t)0x08000000U) /*!< Interrupt Mask on line 27 */ | |
| 3585 #define EXTI_IMR1_IM28 ((uint32_t)0x10000000U) /*!< Interrupt Mask on line 28 */ | |
| 3586 #define EXTI_IMR1_IM31 ((uint32_t)0x80000000U) /*!< Interrupt Mask on line 31 */ | |
| 3587 #define EXTI_IMR1_IM ((uint32_t)0x3FFFFFFFU) /*!< Interrupt Mask All */ | |
| 3588 | |
| 3589 /******************* Bit definition for EXTI_EMR1 register ******************/ | |
| 3590 #define EXTI_EMR1_EM0 ((uint32_t)0x00000001U) /*!< Event Mask on line 0 */ | |
| 3591 #define EXTI_EMR1_EM1 ((uint32_t)0x00000002U) /*!< Event Mask on line 1 */ | |
| 3592 #define EXTI_EMR1_EM2 ((uint32_t)0x00000004U) /*!< Event Mask on line 2 */ | |
| 3593 #define EXTI_EMR1_EM3 ((uint32_t)0x00000008U) /*!< Event Mask on line 3 */ | |
| 3594 #define EXTI_EMR1_EM4 ((uint32_t)0x00000010U) /*!< Event Mask on line 4 */ | |
| 3595 #define EXTI_EMR1_EM5 ((uint32_t)0x00000020U) /*!< Event Mask on line 5 */ | |
| 3596 #define EXTI_EMR1_EM6 ((uint32_t)0x00000040U) /*!< Event Mask on line 6 */ | |
| 3597 #define EXTI_EMR1_EM7 ((uint32_t)0x00000080U) /*!< Event Mask on line 7 */ | |
| 3598 #define EXTI_EMR1_EM8 ((uint32_t)0x00000100U) /*!< Event Mask on line 8 */ | |
| 3599 #define EXTI_EMR1_EM9 ((uint32_t)0x00000200U) /*!< Event Mask on line 9 */ | |
| 3600 #define EXTI_EMR1_EM10 ((uint32_t)0x00000400U) /*!< Event Mask on line 10 */ | |
| 3601 #define EXTI_EMR1_EM11 ((uint32_t)0x00000800U) /*!< Event Mask on line 11 */ | |
| 3602 #define EXTI_EMR1_EM12 ((uint32_t)0x00001000U) /*!< Event Mask on line 12 */ | |
| 3603 #define EXTI_EMR1_EM13 ((uint32_t)0x00002000U) /*!< Event Mask on line 13 */ | |
| 3604 #define EXTI_EMR1_EM14 ((uint32_t)0x00004000U) /*!< Event Mask on line 14 */ | |
| 3605 #define EXTI_EMR1_EM15 ((uint32_t)0x00008000U) /*!< Event Mask on line 15 */ | |
| 3606 #define EXTI_EMR1_EM16 ((uint32_t)0x00010000U) /*!< Event Mask on line 16 */ | |
| 3607 #define EXTI_EMR1_EM17 ((uint32_t)0x00020000U) /*!< Event Mask on line 17 */ | |
| 3608 #define EXTI_EMR1_EM18 ((uint32_t)0x00040000U) /*!< Event Mask on line 18 */ | |
| 3609 #define EXTI_EMR1_EM19 ((uint32_t)0x00080000U) /*!< Event Mask on line 19 */ | |
| 3610 #define EXTI_EMR1_EM20 ((uint32_t)0x00100000U) /*!< Event Mask on line 20 */ | |
| 3611 #define EXTI_EMR1_EM21 ((uint32_t)0x00200000U) /*!< Event Mask on line 21 */ | |
| 3612 #define EXTI_EMR1_EM22 ((uint32_t)0x00400000U) /*!< Event Mask on line 22 */ | |
| 3613 #define EXTI_EMR1_EM23 ((uint32_t)0x00800000U) /*!< Event Mask on line 23 */ | |
| 3614 #define EXTI_EMR1_EM24 ((uint32_t)0x01000000U) /*!< Event Mask on line 24 */ | |
| 3615 #define EXTI_EMR1_EM25 ((uint32_t)0x02000000U) /*!< Event Mask on line 25 */ | |
| 3616 #define EXTI_EMR1_EM26 ((uint32_t)0x04000000U) /*!< Event Mask on line 26 */ | |
| 3617 #define EXTI_EMR1_EM27 ((uint32_t)0x08000000U) /*!< Event Mask on line 27 */ | |
| 3618 #define EXTI_EMR1_EM28 ((uint32_t)0x10000000U) /*!< Event Mask on line 28 */ | |
| 3619 #define EXTI_EMR1_EM31 ((uint32_t)0x80000000U) /*!< Event Mask on line 31 */ | |
| 3620 | |
| 3621 /****************** Bit definition for EXTI_RTSR1 register ******************/ | |
| 3622 #define EXTI_RTSR1_RT0 ((uint32_t)0x00000001U) /*!< Rising trigger event configuration bit of line 0 */ | |
| 3623 #define EXTI_RTSR1_RT1 ((uint32_t)0x00000002U) /*!< Rising trigger event configuration bit of line 1 */ | |
| 3624 #define EXTI_RTSR1_RT2 ((uint32_t)0x00000004U) /*!< Rising trigger event configuration bit of line 2 */ | |
| 3625 #define EXTI_RTSR1_RT3 ((uint32_t)0x00000008U) /*!< Rising trigger event configuration bit of line 3 */ | |
| 3626 #define EXTI_RTSR1_RT4 ((uint32_t)0x00000010U) /*!< Rising trigger event configuration bit of line 4 */ | |
| 3627 #define EXTI_RTSR1_RT5 ((uint32_t)0x00000020U) /*!< Rising trigger event configuration bit of line 5 */ | |
| 3628 #define EXTI_RTSR1_RT6 ((uint32_t)0x00000040U) /*!< Rising trigger event configuration bit of line 6 */ | |
| 3629 #define EXTI_RTSR1_RT7 ((uint32_t)0x00000080U) /*!< Rising trigger event configuration bit of line 7 */ | |
| 3630 #define EXTI_RTSR1_RT8 ((uint32_t)0x00000100U) /*!< Rising trigger event configuration bit of line 8 */ | |
| 3631 #define EXTI_RTSR1_RT9 ((uint32_t)0x00000200U) /*!< Rising trigger event configuration bit of line 9 */ | |
| 3632 #define EXTI_RTSR1_RT10 ((uint32_t)0x00000400U) /*!< Rising trigger event configuration bit of line 10 */ | |
| 3633 #define EXTI_RTSR1_RT11 ((uint32_t)0x00000800U) /*!< Rising trigger event configuration bit of line 11 */ | |
| 3634 #define EXTI_RTSR1_RT12 ((uint32_t)0x00001000U) /*!< Rising trigger event configuration bit of line 12 */ | |
| 3635 #define EXTI_RTSR1_RT13 ((uint32_t)0x00002000U) /*!< Rising trigger event configuration bit of line 13 */ | |
| 3636 #define EXTI_RTSR1_RT14 ((uint32_t)0x00004000U) /*!< Rising trigger event configuration bit of line 14 */ | |
| 3637 #define EXTI_RTSR1_RT15 ((uint32_t)0x00008000U) /*!< Rising trigger event configuration bit of line 15 */ | |
| 3638 #define EXTI_RTSR1_RT16 ((uint32_t)0x00010000U) /*!< Rising trigger event configuration bit of line 16 */ | |
| 3639 #define EXTI_RTSR1_RT18 ((uint32_t)0x00040000U) /*!< Rising trigger event configuration bit of line 18 */ | |
| 3640 #define EXTI_RTSR1_RT19 ((uint32_t)0x00080000U) /*!< Rising trigger event configuration bit of line 19 */ | |
| 3641 #define EXTI_RTSR1_RT20 ((uint32_t)0x00100000U) /*!< Rising trigger event configuration bit of line 20 */ | |
| 3642 #define EXTI_RTSR1_RT21 ((uint32_t)0x00200000U) /*!< Rising trigger event configuration bit of line 21 */ | |
| 3643 #define EXTI_RTSR1_RT22 ((uint32_t)0x00400000U) /*!< Rising trigger event configuration bit of line 22 */ | |
| 3644 | |
| 3645 /****************** Bit definition for EXTI_FTSR1 register ******************/ | |
| 3646 #define EXTI_FTSR1_FT0 ((uint32_t)0x00000001U) /*!< Falling trigger event configuration bit of line 0 */ | |
| 3647 #define EXTI_FTSR1_FT1 ((uint32_t)0x00000002U) /*!< Falling trigger event configuration bit of line 1 */ | |
| 3648 #define EXTI_FTSR1_FT2 ((uint32_t)0x00000004U) /*!< Falling trigger event configuration bit of line 2 */ | |
| 3649 #define EXTI_FTSR1_FT3 ((uint32_t)0x00000008U) /*!< Falling trigger event configuration bit of line 3 */ | |
| 3650 #define EXTI_FTSR1_FT4 ((uint32_t)0x00000010U) /*!< Falling trigger event configuration bit of line 4 */ | |
| 3651 #define EXTI_FTSR1_FT5 ((uint32_t)0x00000020U) /*!< Falling trigger event configuration bit of line 5 */ | |
| 3652 #define EXTI_FTSR1_FT6 ((uint32_t)0x00000040U) /*!< Falling trigger event configuration bit of line 6 */ | |
| 3653 #define EXTI_FTSR1_FT7 ((uint32_t)0x00000080U) /*!< Falling trigger event configuration bit of line 7 */ | |
| 3654 #define EXTI_FTSR1_FT8 ((uint32_t)0x00000100U) /*!< Falling trigger event configuration bit of line 8 */ | |
| 3655 #define EXTI_FTSR1_FT9 ((uint32_t)0x00000200U) /*!< Falling trigger event configuration bit of line 9 */ | |
| 3656 #define EXTI_FTSR1_FT10 ((uint32_t)0x00000400U) /*!< Falling trigger event configuration bit of line 10 */ | |
| 3657 #define EXTI_FTSR1_FT11 ((uint32_t)0x00000800U) /*!< Falling trigger event configuration bit of line 11 */ | |
| 3658 #define EXTI_FTSR1_FT12 ((uint32_t)0x00001000U) /*!< Falling trigger event configuration bit of line 12 */ | |
| 3659 #define EXTI_FTSR1_FT13 ((uint32_t)0x00002000U) /*!< Falling trigger event configuration bit of line 13 */ | |
| 3660 #define EXTI_FTSR1_FT14 ((uint32_t)0x00004000U) /*!< Falling trigger event configuration bit of line 14 */ | |
| 3661 #define EXTI_FTSR1_FT15 ((uint32_t)0x00008000U) /*!< Falling trigger event configuration bit of line 15 */ | |
| 3662 #define EXTI_FTSR1_FT16 ((uint32_t)0x00010000U) /*!< Falling trigger event configuration bit of line 16 */ | |
| 3663 #define EXTI_FTSR1_FT18 ((uint32_t)0x00040000U) /*!< Falling trigger event configuration bit of line 18 */ | |
| 3664 #define EXTI_FTSR1_FT19 ((uint32_t)0x00080000U) /*!< Falling trigger event configuration bit of line 19 */ | |
| 3665 #define EXTI_FTSR1_FT20 ((uint32_t)0x00100000U) /*!< Falling trigger event configuration bit of line 20 */ | |
| 3666 #define EXTI_FTSR1_FT21 ((uint32_t)0x00200000U) /*!< Falling trigger event configuration bit of line 21 */ | |
| 3667 #define EXTI_FTSR1_FT22 ((uint32_t)0x00400000U) /*!< Falling trigger event configuration bit of line 22 */ | |
| 3668 | |
| 3669 /****************** Bit definition for EXTI_SWIER1 register *****************/ | |
| 3670 #define EXTI_SWIER1_SWI0 ((uint32_t)0x00000001U) /*!< Software Interrupt on line 0 */ | |
| 3671 #define EXTI_SWIER1_SWI1 ((uint32_t)0x00000002U) /*!< Software Interrupt on line 1 */ | |
| 3672 #define EXTI_SWIER1_SWI2 ((uint32_t)0x00000004U) /*!< Software Interrupt on line 2 */ | |
| 3673 #define EXTI_SWIER1_SWI3 ((uint32_t)0x00000008U) /*!< Software Interrupt on line 3 */ | |
| 3674 #define EXTI_SWIER1_SWI4 ((uint32_t)0x00000010U) /*!< Software Interrupt on line 4 */ | |
| 3675 #define EXTI_SWIER1_SWI5 ((uint32_t)0x00000020U) /*!< Software Interrupt on line 5 */ | |
| 3676 #define EXTI_SWIER1_SWI6 ((uint32_t)0x00000040U) /*!< Software Interrupt on line 6 */ | |
| 3677 #define EXTI_SWIER1_SWI7 ((uint32_t)0x00000080U) /*!< Software Interrupt on line 7 */ | |
| 3678 #define EXTI_SWIER1_SWI8 ((uint32_t)0x00000100U) /*!< Software Interrupt on line 8 */ | |
| 3679 #define EXTI_SWIER1_SWI9 ((uint32_t)0x00000200U) /*!< Software Interrupt on line 9 */ | |
| 3680 #define EXTI_SWIER1_SWI10 ((uint32_t)0x00000400U) /*!< Software Interrupt on line 10 */ | |
| 3681 #define EXTI_SWIER1_SWI11 ((uint32_t)0x00000800U) /*!< Software Interrupt on line 11 */ | |
| 3682 #define EXTI_SWIER1_SWI12 ((uint32_t)0x00001000U) /*!< Software Interrupt on line 12 */ | |
| 3683 #define EXTI_SWIER1_SWI13 ((uint32_t)0x00002000U) /*!< Software Interrupt on line 13 */ | |
| 3684 #define EXTI_SWIER1_SWI14 ((uint32_t)0x00004000U) /*!< Software Interrupt on line 14 */ | |
| 3685 #define EXTI_SWIER1_SWI15 ((uint32_t)0x00008000U) /*!< Software Interrupt on line 15 */ | |
| 3686 #define EXTI_SWIER1_SWI16 ((uint32_t)0x00010000U) /*!< Software Interrupt on line 16 */ | |
| 3687 #define EXTI_SWIER1_SWI18 ((uint32_t)0x00040000U) /*!< Software Interrupt on line 18 */ | |
| 3688 #define EXTI_SWIER1_SWI19 ((uint32_t)0x00080000U) /*!< Software Interrupt on line 19 */ | |
| 3689 #define EXTI_SWIER1_SWI20 ((uint32_t)0x00100000U) /*!< Software Interrupt on line 20 */ | |
| 3690 #define EXTI_SWIER1_SWI21 ((uint32_t)0x00200000U) /*!< Software Interrupt on line 21 */ | |
| 3691 #define EXTI_SWIER1_SWI22 ((uint32_t)0x00400000U) /*!< Software Interrupt on line 22 */ | |
| 3692 | |
| 3693 /******************* Bit definition for EXTI_PR1 register *******************/ | |
| 3694 #define EXTI_PR1_PIF0 ((uint32_t)0x00000001U) /*!< Pending bit for line 0 */ | |
| 3695 #define EXTI_PR1_PIF1 ((uint32_t)0x00000002U) /*!< Pending bit for line 1 */ | |
| 3696 #define EXTI_PR1_PIF2 ((uint32_t)0x00000004U) /*!< Pending bit for line 2 */ | |
| 3697 #define EXTI_PR1_PIF3 ((uint32_t)0x00000008U) /*!< Pending bit for line 3 */ | |
| 3698 #define EXTI_PR1_PIF4 ((uint32_t)0x00000010U) /*!< Pending bit for line 4 */ | |
| 3699 #define EXTI_PR1_PIF5 ((uint32_t)0x00000020U) /*!< Pending bit for line 5 */ | |
| 3700 #define EXTI_PR1_PIF6 ((uint32_t)0x00000040U) /*!< Pending bit for line 6 */ | |
| 3701 #define EXTI_PR1_PIF7 ((uint32_t)0x00000080U) /*!< Pending bit for line 7 */ | |
| 3702 #define EXTI_PR1_PIF8 ((uint32_t)0x00000100U) /*!< Pending bit for line 8 */ | |
| 3703 #define EXTI_PR1_PIF9 ((uint32_t)0x00000200U) /*!< Pending bit for line 9 */ | |
| 3704 #define EXTI_PR1_PIF10 ((uint32_t)0x00000400U) /*!< Pending bit for line 10 */ | |
| 3705 #define EXTI_PR1_PIF11 ((uint32_t)0x00000800U) /*!< Pending bit for line 11 */ | |
| 3706 #define EXTI_PR1_PIF12 ((uint32_t)0x00001000U) /*!< Pending bit for line 12 */ | |
| 3707 #define EXTI_PR1_PIF13 ((uint32_t)0x00002000U) /*!< Pending bit for line 13 */ | |
| 3708 #define EXTI_PR1_PIF14 ((uint32_t)0x00004000U) /*!< Pending bit for line 14 */ | |
| 3709 #define EXTI_PR1_PIF15 ((uint32_t)0x00008000U) /*!< Pending bit for line 15 */ | |
| 3710 #define EXTI_PR1_PIF16 ((uint32_t)0x00010000U) /*!< Pending bit for line 16 */ | |
| 3711 #define EXTI_PR1_PIF18 ((uint32_t)0x00040000U) /*!< Pending bit for line 18 */ | |
| 3712 #define EXTI_PR1_PIF19 ((uint32_t)0x00080000U) /*!< Pending bit for line 19 */ | |
| 3713 #define EXTI_PR1_PIF20 ((uint32_t)0x00100000U) /*!< Pending bit for line 20 */ | |
| 3714 #define EXTI_PR1_PIF21 ((uint32_t)0x00200000U) /*!< Pending bit for line 21 */ | |
| 3715 #define EXTI_PR1_PIF22 ((uint32_t)0x00400000U) /*!< Pending bit for line 22 */ | |
| 3716 | |
| 3717 /******************* Bit definition for EXTI_IMR2 register ******************/ | |
| 3718 #define EXTI_IMR2_IM32 ((uint32_t)0x00000001U) /*!< Interrupt Mask on line 32 */ | |
| 3719 #define EXTI_IMR2_IM33 ((uint32_t)0x00000002U) /*!< Interrupt Mask on line 33 */ | |
| 3720 #define EXTI_IMR2_IM34 ((uint32_t)0x00000004U) /*!< Interrupt Mask on line 34 */ | |
| 3721 #define EXTI_IMR2_IM35 ((uint32_t)0x00000008U) /*!< Interrupt Mask on line 35 */ | |
| 3722 #define EXTI_IMR2_IM36 ((uint32_t)0x00000010U) /*!< Interrupt Mask on line 36 */ | |
| 3723 #define EXTI_IMR2_IM37 ((uint32_t)0x00000020U) /*!< Interrupt Mask on line 37 */ | |
| 3724 #define EXTI_IMR2_IM38 ((uint32_t)0x00000040U) /*!< Interrupt Mask on line 38 */ | |
| 3725 #define EXTI_IMR2_IM39 ((uint32_t)0x00000080U) /*!< Interrupt Mask on line 39 */ | |
| 3726 #define EXTI_IMR2_IM ((uint32_t)0x000000FFU) /*!< Interrupt Mask on line 39 */ | |
| 3727 | |
| 3728 /******************* Bit definition for EXTI_EMR2 register ******************/ | |
| 3729 #define EXTI_EMR2_EM32 ((uint32_t)0x00000001U) /*!< Event Mask on line 32 */ | |
| 3730 #define EXTI_EMR2_EM33 ((uint32_t)0x00000002U) /*!< Event Mask on line 33 */ | |
| 3731 #define EXTI_EMR2_EM34 ((uint32_t)0x00000004U) /*!< Event Mask on line 34 */ | |
| 3732 #define EXTI_EMR2_EM35 ((uint32_t)0x00000008U) /*!< Event Mask on line 35 */ | |
| 3733 #define EXTI_EMR2_EM36 ((uint32_t)0x00000010U) /*!< Event Mask on line 36 */ | |
| 3734 #define EXTI_EMR2_EM37 ((uint32_t)0x00000020U) /*!< Event Mask on line 37 */ | |
| 3735 #define EXTI_EMR2_EM38 ((uint32_t)0x00000040U) /*!< Event Mask on line 38 */ | |
| 3736 #define EXTI_EMR2_EM39 ((uint32_t)0x00000080U) /*!< Event Mask on line 39 */ | |
| 3737 | |
| 3738 /****************** Bit definition for EXTI_RTSR2 register ******************/ | |
| 3739 #define EXTI_RTSR2_RT35 ((uint32_t)0x00000008U) /*!< Rising trigger event configuration bit of line 35 */ | |
| 3740 #define EXTI_RTSR2_RT36 ((uint32_t)0x00000010U) /*!< Rising trigger event configuration bit of line 36 */ | |
| 3741 #define EXTI_RTSR2_RT37 ((uint32_t)0x00000020U) /*!< Rising trigger event configuration bit of line 37 */ | |
| 3742 #define EXTI_RTSR2_RT38 ((uint32_t)0x00000040U) /*!< Rising trigger event configuration bit of line 38 */ | |
| 3743 | |
| 3744 /****************** Bit definition for EXTI_FTSR2 register ******************/ | |
| 3745 #define EXTI_FTSR2_FT35 ((uint32_t)0x00000008U) /*!< Falling trigger event configuration bit of line 35 */ | |
| 3746 #define EXTI_FTSR2_FT36 ((uint32_t)0x00000010U) /*!< Falling trigger event configuration bit of line 36 */ | |
| 3747 #define EXTI_FTSR2_FT37 ((uint32_t)0x00000020U) /*!< Falling trigger event configuration bit of line 37 */ | |
| 3748 #define EXTI_FTSR2_FT38 ((uint32_t)0x00000040U) /*!< Falling trigger event configuration bit of line 38 */ | |
| 3749 | |
| 3750 /****************** Bit definition for EXTI_SWIER2 register *****************/ | |
| 3751 #define EXTI_SWIER2_SWI35 ((uint32_t)0x00000008U) /*!< Software Interrupt on line 35 */ | |
| 3752 #define EXTI_SWIER2_SWI36 ((uint32_t)0x00000010U) /*!< Software Interrupt on line 36 */ | |
| 3753 #define EXTI_SWIER2_SWI37 ((uint32_t)0x00000020U) /*!< Software Interrupt on line 37 */ | |
| 3754 #define EXTI_SWIER2_SWI38 ((uint32_t)0x00000040U) /*!< Software Interrupt on line 38 */ | |
| 3755 | |
| 3756 /******************* Bit definition for EXTI_PR2 register *******************/ | |
| 3757 #define EXTI_PR2_PIF35 ((uint32_t)0x00000008U) /*!< Pending bit for line 35 */ | |
| 3758 #define EXTI_PR2_PIF36 ((uint32_t)0x00000010U) /*!< Pending bit for line 36 */ | |
| 3759 #define EXTI_PR2_PIF37 ((uint32_t)0x00000020U) /*!< Pending bit for line 37 */ | |
| 3760 #define EXTI_PR2_PIF38 ((uint32_t)0x00000040U) /*!< Pending bit for line 38 */ | |
| 3761 | |
| 3762 | |
| 3763 /******************************************************************************/ | |
| 3764 /* */ | |
| 3765 /* FLASH */ | |
| 3766 /* */ | |
| 3767 /******************************************************************************/ | |
| 3768 /******************* Bits definition for FLASH_ACR register *****************/ | |
| 3769 #define FLASH_ACR_LATENCY ((uint32_t)0x00000007U) | |
| 3770 #define FLASH_ACR_LATENCY_0WS ((uint32_t)0x00000000U) | |
| 3771 #define FLASH_ACR_LATENCY_1WS ((uint32_t)0x00000001U) | |
| 3772 #define FLASH_ACR_LATENCY_2WS ((uint32_t)0x00000002U) | |
| 3773 #define FLASH_ACR_LATENCY_3WS ((uint32_t)0x00000003U) | |
| 3774 #define FLASH_ACR_LATENCY_4WS ((uint32_t)0x00000004U) | |
| 3775 #define FLASH_ACR_PRFTEN ((uint32_t)0x00000100U) | |
| 3776 #define FLASH_ACR_ICEN ((uint32_t)0x00000200U) | |
| 3777 #define FLASH_ACR_DCEN ((uint32_t)0x00000400U) | |
| 3778 #define FLASH_ACR_ICRST ((uint32_t)0x00000800U) | |
| 3779 #define FLASH_ACR_DCRST ((uint32_t)0x00001000U) | |
| 3780 #define FLASH_ACR_RUN_PD ((uint32_t)0x00002000U) /*!< Flash power down mode during run */ | |
| 3781 #define FLASH_ACR_SLEEP_PD ((uint32_t)0x00004000U) /*!< Flash power down mode during sleep */ | |
| 3782 | |
| 3783 /******************* Bits definition for FLASH_SR register ******************/ | |
| 3784 #define FLASH_SR_EOP ((uint32_t)0x00000001U) | |
| 3785 #define FLASH_SR_OPERR ((uint32_t)0x00000002U) | |
| 3786 #define FLASH_SR_PROGERR ((uint32_t)0x00000008U) | |
| 3787 #define FLASH_SR_WRPERR ((uint32_t)0x00000010U) | |
| 3788 #define FLASH_SR_PGAERR ((uint32_t)0x00000020U) | |
| 3789 #define FLASH_SR_SIZERR ((uint32_t)0x00000040U) | |
| 3790 #define FLASH_SR_PGSERR ((uint32_t)0x00000080U) | |
| 3791 #define FLASH_SR_MISERR ((uint32_t)0x00000100U) | |
| 3792 #define FLASH_SR_FASTERR ((uint32_t)0x00000200U) | |
| 3793 #define FLASH_SR_RDERR ((uint32_t)0x00004000U) | |
| 3794 #define FLASH_SR_OPTVERR ((uint32_t)0x00008000U) | |
| 3795 #define FLASH_SR_BSY ((uint32_t)0x00010000U) | |
| 3796 #define FLASH_SR_PEMPTY ((uint32_t)0x00020000U) | |
| 3797 | |
| 3798 /******************* Bits definition for FLASH_CR register ******************/ | |
| 3799 #define FLASH_CR_PG ((uint32_t)0x00000001U) | |
| 3800 #define FLASH_CR_PER ((uint32_t)0x00000002U) | |
| 3801 #define FLASH_CR_MER1 ((uint32_t)0x00000004U) | |
| 3802 #define FLASH_CR_PNB ((uint32_t)0x000007F8U) | |
| 3803 #define FLASH_CR_STRT ((uint32_t)0x00010000U) | |
| 3804 #define FLASH_CR_OPTSTRT ((uint32_t)0x00020000U) | |
| 3805 #define FLASH_CR_FSTPG ((uint32_t)0x00040000U) | |
| 3806 #define FLASH_CR_EOPIE ((uint32_t)0x01000000U) | |
| 3807 #define FLASH_CR_ERRIE ((uint32_t)0x02000000U) | |
| 3808 #define FLASH_CR_RDERRIE ((uint32_t)0x04000000U) | |
| 3809 #define FLASH_CR_OBL_LAUNCH ((uint32_t)0x08000000U) | |
| 3810 #define FLASH_CR_OPTLOCK ((uint32_t)0x40000000U) | |
| 3811 #define FLASH_CR_LOCK ((uint32_t)0x80000000U) | |
| 3812 | |
| 3813 /******************* Bits definition for FLASH_ECCR register ***************/ | |
| 3814 #define FLASH_ECCR_ADDR_ECC ((uint32_t)0x0007FFFFU) | |
| 3815 #define FLASH_ECCR_SYSF_ECC ((uint32_t)0x00100000U) | |
| 3816 #define FLASH_ECCR_ECCIE ((uint32_t)0x01000000U) | |
| 3817 #define FLASH_ECCR_ECCC ((uint32_t)0x40000000U) | |
| 3818 #define FLASH_ECCR_ECCD ((uint32_t)0x80000000U) | |
| 3819 | |
| 3820 /******************* Bits definition for FLASH_OPTR register ***************/ | |
| 3821 #define FLASH_OPTR_RDP ((uint32_t)0x000000FFU) | |
| 3822 #define FLASH_OPTR_BOR_LEV ((uint32_t)0x00000700U) | |
| 3823 #define FLASH_OPTR_BOR_LEV_0 ((uint32_t)0x00000000U) | |
| 3824 #define FLASH_OPTR_BOR_LEV_1 ((uint32_t)0x00000100U) | |
| 3825 #define FLASH_OPTR_BOR_LEV_2 ((uint32_t)0x00000200U) | |
| 3826 #define FLASH_OPTR_BOR_LEV_3 ((uint32_t)0x00000300U) | |
| 3827 #define FLASH_OPTR_BOR_LEV_4 ((uint32_t)0x00000400U) | |
| 3828 #define FLASH_OPTR_nRST_STOP ((uint32_t)0x00001000U) | |
| 3829 #define FLASH_OPTR_nRST_STDBY ((uint32_t)0x00002000U) | |
| 3830 #define FLASH_OPTR_nRST_SHDW ((uint32_t)0x00004000U) | |
| 3831 #define FLASH_OPTR_IWDG_SW ((uint32_t)0x00010000U) | |
| 3832 #define FLASH_OPTR_IWDG_STOP ((uint32_t)0x00020000U) | |
| 3833 #define FLASH_OPTR_IWDG_STDBY ((uint32_t)0x00040000U) | |
| 3834 #define FLASH_OPTR_WWDG_SW ((uint32_t)0x00080000U) | |
| 3835 #define FLASH_OPTR_nBOOT1 ((uint32_t)0x00800000U) | |
| 3836 #define FLASH_OPTR_SRAM2_PE ((uint32_t)0x01000000U) | |
| 3837 #define FLASH_OPTR_SRAM2_RST ((uint32_t)0x02000000U) | |
| 3838 #define FLASH_OPTR_nSWBOOT0 ((uint32_t)0x04000000U) | |
| 3839 #define FLASH_OPTR_nBOOT0 ((uint32_t)0x08000000U) | |
| 3840 | |
| 3841 /****************** Bits definition for FLASH_PCROP1SR register **********/ | |
| 3842 #define FLASH_PCROP1SR_PCROP1_STRT ((uint32_t)0x0000FFFFU) | |
| 3843 | |
| 3844 /****************** Bits definition for FLASH_PCROP1ER register ***********/ | |
| 3845 #define FLASH_PCROP1ER_PCROP1_END ((uint32_t)0x0000FFFFU) | |
| 3846 #define FLASH_PCROP1ER_PCROP_RDP ((uint32_t)0x80000000U) | |
| 3847 | |
| 3848 /****************** Bits definition for FLASH_WRP1AR register ***************/ | |
| 3849 #define FLASH_WRP1AR_WRP1A_STRT ((uint32_t)0x000000FFU) | |
| 3850 #define FLASH_WRP1AR_WRP1A_END ((uint32_t)0x00FF0000U) | |
| 3851 | |
| 3852 /****************** Bits definition for FLASH_WRPB1R register ***************/ | |
| 3853 #define FLASH_WRP1BR_WRP1B_STRT ((uint32_t)0x000000FFU) | |
| 3854 #define FLASH_WRP1BR_WRP1B_END ((uint32_t)0x00FF0000U) | |
| 3855 | |
| 3856 | |
| 3857 | |
| 3858 | |
| 3859 /******************************************************************************/ | |
| 3860 /* */ | |
| 3861 /* General Purpose IOs (GPIO) */ | |
| 3862 /* */ | |
| 3863 /******************************************************************************/ | |
| 3864 /****************** Bits definition for GPIO_MODER register *****************/ | |
| 3865 #define GPIO_MODER_MODE0 ((uint32_t)0x00000003U) | |
| 3866 #define GPIO_MODER_MODE0_0 ((uint32_t)0x00000001U) | |
| 3867 #define GPIO_MODER_MODE0_1 ((uint32_t)0x00000002U) | |
| 3868 #define GPIO_MODER_MODE1 ((uint32_t)0x0000000CU) | |
| 3869 #define GPIO_MODER_MODE1_0 ((uint32_t)0x00000004U) | |
| 3870 #define GPIO_MODER_MODE1_1 ((uint32_t)0x00000008U) | |
| 3871 #define GPIO_MODER_MODE2 ((uint32_t)0x00000030U) | |
| 3872 #define GPIO_MODER_MODE2_0 ((uint32_t)0x00000010U) | |
| 3873 #define GPIO_MODER_MODE2_1 ((uint32_t)0x00000020U) | |
| 3874 #define GPIO_MODER_MODE3 ((uint32_t)0x000000C0U) | |
| 3875 #define GPIO_MODER_MODE3_0 ((uint32_t)0x00000040U) | |
| 3876 #define GPIO_MODER_MODE3_1 ((uint32_t)0x00000080U) | |
| 3877 #define GPIO_MODER_MODE4 ((uint32_t)0x00000300U) | |
| 3878 #define GPIO_MODER_MODE4_0 ((uint32_t)0x00000100U) | |
| 3879 #define GPIO_MODER_MODE4_1 ((uint32_t)0x00000200U) | |
| 3880 #define GPIO_MODER_MODE5 ((uint32_t)0x00000C00U) | |
| 3881 #define GPIO_MODER_MODE5_0 ((uint32_t)0x00000400U) | |
| 3882 #define GPIO_MODER_MODE5_1 ((uint32_t)0x00000800U) | |
| 3883 #define GPIO_MODER_MODE6 ((uint32_t)0x00003000U) | |
| 3884 #define GPIO_MODER_MODE6_0 ((uint32_t)0x00001000U) | |
| 3885 #define GPIO_MODER_MODE6_1 ((uint32_t)0x00002000U) | |
| 3886 #define GPIO_MODER_MODE7 ((uint32_t)0x0000C000U) | |
| 3887 #define GPIO_MODER_MODE7_0 ((uint32_t)0x00004000U) | |
| 3888 #define GPIO_MODER_MODE7_1 ((uint32_t)0x00008000U) | |
| 3889 #define GPIO_MODER_MODE8 ((uint32_t)0x00030000U) | |
| 3890 #define GPIO_MODER_MODE8_0 ((uint32_t)0x00010000U) | |
| 3891 #define GPIO_MODER_MODE8_1 ((uint32_t)0x00020000U) | |
| 3892 #define GPIO_MODER_MODE9 ((uint32_t)0x000C0000U) | |
| 3893 #define GPIO_MODER_MODE9_0 ((uint32_t)0x00040000U) | |
| 3894 #define GPIO_MODER_MODE9_1 ((uint32_t)0x00080000U) | |
| 3895 #define GPIO_MODER_MODE10 ((uint32_t)0x00300000U) | |
| 3896 #define GPIO_MODER_MODE10_0 ((uint32_t)0x00100000U) | |
| 3897 #define GPIO_MODER_MODE10_1 ((uint32_t)0x00200000U) | |
| 3898 #define GPIO_MODER_MODE11 ((uint32_t)0x00C00000U) | |
| 3899 #define GPIO_MODER_MODE11_0 ((uint32_t)0x00400000U) | |
| 3900 #define GPIO_MODER_MODE11_1 ((uint32_t)0x00800000U) | |
| 3901 #define GPIO_MODER_MODE12 ((uint32_t)0x03000000U) | |
| 3902 #define GPIO_MODER_MODE12_0 ((uint32_t)0x01000000U) | |
| 3903 #define GPIO_MODER_MODE12_1 ((uint32_t)0x02000000U) | |
| 3904 #define GPIO_MODER_MODE13 ((uint32_t)0x0C000000U) | |
| 3905 #define GPIO_MODER_MODE13_0 ((uint32_t)0x04000000U) | |
| 3906 #define GPIO_MODER_MODE13_1 ((uint32_t)0x08000000U) | |
| 3907 #define GPIO_MODER_MODE14 ((uint32_t)0x30000000U) | |
| 3908 #define GPIO_MODER_MODE14_0 ((uint32_t)0x10000000U) | |
| 3909 #define GPIO_MODER_MODE14_1 ((uint32_t)0x20000000U) | |
| 3910 #define GPIO_MODER_MODE15 ((uint32_t)0xC0000000U) | |
| 3911 #define GPIO_MODER_MODE15_0 ((uint32_t)0x40000000U) | |
| 3912 #define GPIO_MODER_MODE15_1 ((uint32_t)0x80000000U) | |
| 3913 | |
| 3914 /* Legacy defines */ | |
| 3915 #define GPIO_MODER_MODER0 GPIO_MODER_MODE0 | |
| 3916 #define GPIO_MODER_MODER0_0 GPIO_MODER_MODE0_0 | |
| 3917 #define GPIO_MODER_MODER0_1 GPIO_MODER_MODE0_1 | |
| 3918 #define GPIO_MODER_MODER1 GPIO_MODER_MODE1 | |
| 3919 #define GPIO_MODER_MODER1_0 GPIO_MODER_MODE1_0 | |
| 3920 #define GPIO_MODER_MODER1_1 GPIO_MODER_MODE1_1 | |
| 3921 #define GPIO_MODER_MODER2 GPIO_MODER_MODE2 | |
| 3922 #define GPIO_MODER_MODER2_0 GPIO_MODER_MODE2_0 | |
| 3923 #define GPIO_MODER_MODER2_1 GPIO_MODER_MODE2_1 | |
| 3924 #define GPIO_MODER_MODER3 GPIO_MODER_MODE3 | |
| 3925 #define GPIO_MODER_MODER3_0 GPIO_MODER_MODE3_0 | |
| 3926 #define GPIO_MODER_MODER3_1 GPIO_MODER_MODE3_1 | |
| 3927 #define GPIO_MODER_MODER4 GPIO_MODER_MODE4 | |
| 3928 #define GPIO_MODER_MODER4_0 GPIO_MODER_MODE4_0 | |
| 3929 #define GPIO_MODER_MODER4_1 GPIO_MODER_MODE4_1 | |
| 3930 #define GPIO_MODER_MODER5 GPIO_MODER_MODE5 | |
| 3931 #define GPIO_MODER_MODER5_0 GPIO_MODER_MODE5_0 | |
| 3932 #define GPIO_MODER_MODER5_1 GPIO_MODER_MODE5_1 | |
| 3933 #define GPIO_MODER_MODER6 GPIO_MODER_MODE6 | |
| 3934 #define GPIO_MODER_MODER6_0 GPIO_MODER_MODE6_0 | |
| 3935 #define GPIO_MODER_MODER6_1 GPIO_MODER_MODE6_1 | |
| 3936 #define GPIO_MODER_MODER7 GPIO_MODER_MODE7 | |
| 3937 #define GPIO_MODER_MODER7_0 GPIO_MODER_MODE7_0 | |
| 3938 #define GPIO_MODER_MODER7_1 GPIO_MODER_MODE7_1 | |
| 3939 #define GPIO_MODER_MODER8 GPIO_MODER_MODE8 | |
| 3940 #define GPIO_MODER_MODER8_0 GPIO_MODER_MODE8_0 | |
| 3941 #define GPIO_MODER_MODER8_1 GPIO_MODER_MODE8_1 | |
| 3942 #define GPIO_MODER_MODER9 GPIO_MODER_MODE9 | |
| 3943 #define GPIO_MODER_MODER9_0 GPIO_MODER_MODE9_0 | |
| 3944 #define GPIO_MODER_MODER9_1 GPIO_MODER_MODE9_1 | |
| 3945 #define GPIO_MODER_MODER10 GPIO_MODER_MODE10 | |
| 3946 #define GPIO_MODER_MODER10_0 GPIO_MODER_MODE10_0 | |
| 3947 #define GPIO_MODER_MODER10_1 GPIO_MODER_MODE10_1 | |
| 3948 #define GPIO_MODER_MODER11 GPIO_MODER_MODE11 | |
| 3949 #define GPIO_MODER_MODER11_0 GPIO_MODER_MODE11_0 | |
| 3950 #define GPIO_MODER_MODER11_1 GPIO_MODER_MODE11_1 | |
| 3951 #define GPIO_MODER_MODER12 GPIO_MODER_MODE12 | |
| 3952 #define GPIO_MODER_MODER12_0 GPIO_MODER_MODE12_0 | |
| 3953 #define GPIO_MODER_MODER12_1 GPIO_MODER_MODE12_1 | |
| 3954 #define GPIO_MODER_MODER13 GPIO_MODER_MODE13 | |
| 3955 #define GPIO_MODER_MODER13_0 GPIO_MODER_MODE13_0 | |
| 3956 #define GPIO_MODER_MODER13_1 GPIO_MODER_MODE13_1 | |
| 3957 #define GPIO_MODER_MODER14 GPIO_MODER_MODE14 | |
| 3958 #define GPIO_MODER_MODER14_0 GPIO_MODER_MODE14_0 | |
| 3959 #define GPIO_MODER_MODER14_1 GPIO_MODER_MODE14_1 | |
| 3960 #define GPIO_MODER_MODER15 GPIO_MODER_MODE15 | |
| 3961 #define GPIO_MODER_MODER15_0 GPIO_MODER_MODE15_0 | |
| 3962 #define GPIO_MODER_MODER15_1 GPIO_MODER_MODE15_1 | |
| 3963 | |
| 3964 /****************** Bits definition for GPIO_OTYPER register ****************/ | |
| 3965 #define GPIO_OTYPER_OT0 ((uint32_t)0x00000001U) | |
| 3966 #define GPIO_OTYPER_OT1 ((uint32_t)0x00000002U) | |
| 3967 #define GPIO_OTYPER_OT2 ((uint32_t)0x00000004U) | |
| 3968 #define GPIO_OTYPER_OT3 ((uint32_t)0x00000008U) | |
| 3969 #define GPIO_OTYPER_OT4 ((uint32_t)0x00000010U) | |
| 3970 #define GPIO_OTYPER_OT5 ((uint32_t)0x00000020U) | |
| 3971 #define GPIO_OTYPER_OT6 ((uint32_t)0x00000040U) | |
| 3972 #define GPIO_OTYPER_OT7 ((uint32_t)0x00000080U) | |
| 3973 #define GPIO_OTYPER_OT8 ((uint32_t)0x00000100U) | |
| 3974 #define GPIO_OTYPER_OT9 ((uint32_t)0x00000200U) | |
| 3975 #define GPIO_OTYPER_OT10 ((uint32_t)0x00000400U) | |
| 3976 #define GPIO_OTYPER_OT11 ((uint32_t)0x00000800U) | |
| 3977 #define GPIO_OTYPER_OT12 ((uint32_t)0x00001000U) | |
| 3978 #define GPIO_OTYPER_OT13 ((uint32_t)0x00002000U) | |
| 3979 #define GPIO_OTYPER_OT14 ((uint32_t)0x00004000U) | |
| 3980 #define GPIO_OTYPER_OT15 ((uint32_t)0x00008000U) | |
| 3981 | |
| 3982 /* Legacy defines */ | |
| 3983 #define GPIO_OTYPER_OT_0 GPIO_OTYPER_OT0 | |
| 3984 #define GPIO_OTYPER_OT_1 GPIO_OTYPER_OT1 | |
| 3985 #define GPIO_OTYPER_OT_2 GPIO_OTYPER_OT2 | |
| 3986 #define GPIO_OTYPER_OT_3 GPIO_OTYPER_OT3 | |
| 3987 #define GPIO_OTYPER_OT_4 GPIO_OTYPER_OT4 | |
| 3988 #define GPIO_OTYPER_OT_5 GPIO_OTYPER_OT5 | |
| 3989 #define GPIO_OTYPER_OT_6 GPIO_OTYPER_OT6 | |
| 3990 #define GPIO_OTYPER_OT_7 GPIO_OTYPER_OT7 | |
| 3991 #define GPIO_OTYPER_OT_8 GPIO_OTYPER_OT8 | |
| 3992 #define GPIO_OTYPER_OT_9 GPIO_OTYPER_OT9 | |
| 3993 #define GPIO_OTYPER_OT_10 GPIO_OTYPER_OT10 | |
| 3994 #define GPIO_OTYPER_OT_11 GPIO_OTYPER_OT11 | |
| 3995 #define GPIO_OTYPER_OT_12 GPIO_OTYPER_OT12 | |
| 3996 #define GPIO_OTYPER_OT_13 GPIO_OTYPER_OT13 | |
| 3997 #define GPIO_OTYPER_OT_14 GPIO_OTYPER_OT14 | |
| 3998 #define GPIO_OTYPER_OT_15 GPIO_OTYPER_OT15 | |
| 3999 | |
| 4000 /****************** Bits definition for GPIO_OSPEEDR register ***************/ | |
| 4001 #define GPIO_OSPEEDR_OSPEED0 ((uint32_t)0x00000003U) | |
| 4002 #define GPIO_OSPEEDR_OSPEED0_0 ((uint32_t)0x00000001U) | |
| 4003 #define GPIO_OSPEEDR_OSPEED0_1 ((uint32_t)0x00000002U) | |
| 4004 #define GPIO_OSPEEDR_OSPEED1 ((uint32_t)0x0000000CU) | |
| 4005 #define GPIO_OSPEEDR_OSPEED1_0 ((uint32_t)0x00000004U) | |
| 4006 #define GPIO_OSPEEDR_OSPEED1_1 ((uint32_t)0x00000008U) | |
| 4007 #define GPIO_OSPEEDR_OSPEED2 ((uint32_t)0x00000030U) | |
| 4008 #define GPIO_OSPEEDR_OSPEED2_0 ((uint32_t)0x00000010U) | |
| 4009 #define GPIO_OSPEEDR_OSPEED2_1 ((uint32_t)0x00000020U) | |
| 4010 #define GPIO_OSPEEDR_OSPEED3 ((uint32_t)0x000000C0U) | |
| 4011 #define GPIO_OSPEEDR_OSPEED3_0 ((uint32_t)0x00000040U) | |
| 4012 #define GPIO_OSPEEDR_OSPEED3_1 ((uint32_t)0x00000080U) | |
| 4013 #define GPIO_OSPEEDR_OSPEED4 ((uint32_t)0x00000300U) | |
| 4014 #define GPIO_OSPEEDR_OSPEED4_0 ((uint32_t)0x00000100U) | |
| 4015 #define GPIO_OSPEEDR_OSPEED4_1 ((uint32_t)0x00000200U) | |
| 4016 #define GPIO_OSPEEDR_OSPEED5 ((uint32_t)0x00000C00U) | |
| 4017 #define GPIO_OSPEEDR_OSPEED5_0 ((uint32_t)0x00000400U) | |
| 4018 #define GPIO_OSPEEDR_OSPEED5_1 ((uint32_t)0x00000800U) | |
| 4019 #define GPIO_OSPEEDR_OSPEED6 ((uint32_t)0x00003000U) | |
| 4020 #define GPIO_OSPEEDR_OSPEED6_0 ((uint32_t)0x00001000U) | |
| 4021 #define GPIO_OSPEEDR_OSPEED6_1 ((uint32_t)0x00002000U) | |
| 4022 #define GPIO_OSPEEDR_OSPEED7 ((uint32_t)0x0000C000U) | |
| 4023 #define GPIO_OSPEEDR_OSPEED7_0 ((uint32_t)0x00004000U) | |
| 4024 #define GPIO_OSPEEDR_OSPEED7_1 ((uint32_t)0x00008000U) | |
| 4025 #define GPIO_OSPEEDR_OSPEED8 ((uint32_t)0x00030000U) | |
| 4026 #define GPIO_OSPEEDR_OSPEED8_0 ((uint32_t)0x00010000U) | |
| 4027 #define GPIO_OSPEEDR_OSPEED8_1 ((uint32_t)0x00020000U) | |
| 4028 #define GPIO_OSPEEDR_OSPEED9 ((uint32_t)0x000C0000U) | |
| 4029 #define GPIO_OSPEEDR_OSPEED9_0 ((uint32_t)0x00040000U) | |
| 4030 #define GPIO_OSPEEDR_OSPEED9_1 ((uint32_t)0x00080000U) | |
| 4031 #define GPIO_OSPEEDR_OSPEED10 ((uint32_t)0x00300000U) | |
| 4032 #define GPIO_OSPEEDR_OSPEED10_0 ((uint32_t)0x00100000U) | |
| 4033 #define GPIO_OSPEEDR_OSPEED10_1 ((uint32_t)0x00200000U) | |
| 4034 #define GPIO_OSPEEDR_OSPEED11 ((uint32_t)0x00C00000U) | |
| 4035 #define GPIO_OSPEEDR_OSPEED11_0 ((uint32_t)0x00400000U) | |
| 4036 #define GPIO_OSPEEDR_OSPEED11_1 ((uint32_t)0x00800000U) | |
| 4037 #define GPIO_OSPEEDR_OSPEED12 ((uint32_t)0x03000000U) | |
| 4038 #define GPIO_OSPEEDR_OSPEED12_0 ((uint32_t)0x01000000U) | |
| 4039 #define GPIO_OSPEEDR_OSPEED12_1 ((uint32_t)0x02000000U) | |
| 4040 #define GPIO_OSPEEDR_OSPEED13 ((uint32_t)0x0C000000U) | |
| 4041 #define GPIO_OSPEEDR_OSPEED13_0 ((uint32_t)0x04000000U) | |
| 4042 #define GPIO_OSPEEDR_OSPEED13_1 ((uint32_t)0x08000000U) | |
| 4043 #define GPIO_OSPEEDR_OSPEED14 ((uint32_t)0x30000000U) | |
| 4044 #define GPIO_OSPEEDR_OSPEED14_0 ((uint32_t)0x10000000U) | |
| 4045 #define GPIO_OSPEEDR_OSPEED14_1 ((uint32_t)0x20000000U) | |
| 4046 #define GPIO_OSPEEDR_OSPEED15 ((uint32_t)0xC0000000U) | |
| 4047 #define GPIO_OSPEEDR_OSPEED15_0 ((uint32_t)0x40000000U) | |
| 4048 #define GPIO_OSPEEDR_OSPEED15_1 ((uint32_t)0x80000000U) | |
| 4049 | |
| 4050 /* Legacy defines */ | |
| 4051 #define GPIO_OSPEEDER_OSPEEDR0 GPIO_OSPEEDR_OSPEED0 | |
| 4052 #define GPIO_OSPEEDER_OSPEEDR0_0 GPIO_OSPEEDR_OSPEED0_0 | |
| 4053 #define GPIO_OSPEEDER_OSPEEDR0_1 GPIO_OSPEEDR_OSPEED0_1 | |
| 4054 #define GPIO_OSPEEDER_OSPEEDR1 GPIO_OSPEEDR_OSPEED1 | |
| 4055 #define GPIO_OSPEEDER_OSPEEDR1_0 GPIO_OSPEEDR_OSPEED1_0 | |
| 4056 #define GPIO_OSPEEDER_OSPEEDR1_1 GPIO_OSPEEDR_OSPEED1_1 | |
| 4057 #define GPIO_OSPEEDER_OSPEEDR2 GPIO_OSPEEDR_OSPEED2 | |
| 4058 #define GPIO_OSPEEDER_OSPEEDR2_0 GPIO_OSPEEDR_OSPEED2_0 | |
| 4059 #define GPIO_OSPEEDER_OSPEEDR2_1 GPIO_OSPEEDR_OSPEED2_1 | |
| 4060 #define GPIO_OSPEEDER_OSPEEDR3 GPIO_OSPEEDR_OSPEED3 | |
| 4061 #define GPIO_OSPEEDER_OSPEEDR3_0 GPIO_OSPEEDR_OSPEED3_0 | |
| 4062 #define GPIO_OSPEEDER_OSPEEDR3_1 GPIO_OSPEEDR_OSPEED3_1 | |
| 4063 #define GPIO_OSPEEDER_OSPEEDR4 GPIO_OSPEEDR_OSPEED4 | |
| 4064 #define GPIO_OSPEEDER_OSPEEDR4_0 GPIO_OSPEEDR_OSPEED4_0 | |
| 4065 #define GPIO_OSPEEDER_OSPEEDR4_1 GPIO_OSPEEDR_OSPEED4_1 | |
| 4066 #define GPIO_OSPEEDER_OSPEEDR5 GPIO_OSPEEDR_OSPEED5 | |
| 4067 #define GPIO_OSPEEDER_OSPEEDR5_0 GPIO_OSPEEDR_OSPEED5_0 | |
| 4068 #define GPIO_OSPEEDER_OSPEEDR5_1 GPIO_OSPEEDR_OSPEED5_1 | |
| 4069 #define GPIO_OSPEEDER_OSPEEDR6 GPIO_OSPEEDR_OSPEED6 | |
| 4070 #define GPIO_OSPEEDER_OSPEEDR6_0 GPIO_OSPEEDR_OSPEED6_0 | |
| 4071 #define GPIO_OSPEEDER_OSPEEDR6_1 GPIO_OSPEEDR_OSPEED6_1 | |
| 4072 #define GPIO_OSPEEDER_OSPEEDR7 GPIO_OSPEEDR_OSPEED7 | |
| 4073 #define GPIO_OSPEEDER_OSPEEDR7_0 GPIO_OSPEEDR_OSPEED7_0 | |
| 4074 #define GPIO_OSPEEDER_OSPEEDR7_1 GPIO_OSPEEDR_OSPEED7_1 | |
| 4075 #define GPIO_OSPEEDER_OSPEEDR8 GPIO_OSPEEDR_OSPEED8 | |
| 4076 #define GPIO_OSPEEDER_OSPEEDR8_0 GPIO_OSPEEDR_OSPEED8_0 | |
| 4077 #define GPIO_OSPEEDER_OSPEEDR8_1 GPIO_OSPEEDR_OSPEED8_1 | |
| 4078 #define GPIO_OSPEEDER_OSPEEDR9 GPIO_OSPEEDR_OSPEED9 | |
| 4079 #define GPIO_OSPEEDER_OSPEEDR9_0 GPIO_OSPEEDR_OSPEED9_0 | |
| 4080 #define GPIO_OSPEEDER_OSPEEDR9_1 GPIO_OSPEEDR_OSPEED9_1 | |
| 4081 #define GPIO_OSPEEDER_OSPEEDR10 GPIO_OSPEEDR_OSPEED10 | |
| 4082 #define GPIO_OSPEEDER_OSPEEDR10_0 GPIO_OSPEEDR_OSPEED10_0 | |
| 4083 #define GPIO_OSPEEDER_OSPEEDR10_1 GPIO_OSPEEDR_OSPEED10_1 | |
| 4084 #define GPIO_OSPEEDER_OSPEEDR11 GPIO_OSPEEDR_OSPEED11 | |
| 4085 #define GPIO_OSPEEDER_OSPEEDR11_0 GPIO_OSPEEDR_OSPEED11_0 | |
| 4086 #define GPIO_OSPEEDER_OSPEEDR11_1 GPIO_OSPEEDR_OSPEED11_1 | |
| 4087 #define GPIO_OSPEEDER_OSPEEDR12 GPIO_OSPEEDR_OSPEED12 | |
| 4088 #define GPIO_OSPEEDER_OSPEEDR12_0 GPIO_OSPEEDR_OSPEED12_0 | |
| 4089 #define GPIO_OSPEEDER_OSPEEDR12_1 GPIO_OSPEEDR_OSPEED12_1 | |
| 4090 #define GPIO_OSPEEDER_OSPEEDR13 GPIO_OSPEEDR_OSPEED13 | |
| 4091 #define GPIO_OSPEEDER_OSPEEDR13_0 GPIO_OSPEEDR_OSPEED13_0 | |
| 4092 #define GPIO_OSPEEDER_OSPEEDR13_1 GPIO_OSPEEDR_OSPEED13_1 | |
| 4093 #define GPIO_OSPEEDER_OSPEEDR14 GPIO_OSPEEDR_OSPEED14 | |
| 4094 #define GPIO_OSPEEDER_OSPEEDR14_0 GPIO_OSPEEDR_OSPEED14_0 | |
| 4095 #define GPIO_OSPEEDER_OSPEEDR14_1 GPIO_OSPEEDR_OSPEED14_1 | |
| 4096 #define GPIO_OSPEEDER_OSPEEDR15 GPIO_OSPEEDR_OSPEED15 | |
| 4097 #define GPIO_OSPEEDER_OSPEEDR15_0 GPIO_OSPEEDR_OSPEED15_0 | |
| 4098 #define GPIO_OSPEEDER_OSPEEDR15_1 GPIO_OSPEEDR_OSPEED15_1 | |
| 4099 | |
| 4100 /****************** Bits definition for GPIO_PUPDR register *****************/ | |
| 4101 #define GPIO_PUPDR_PUPD0 ((uint32_t)0x00000003U) | |
| 4102 #define GPIO_PUPDR_PUPD0_0 ((uint32_t)0x00000001U) | |
| 4103 #define GPIO_PUPDR_PUPD0_1 ((uint32_t)0x00000002U) | |
| 4104 #define GPIO_PUPDR_PUPD1 ((uint32_t)0x0000000CU) | |
| 4105 #define GPIO_PUPDR_PUPD1_0 ((uint32_t)0x00000004U) | |
| 4106 #define GPIO_PUPDR_PUPD1_1 ((uint32_t)0x00000008U) | |
| 4107 #define GPIO_PUPDR_PUPD2 ((uint32_t)0x00000030U) | |
| 4108 #define GPIO_PUPDR_PUPD2_0 ((uint32_t)0x00000010U) | |
| 4109 #define GPIO_PUPDR_PUPD2_1 ((uint32_t)0x00000020U) | |
| 4110 #define GPIO_PUPDR_PUPD3 ((uint32_t)0x000000C0U) | |
| 4111 #define GPIO_PUPDR_PUPD3_0 ((uint32_t)0x00000040U) | |
| 4112 #define GPIO_PUPDR_PUPD3_1 ((uint32_t)0x00000080U) | |
| 4113 #define GPIO_PUPDR_PUPD4 ((uint32_t)0x00000300U) | |
| 4114 #define GPIO_PUPDR_PUPD4_0 ((uint32_t)0x00000100U) | |
| 4115 #define GPIO_PUPDR_PUPD4_1 ((uint32_t)0x00000200U) | |
| 4116 #define GPIO_PUPDR_PUPD5 ((uint32_t)0x00000C00U) | |
| 4117 #define GPIO_PUPDR_PUPD5_0 ((uint32_t)0x00000400U) | |
| 4118 #define GPIO_PUPDR_PUPD5_1 ((uint32_t)0x00000800U) | |
| 4119 #define GPIO_PUPDR_PUPD6 ((uint32_t)0x00003000U) | |
| 4120 #define GPIO_PUPDR_PUPD6_0 ((uint32_t)0x00001000U) | |
| 4121 #define GPIO_PUPDR_PUPD6_1 ((uint32_t)0x00002000U) | |
| 4122 #define GPIO_PUPDR_PUPD7 ((uint32_t)0x0000C000U) | |
| 4123 #define GPIO_PUPDR_PUPD7_0 ((uint32_t)0x00004000U) | |
| 4124 #define GPIO_PUPDR_PUPD7_1 ((uint32_t)0x00008000U) | |
| 4125 #define GPIO_PUPDR_PUPD8 ((uint32_t)0x00030000U) | |
| 4126 #define GPIO_PUPDR_PUPD8_0 ((uint32_t)0x00010000U) | |
| 4127 #define GPIO_PUPDR_PUPD8_1 ((uint32_t)0x00020000U) | |
| 4128 #define GPIO_PUPDR_PUPD9 ((uint32_t)0x000C0000U) | |
| 4129 #define GPIO_PUPDR_PUPD9_0 ((uint32_t)0x00040000U) | |
| 4130 #define GPIO_PUPDR_PUPD9_1 ((uint32_t)0x00080000U) | |
| 4131 #define GPIO_PUPDR_PUPD10 ((uint32_t)0x00300000U) | |
| 4132 #define GPIO_PUPDR_PUPD10_0 ((uint32_t)0x00100000U) | |
| 4133 #define GPIO_PUPDR_PUPD10_1 ((uint32_t)0x00200000U) | |
| 4134 #define GPIO_PUPDR_PUPD11 ((uint32_t)0x00C00000U) | |
| 4135 #define GPIO_PUPDR_PUPD11_0 ((uint32_t)0x00400000U) | |
| 4136 #define GPIO_PUPDR_PUPD11_1 ((uint32_t)0x00800000U) | |
| 4137 #define GPIO_PUPDR_PUPD12 ((uint32_t)0x03000000U) | |
| 4138 #define GPIO_PUPDR_PUPD12_0 ((uint32_t)0x01000000U) | |
| 4139 #define GPIO_PUPDR_PUPD12_1 ((uint32_t)0x02000000U) | |
| 4140 #define GPIO_PUPDR_PUPD13 ((uint32_t)0x0C000000U) | |
| 4141 #define GPIO_PUPDR_PUPD13_0 ((uint32_t)0x04000000U) | |
| 4142 #define GPIO_PUPDR_PUPD13_1 ((uint32_t)0x08000000U) | |
| 4143 #define GPIO_PUPDR_PUPD14 ((uint32_t)0x30000000U) | |
| 4144 #define GPIO_PUPDR_PUPD14_0 ((uint32_t)0x10000000U) | |
| 4145 #define GPIO_PUPDR_PUPD14_1 ((uint32_t)0x20000000U) | |
| 4146 #define GPIO_PUPDR_PUPD15 ((uint32_t)0xC0000000U) | |
| 4147 #define GPIO_PUPDR_PUPD15_0 ((uint32_t)0x40000000U) | |
| 4148 #define GPIO_PUPDR_PUPD15_1 ((uint32_t)0x80000000U) | |
| 4149 | |
| 4150 /* Legacy defines */ | |
| 4151 #define GPIO_PUPDR_PUPDR0 GPIO_PUPDR_PUPD0 | |
| 4152 #define GPIO_PUPDR_PUPDR0_0 GPIO_PUPDR_PUPD0_0 | |
| 4153 #define GPIO_PUPDR_PUPDR0_1 GPIO_PUPDR_PUPD0_1 | |
| 4154 #define GPIO_PUPDR_PUPDR1 GPIO_PUPDR_PUPD1 | |
| 4155 #define GPIO_PUPDR_PUPDR1_0 GPIO_PUPDR_PUPD1_0 | |
| 4156 #define GPIO_PUPDR_PUPDR1_1 GPIO_PUPDR_PUPD1_1 | |
| 4157 #define GPIO_PUPDR_PUPDR2 GPIO_PUPDR_PUPD2 | |
| 4158 #define GPIO_PUPDR_PUPDR2_0 GPIO_PUPDR_PUPD2_0 | |
| 4159 #define GPIO_PUPDR_PUPDR2_1 GPIO_PUPDR_PUPD2_1 | |
| 4160 #define GPIO_PUPDR_PUPDR3 GPIO_PUPDR_PUPD3 | |
| 4161 #define GPIO_PUPDR_PUPDR3_0 GPIO_PUPDR_PUPD3_0 | |
| 4162 #define GPIO_PUPDR_PUPDR3_1 GPIO_PUPDR_PUPD3_1 | |
| 4163 #define GPIO_PUPDR_PUPDR4 GPIO_PUPDR_PUPD4 | |
| 4164 #define GPIO_PUPDR_PUPDR4_0 GPIO_PUPDR_PUPD4_0 | |
| 4165 #define GPIO_PUPDR_PUPDR4_1 GPIO_PUPDR_PUPD4_1 | |
| 4166 #define GPIO_PUPDR_PUPDR5 GPIO_PUPDR_PUPD5 | |
| 4167 #define GPIO_PUPDR_PUPDR5_0 GPIO_PUPDR_PUPD5_0 | |
| 4168 #define GPIO_PUPDR_PUPDR5_1 GPIO_PUPDR_PUPD5_1 | |
| 4169 #define GPIO_PUPDR_PUPDR6 GPIO_PUPDR_PUPD6 | |
| 4170 #define GPIO_PUPDR_PUPDR6_0 GPIO_PUPDR_PUPD6_0 | |
| 4171 #define GPIO_PUPDR_PUPDR6_1 GPIO_PUPDR_PUPD6_1 | |
| 4172 #define GPIO_PUPDR_PUPDR7 GPIO_PUPDR_PUPD7 | |
| 4173 #define GPIO_PUPDR_PUPDR7_0 GPIO_PUPDR_PUPD7_0 | |
| 4174 #define GPIO_PUPDR_PUPDR7_1 GPIO_PUPDR_PUPD7_1 | |
| 4175 #define GPIO_PUPDR_PUPDR8 GPIO_PUPDR_PUPD8 | |
| 4176 #define GPIO_PUPDR_PUPDR8_0 GPIO_PUPDR_PUPD8_0 | |
| 4177 #define GPIO_PUPDR_PUPDR8_1 GPIO_PUPDR_PUPD8_1 | |
| 4178 #define GPIO_PUPDR_PUPDR9 GPIO_PUPDR_PUPD9 | |
| 4179 #define GPIO_PUPDR_PUPDR9_0 GPIO_PUPDR_PUPD9_0 | |
| 4180 #define GPIO_PUPDR_PUPDR9_1 GPIO_PUPDR_PUPD9_1 | |
| 4181 #define GPIO_PUPDR_PUPDR10 GPIO_PUPDR_PUPD10 | |
| 4182 #define GPIO_PUPDR_PUPDR10_0 GPIO_PUPDR_PUPD10_0 | |
| 4183 #define GPIO_PUPDR_PUPDR10_1 GPIO_PUPDR_PUPD10_1 | |
| 4184 #define GPIO_PUPDR_PUPDR11 GPIO_PUPDR_PUPD11 | |
| 4185 #define GPIO_PUPDR_PUPDR11_0 GPIO_PUPDR_PUPD11_0 | |
| 4186 #define GPIO_PUPDR_PUPDR11_1 GPIO_PUPDR_PUPD11_1 | |
| 4187 #define GPIO_PUPDR_PUPDR12 GPIO_PUPDR_PUPD12 | |
| 4188 #define GPIO_PUPDR_PUPDR12_0 GPIO_PUPDR_PUPD12_0 | |
| 4189 #define GPIO_PUPDR_PUPDR12_1 GPIO_PUPDR_PUPD12_1 | |
| 4190 #define GPIO_PUPDR_PUPDR13 GPIO_PUPDR_PUPD13 | |
| 4191 #define GPIO_PUPDR_PUPDR13_0 GPIO_PUPDR_PUPD13_0 | |
| 4192 #define GPIO_PUPDR_PUPDR13_1 GPIO_PUPDR_PUPD13_1 | |
| 4193 #define GPIO_PUPDR_PUPDR14 GPIO_PUPDR_PUPD14 | |
| 4194 #define GPIO_PUPDR_PUPDR14_0 GPIO_PUPDR_PUPD14_0 | |
| 4195 #define GPIO_PUPDR_PUPDR14_1 GPIO_PUPDR_PUPD14_1 | |
| 4196 #define GPIO_PUPDR_PUPDR15 GPIO_PUPDR_PUPD15 | |
| 4197 #define GPIO_PUPDR_PUPDR15_0 GPIO_PUPDR_PUPD15_0 | |
| 4198 #define GPIO_PUPDR_PUPDR15_1 GPIO_PUPDR_PUPD15_1 | |
| 4199 | |
| 4200 /****************** Bits definition for GPIO_IDR register *******************/ | |
| 4201 #define GPIO_IDR_ID0 ((uint32_t)0x00000001U) | |
| 4202 #define GPIO_IDR_ID1 ((uint32_t)0x00000002U) | |
| 4203 #define GPIO_IDR_ID2 ((uint32_t)0x00000004U) | |
| 4204 #define GPIO_IDR_ID3 ((uint32_t)0x00000008U) | |
| 4205 #define GPIO_IDR_ID4 ((uint32_t)0x00000010U) | |
| 4206 #define GPIO_IDR_ID5 ((uint32_t)0x00000020U) | |
| 4207 #define GPIO_IDR_ID6 ((uint32_t)0x00000040U) | |
| 4208 #define GPIO_IDR_ID7 ((uint32_t)0x00000080U) | |
| 4209 #define GPIO_IDR_ID8 ((uint32_t)0x00000100U) | |
| 4210 #define GPIO_IDR_ID9 ((uint32_t)0x00000200U) | |
| 4211 #define GPIO_IDR_ID10 ((uint32_t)0x00000400U) | |
| 4212 #define GPIO_IDR_ID11 ((uint32_t)0x00000800U) | |
| 4213 #define GPIO_IDR_ID12 ((uint32_t)0x00001000U) | |
| 4214 #define GPIO_IDR_ID13 ((uint32_t)0x00002000U) | |
| 4215 #define GPIO_IDR_ID14 ((uint32_t)0x00004000U) | |
| 4216 #define GPIO_IDR_ID15 ((uint32_t)0x00008000U) | |
| 4217 | |
| 4218 /* Legacy defines */ | |
| 4219 #define GPIO_IDR_IDR_0 GPIO_IDR_ID0 | |
| 4220 #define GPIO_IDR_IDR_1 GPIO_IDR_ID1 | |
| 4221 #define GPIO_IDR_IDR_2 GPIO_IDR_ID2 | |
| 4222 #define GPIO_IDR_IDR_3 GPIO_IDR_ID3 | |
| 4223 #define GPIO_IDR_IDR_4 GPIO_IDR_ID4 | |
| 4224 #define GPIO_IDR_IDR_5 GPIO_IDR_ID5 | |
| 4225 #define GPIO_IDR_IDR_6 GPIO_IDR_ID6 | |
| 4226 #define GPIO_IDR_IDR_7 GPIO_IDR_ID7 | |
| 4227 #define GPIO_IDR_IDR_8 GPIO_IDR_ID8 | |
| 4228 #define GPIO_IDR_IDR_9 GPIO_IDR_ID9 | |
| 4229 #define GPIO_IDR_IDR_10 GPIO_IDR_ID10 | |
| 4230 #define GPIO_IDR_IDR_11 GPIO_IDR_ID11 | |
| 4231 #define GPIO_IDR_IDR_12 GPIO_IDR_ID12 | |
| 4232 #define GPIO_IDR_IDR_13 GPIO_IDR_ID13 | |
| 4233 #define GPIO_IDR_IDR_14 GPIO_IDR_ID14 | |
| 4234 #define GPIO_IDR_IDR_15 GPIO_IDR_ID15 | |
| 4235 | |
| 4236 /* Old GPIO_IDR register bits definition, maintained for legacy purpose */ | |
| 4237 #define GPIO_OTYPER_IDR_0 GPIO_IDR_ID0 | |
| 4238 #define GPIO_OTYPER_IDR_1 GPIO_IDR_ID1 | |
| 4239 #define GPIO_OTYPER_IDR_2 GPIO_IDR_ID2 | |
| 4240 #define GPIO_OTYPER_IDR_3 GPIO_IDR_ID3 | |
| 4241 #define GPIO_OTYPER_IDR_4 GPIO_IDR_ID4 | |
| 4242 #define GPIO_OTYPER_IDR_5 GPIO_IDR_ID5 | |
| 4243 #define GPIO_OTYPER_IDR_6 GPIO_IDR_ID6 | |
| 4244 #define GPIO_OTYPER_IDR_7 GPIO_IDR_ID7 | |
| 4245 #define GPIO_OTYPER_IDR_8 GPIO_IDR_ID8 | |
| 4246 #define GPIO_OTYPER_IDR_9 GPIO_IDR_ID9 | |
| 4247 #define GPIO_OTYPER_IDR_10 GPIO_IDR_ID10 | |
| 4248 #define GPIO_OTYPER_IDR_11 GPIO_IDR_ID11 | |
| 4249 #define GPIO_OTYPER_IDR_12 GPIO_IDR_ID12 | |
| 4250 #define GPIO_OTYPER_IDR_13 GPIO_IDR_ID13 | |
| 4251 #define GPIO_OTYPER_IDR_14 GPIO_IDR_ID14 | |
| 4252 #define GPIO_OTYPER_IDR_15 GPIO_IDR_ID15 | |
| 4253 | |
| 4254 /****************** Bits definition for GPIO_ODR register *******************/ | |
| 4255 #define GPIO_ODR_OD0 ((uint32_t)0x00000001U) | |
| 4256 #define GPIO_ODR_OD1 ((uint32_t)0x00000002U) | |
| 4257 #define GPIO_ODR_OD2 ((uint32_t)0x00000004U) | |
| 4258 #define GPIO_ODR_OD3 ((uint32_t)0x00000008U) | |
| 4259 #define GPIO_ODR_OD4 ((uint32_t)0x00000010U) | |
| 4260 #define GPIO_ODR_OD5 ((uint32_t)0x00000020U) | |
| 4261 #define GPIO_ODR_OD6 ((uint32_t)0x00000040U) | |
| 4262 #define GPIO_ODR_OD7 ((uint32_t)0x00000080U) | |
| 4263 #define GPIO_ODR_OD8 ((uint32_t)0x00000100U) | |
| 4264 #define GPIO_ODR_OD9 ((uint32_t)0x00000200U) | |
| 4265 #define GPIO_ODR_OD10 ((uint32_t)0x00000400U) | |
| 4266 #define GPIO_ODR_OD11 ((uint32_t)0x00000800U) | |
| 4267 #define GPIO_ODR_OD12 ((uint32_t)0x00001000U) | |
| 4268 #define GPIO_ODR_OD13 ((uint32_t)0x00002000U) | |
| 4269 #define GPIO_ODR_OD14 ((uint32_t)0x00004000U) | |
| 4270 #define GPIO_ODR_OD15 ((uint32_t)0x00008000U) | |
| 4271 | |
| 4272 /* Legacy defines */ | |
| 4273 #define GPIO_ODR_ODR_0 GPIO_ODR_OD0 | |
| 4274 #define GPIO_ODR_ODR_1 GPIO_ODR_OD1 | |
| 4275 #define GPIO_ODR_ODR_2 GPIO_ODR_OD2 | |
| 4276 #define GPIO_ODR_ODR_3 GPIO_ODR_OD3 | |
| 4277 #define GPIO_ODR_ODR_4 GPIO_ODR_OD4 | |
| 4278 #define GPIO_ODR_ODR_5 GPIO_ODR_OD5 | |
| 4279 #define GPIO_ODR_ODR_6 GPIO_ODR_OD6 | |
| 4280 #define GPIO_ODR_ODR_7 GPIO_ODR_OD7 | |
| 4281 #define GPIO_ODR_ODR_8 GPIO_ODR_OD8 | |
| 4282 #define GPIO_ODR_ODR_9 GPIO_ODR_OD9 | |
| 4283 #define GPIO_ODR_ODR_10 GPIO_ODR_OD10 | |
| 4284 #define GPIO_ODR_ODR_11 GPIO_ODR_OD11 | |
| 4285 #define GPIO_ODR_ODR_12 GPIO_ODR_OD12 | |
| 4286 #define GPIO_ODR_ODR_13 GPIO_ODR_OD13 | |
| 4287 #define GPIO_ODR_ODR_14 GPIO_ODR_OD14 | |
| 4288 #define GPIO_ODR_ODR_15 GPIO_ODR_OD15 | |
| 4289 | |
| 4290 /* Old GPIO_ODR register bits definition, maintained for legacy purpose */ | |
| 4291 #define GPIO_OTYPER_ODR_0 GPIO_ODR_OD0 | |
| 4292 #define GPIO_OTYPER_ODR_1 GPIO_ODR_OD1 | |
| 4293 #define GPIO_OTYPER_ODR_2 GPIO_ODR_OD2 | |
| 4294 #define GPIO_OTYPER_ODR_3 GPIO_ODR_OD3 | |
| 4295 #define GPIO_OTYPER_ODR_4 GPIO_ODR_OD4 | |
| 4296 #define GPIO_OTYPER_ODR_5 GPIO_ODR_OD5 | |
| 4297 #define GPIO_OTYPER_ODR_6 GPIO_ODR_OD6 | |
| 4298 #define GPIO_OTYPER_ODR_7 GPIO_ODR_OD7 | |
| 4299 #define GPIO_OTYPER_ODR_8 GPIO_ODR_OD8 | |
| 4300 #define GPIO_OTYPER_ODR_9 GPIO_ODR_OD9 | |
| 4301 #define GPIO_OTYPER_ODR_10 GPIO_ODR_OD10 | |
| 4302 #define GPIO_OTYPER_ODR_11 GPIO_ODR_OD11 | |
| 4303 #define GPIO_OTYPER_ODR_12 GPIO_ODR_OD12 | |
| 4304 #define GPIO_OTYPER_ODR_13 GPIO_ODR_OD13 | |
| 4305 #define GPIO_OTYPER_ODR_14 GPIO_ODR_OD14 | |
| 4306 #define GPIO_OTYPER_ODR_15 GPIO_ODR_OD15 | |
| 4307 | |
| 4308 /****************** Bits definition for GPIO_BSRR register ******************/ | |
| 4309 #define GPIO_BSRR_BS0 ((uint32_t)0x00000001U) | |
| 4310 #define GPIO_BSRR_BS1 ((uint32_t)0x00000002U) | |
| 4311 #define GPIO_BSRR_BS2 ((uint32_t)0x00000004U) | |
| 4312 #define GPIO_BSRR_BS3 ((uint32_t)0x00000008U) | |
| 4313 #define GPIO_BSRR_BS4 ((uint32_t)0x00000010U) | |
| 4314 #define GPIO_BSRR_BS5 ((uint32_t)0x00000020U) | |
| 4315 #define GPIO_BSRR_BS6 ((uint32_t)0x00000040U) | |
| 4316 #define GPIO_BSRR_BS7 ((uint32_t)0x00000080U) | |
| 4317 #define GPIO_BSRR_BS8 ((uint32_t)0x00000100U) | |
| 4318 #define GPIO_BSRR_BS9 ((uint32_t)0x00000200U) | |
| 4319 #define GPIO_BSRR_BS10 ((uint32_t)0x00000400U) | |
| 4320 #define GPIO_BSRR_BS11 ((uint32_t)0x00000800U) | |
| 4321 #define GPIO_BSRR_BS12 ((uint32_t)0x00001000U) | |
| 4322 #define GPIO_BSRR_BS13 ((uint32_t)0x00002000U) | |
| 4323 #define GPIO_BSRR_BS14 ((uint32_t)0x00004000U) | |
| 4324 #define GPIO_BSRR_BS15 ((uint32_t)0x00008000U) | |
| 4325 #define GPIO_BSRR_BR0 ((uint32_t)0x00010000U) | |
| 4326 #define GPIO_BSRR_BR1 ((uint32_t)0x00020000U) | |
| 4327 #define GPIO_BSRR_BR2 ((uint32_t)0x00040000U) | |
| 4328 #define GPIO_BSRR_BR3 ((uint32_t)0x00080000U) | |
| 4329 #define GPIO_BSRR_BR4 ((uint32_t)0x00100000U) | |
| 4330 #define GPIO_BSRR_BR5 ((uint32_t)0x00200000U) | |
| 4331 #define GPIO_BSRR_BR6 ((uint32_t)0x00400000U) | |
| 4332 #define GPIO_BSRR_BR7 ((uint32_t)0x00800000U) | |
| 4333 #define GPIO_BSRR_BR8 ((uint32_t)0x01000000U) | |
| 4334 #define GPIO_BSRR_BR9 ((uint32_t)0x02000000U) | |
| 4335 #define GPIO_BSRR_BR10 ((uint32_t)0x04000000U) | |
| 4336 #define GPIO_BSRR_BR11 ((uint32_t)0x08000000U) | |
| 4337 #define GPIO_BSRR_BR12 ((uint32_t)0x10000000U) | |
| 4338 #define GPIO_BSRR_BR13 ((uint32_t)0x20000000U) | |
| 4339 #define GPIO_BSRR_BR14 ((uint32_t)0x40000000U) | |
| 4340 #define GPIO_BSRR_BR15 ((uint32_t)0x80000000U) | |
| 4341 | |
| 4342 /* Legacy defines */ | |
| 4343 #define GPIO_BSRR_BS_0 GPIO_BSRR_BS0 | |
| 4344 #define GPIO_BSRR_BS_1 GPIO_BSRR_BS1 | |
| 4345 #define GPIO_BSRR_BS_2 GPIO_BSRR_BS2 | |
| 4346 #define GPIO_BSRR_BS_3 GPIO_BSRR_BS3 | |
| 4347 #define GPIO_BSRR_BS_4 GPIO_BSRR_BS4 | |
| 4348 #define GPIO_BSRR_BS_5 GPIO_BSRR_BS5 | |
| 4349 #define GPIO_BSRR_BS_6 GPIO_BSRR_BS6 | |
| 4350 #define GPIO_BSRR_BS_7 GPIO_BSRR_BS7 | |
| 4351 #define GPIO_BSRR_BS_8 GPIO_BSRR_BS8 | |
| 4352 #define GPIO_BSRR_BS_9 GPIO_BSRR_BS9 | |
| 4353 #define GPIO_BSRR_BS_10 GPIO_BSRR_BS10 | |
| 4354 #define GPIO_BSRR_BS_11 GPIO_BSRR_BS11 | |
| 4355 #define GPIO_BSRR_BS_12 GPIO_BSRR_BS12 | |
| 4356 #define GPIO_BSRR_BS_13 GPIO_BSRR_BS13 | |
| 4357 #define GPIO_BSRR_BS_14 GPIO_BSRR_BS14 | |
| 4358 #define GPIO_BSRR_BS_15 GPIO_BSRR_BS15 | |
| 4359 #define GPIO_BSRR_BR_0 GPIO_BSRR_BR0 | |
| 4360 #define GPIO_BSRR_BR_1 GPIO_BSRR_BR1 | |
| 4361 #define GPIO_BSRR_BR_2 GPIO_BSRR_BR2 | |
| 4362 #define GPIO_BSRR_BR_3 GPIO_BSRR_BR3 | |
| 4363 #define GPIO_BSRR_BR_4 GPIO_BSRR_BR4 | |
| 4364 #define GPIO_BSRR_BR_5 GPIO_BSRR_BR5 | |
| 4365 #define GPIO_BSRR_BR_6 GPIO_BSRR_BR6 | |
| 4366 #define GPIO_BSRR_BR_7 GPIO_BSRR_BR7 | |
| 4367 #define GPIO_BSRR_BR_8 GPIO_BSRR_BR8 | |
| 4368 #define GPIO_BSRR_BR_9 GPIO_BSRR_BR9 | |
| 4369 #define GPIO_BSRR_BR_10 GPIO_BSRR_BR10 | |
| 4370 #define GPIO_BSRR_BR_11 GPIO_BSRR_BR11 | |
| 4371 #define GPIO_BSRR_BR_12 GPIO_BSRR_BR12 | |
| 4372 #define GPIO_BSRR_BR_13 GPIO_BSRR_BR13 | |
| 4373 #define GPIO_BSRR_BR_14 GPIO_BSRR_BR14 | |
| 4374 #define GPIO_BSRR_BR_15 GPIO_BSRR_BR15 | |
| 4375 | |
| 4376 /****************** Bit definition for GPIO_LCKR register *********************/ | |
| 4377 #define GPIO_LCKR_LCK0 ((uint32_t)0x00000001U) | |
| 4378 #define GPIO_LCKR_LCK1 ((uint32_t)0x00000002U) | |
| 4379 #define GPIO_LCKR_LCK2 ((uint32_t)0x00000004U) | |
| 4380 #define GPIO_LCKR_LCK3 ((uint32_t)0x00000008U) | |
| 4381 #define GPIO_LCKR_LCK4 ((uint32_t)0x00000010U) | |
| 4382 #define GPIO_LCKR_LCK5 ((uint32_t)0x00000020U) | |
| 4383 #define GPIO_LCKR_LCK6 ((uint32_t)0x00000040U) | |
| 4384 #define GPIO_LCKR_LCK7 ((uint32_t)0x00000080U) | |
| 4385 #define GPIO_LCKR_LCK8 ((uint32_t)0x00000100U) | |
| 4386 #define GPIO_LCKR_LCK9 ((uint32_t)0x00000200U) | |
| 4387 #define GPIO_LCKR_LCK10 ((uint32_t)0x00000400U) | |
| 4388 #define GPIO_LCKR_LCK11 ((uint32_t)0x00000800U) | |
| 4389 #define GPIO_LCKR_LCK12 ((uint32_t)0x00001000U) | |
| 4390 #define GPIO_LCKR_LCK13 ((uint32_t)0x00002000U) | |
| 4391 #define GPIO_LCKR_LCK14 ((uint32_t)0x00004000U) | |
| 4392 #define GPIO_LCKR_LCK15 ((uint32_t)0x00008000U) | |
| 4393 #define GPIO_LCKR_LCKK ((uint32_t)0x00010000U) | |
| 4394 | |
| 4395 /****************** Bit definition for GPIO_AFRL register *********************/ | |
| 4396 #define GPIO_AFRL_AFSEL0 ((uint32_t)0x0000000FU) | |
| 4397 #define GPIO_AFRL_AFSEL0_0 ((uint32_t)0x00000001U) | |
| 4398 #define GPIO_AFRL_AFSEL0_1 ((uint32_t)0x00000002U) | |
| 4399 #define GPIO_AFRL_AFSEL0_2 ((uint32_t)0x00000004U) | |
| 4400 #define GPIO_AFRL_AFSEL0_3 ((uint32_t)0x00000008U) | |
| 4401 #define GPIO_AFRL_AFSEL1 ((uint32_t)0x000000F0U) | |
| 4402 #define GPIO_AFRL_AFSEL1_0 ((uint32_t)0x00000010U) | |
| 4403 #define GPIO_AFRL_AFSEL1_1 ((uint32_t)0x00000020U) | |
| 4404 #define GPIO_AFRL_AFSEL1_2 ((uint32_t)0x00000040U) | |
| 4405 #define GPIO_AFRL_AFSEL1_3 ((uint32_t)0x00000080U) | |
| 4406 #define GPIO_AFRL_AFSEL2 ((uint32_t)0x00000F00U) | |
| 4407 #define GPIO_AFRL_AFSEL2_0 ((uint32_t)0x00000100U) | |
| 4408 #define GPIO_AFRL_AFSEL2_1 ((uint32_t)0x00000200U) | |
| 4409 #define GPIO_AFRL_AFSEL2_2 ((uint32_t)0x00000400U) | |
| 4410 #define GPIO_AFRL_AFSEL2_3 ((uint32_t)0x00000800U) | |
| 4411 #define GPIO_AFRL_AFSEL3 ((uint32_t)0x0000F000U) | |
| 4412 #define GPIO_AFRL_AFSEL3_0 ((uint32_t)0x00001000U) | |
| 4413 #define GPIO_AFRL_AFSEL3_1 ((uint32_t)0x00002000U) | |
| 4414 #define GPIO_AFRL_AFSEL3_2 ((uint32_t)0x00004000U) | |
| 4415 #define GPIO_AFRL_AFSEL3_3 ((uint32_t)0x00008000U) | |
| 4416 #define GPIO_AFRL_AFSEL4 ((uint32_t)0x000F0000U) | |
| 4417 #define GPIO_AFRL_AFSEL4_0 ((uint32_t)0x00010000U) | |
| 4418 #define GPIO_AFRL_AFSEL4_1 ((uint32_t)0x00020000U) | |
| 4419 #define GPIO_AFRL_AFSEL4_2 ((uint32_t)0x00040000U) | |
| 4420 #define GPIO_AFRL_AFSEL4_3 ((uint32_t)0x00080000U) | |
| 4421 #define GPIO_AFRL_AFSEL5 ((uint32_t)0x00F00000U) | |
| 4422 #define GPIO_AFRL_AFSEL5_0 ((uint32_t)0x00100000U) | |
| 4423 #define GPIO_AFRL_AFSEL5_1 ((uint32_t)0x00200000U) | |
| 4424 #define GPIO_AFRL_AFSEL5_2 ((uint32_t)0x00400000U) | |
| 4425 #define GPIO_AFRL_AFSEL5_3 ((uint32_t)0x00800000U) | |
| 4426 #define GPIO_AFRL_AFSEL6 ((uint32_t)0x0F000000U) | |
| 4427 #define GPIO_AFRL_AFSEL6_0 ((uint32_t)0x01000000U) | |
| 4428 #define GPIO_AFRL_AFSEL6_1 ((uint32_t)0x02000000U) | |
| 4429 #define GPIO_AFRL_AFSEL6_2 ((uint32_t)0x04000000U) | |
| 4430 #define GPIO_AFRL_AFSEL6_3 ((uint32_t)0x08000000U) | |
| 4431 #define GPIO_AFRL_AFSEL7 ((uint32_t)0xF0000000U) | |
| 4432 #define GPIO_AFRL_AFSEL7_0 ((uint32_t)0x10000000U) | |
| 4433 #define GPIO_AFRL_AFSEL7_1 ((uint32_t)0x20000000U) | |
| 4434 #define GPIO_AFRL_AFSEL7_2 ((uint32_t)0x40000000U) | |
| 4435 #define GPIO_AFRL_AFSEL7_3 ((uint32_t)0x80000000U) | |
| 4436 | |
| 4437 /* Legacy defines */ | |
| 4438 #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFSEL0 | |
| 4439 #define GPIO_AFRL_AFRL1 GPIO_AFRL_AFSEL1 | |
| 4440 #define GPIO_AFRL_AFRL2 GPIO_AFRL_AFSEL2 | |
| 4441 #define GPIO_AFRL_AFRL3 GPIO_AFRL_AFSEL3 | |
| 4442 #define GPIO_AFRL_AFRL4 GPIO_AFRL_AFSEL4 | |
| 4443 #define GPIO_AFRL_AFRL5 GPIO_AFRL_AFSEL5 | |
| 4444 #define GPIO_AFRL_AFRL6 GPIO_AFRL_AFSEL6 | |
| 4445 #define GPIO_AFRL_AFRL7 GPIO_AFRL_AFSEL7 | |
| 4446 | |
| 4447 /****************** Bit definition for GPIO_AFRH register *********************/ | |
| 4448 #define GPIO_AFRH_AFSEL8 ((uint32_t)0x0000000FU) | |
| 4449 #define GPIO_AFRH_AFSEL8_0 ((uint32_t)0x00000001U) | |
| 4450 #define GPIO_AFRH_AFSEL8_1 ((uint32_t)0x00000002U) | |
| 4451 #define GPIO_AFRH_AFSEL8_2 ((uint32_t)0x00000004U) | |
| 4452 #define GPIO_AFRH_AFSEL8_3 ((uint32_t)0x00000008U) | |
| 4453 #define GPIO_AFRH_AFSEL9 ((uint32_t)0x000000F0U) | |
| 4454 #define GPIO_AFRH_AFSEL9_0 ((uint32_t)0x00000010U) | |
| 4455 #define GPIO_AFRH_AFSEL9_1 ((uint32_t)0x00000020U) | |
| 4456 #define GPIO_AFRH_AFSEL9_2 ((uint32_t)0x00000040U) | |
| 4457 #define GPIO_AFRH_AFSEL9_3 ((uint32_t)0x00000080U) | |
| 4458 #define GPIO_AFRH_AFSEL10 ((uint32_t)0x00000F00U) | |
| 4459 #define GPIO_AFRH_AFSEL10_0 ((uint32_t)0x00000100U) | |
| 4460 #define GPIO_AFRH_AFSEL10_1 ((uint32_t)0x00000200U) | |
| 4461 #define GPIO_AFRH_AFSEL10_2 ((uint32_t)0x00000400U) | |
| 4462 #define GPIO_AFRH_AFSEL10_3 ((uint32_t)0x00000800U) | |
| 4463 #define GPIO_AFRH_AFSEL11 ((uint32_t)0x0000F000U) | |
| 4464 #define GPIO_AFRH_AFSEL11_0 ((uint32_t)0x00001000U) | |
| 4465 #define GPIO_AFRH_AFSEL11_1 ((uint32_t)0x00002000U) | |
| 4466 #define GPIO_AFRH_AFSEL11_2 ((uint32_t)0x00004000U) | |
| 4467 #define GPIO_AFRH_AFSEL11_3 ((uint32_t)0x00008000U) | |
| 4468 #define GPIO_AFRH_AFSEL12 ((uint32_t)0x000F0000U) | |
| 4469 #define GPIO_AFRH_AFSEL12_0 ((uint32_t)0x00010000U) | |
| 4470 #define GPIO_AFRH_AFSEL12_1 ((uint32_t)0x00020000U) | |
| 4471 #define GPIO_AFRH_AFSEL12_2 ((uint32_t)0x00040000U) | |
| 4472 #define GPIO_AFRH_AFSEL12_3 ((uint32_t)0x00080000U) | |
| 4473 #define GPIO_AFRH_AFSEL13 ((uint32_t)0x00F00000U) | |
| 4474 #define GPIO_AFRH_AFSEL13_0 ((uint32_t)0x00100000U) | |
| 4475 #define GPIO_AFRH_AFSEL13_1 ((uint32_t)0x00200000U) | |
| 4476 #define GPIO_AFRH_AFSEL13_2 ((uint32_t)0x00400000U) | |
| 4477 #define GPIO_AFRH_AFSEL13_3 ((uint32_t)0x00800000U) | |
| 4478 #define GPIO_AFRH_AFSEL14 ((uint32_t)0x0F000000U) | |
| 4479 #define GPIO_AFRH_AFSEL14_0 ((uint32_t)0x01000000U) | |
| 4480 #define GPIO_AFRH_AFSEL14_1 ((uint32_t)0x02000000U) | |
| 4481 #define GPIO_AFRH_AFSEL14_2 ((uint32_t)0x04000000U) | |
| 4482 #define GPIO_AFRH_AFSEL14_3 ((uint32_t)0x08000000U) | |
| 4483 #define GPIO_AFRH_AFSEL15 ((uint32_t)0xF0000000U) | |
| 4484 #define GPIO_AFRH_AFSEL15_0 ((uint32_t)0x10000000U) | |
| 4485 #define GPIO_AFRH_AFSEL15_1 ((uint32_t)0x20000000U) | |
| 4486 #define GPIO_AFRH_AFSEL15_2 ((uint32_t)0x40000000U) | |
| 4487 #define GPIO_AFRH_AFSEL15_3 ((uint32_t)0x80000000U) | |
| 4488 | |
| 4489 /* Legacy defines */ | |
| 4490 #define GPIO_AFRH_AFRH0 GPIO_AFRH_AFSEL8 | |
| 4491 #define GPIO_AFRH_AFRH1 GPIO_AFRH_AFSEL9 | |
| 4492 #define GPIO_AFRH_AFRH2 GPIO_AFRH_AFSEL10 | |
| 4493 #define GPIO_AFRH_AFRH3 GPIO_AFRH_AFSEL11 | |
| 4494 #define GPIO_AFRH_AFRH4 GPIO_AFRH_AFSEL12 | |
| 4495 #define GPIO_AFRH_AFRH5 GPIO_AFRH_AFSEL13 | |
| 4496 #define GPIO_AFRH_AFRH6 GPIO_AFRH_AFSEL14 | |
| 4497 #define GPIO_AFRH_AFRH7 GPIO_AFRH_AFSEL15 | |
| 4498 | |
| 4499 /****************** Bits definition for GPIO_BRR register ******************/ | |
| 4500 #define GPIO_BRR_BR0 ((uint32_t)0x00000001U) | |
| 4501 #define GPIO_BRR_BR1 ((uint32_t)0x00000002U) | |
| 4502 #define GPIO_BRR_BR2 ((uint32_t)0x00000004U) | |
| 4503 #define GPIO_BRR_BR3 ((uint32_t)0x00000008U) | |
| 4504 #define GPIO_BRR_BR4 ((uint32_t)0x00000010U) | |
| 4505 #define GPIO_BRR_BR5 ((uint32_t)0x00000020U) | |
| 4506 #define GPIO_BRR_BR6 ((uint32_t)0x00000040U) | |
| 4507 #define GPIO_BRR_BR7 ((uint32_t)0x00000080U) | |
| 4508 #define GPIO_BRR_BR8 ((uint32_t)0x00000100U) | |
| 4509 #define GPIO_BRR_BR9 ((uint32_t)0x00000200U) | |
| 4510 #define GPIO_BRR_BR10 ((uint32_t)0x00000400U) | |
| 4511 #define GPIO_BRR_BR11 ((uint32_t)0x00000800U) | |
| 4512 #define GPIO_BRR_BR12 ((uint32_t)0x00001000U) | |
| 4513 #define GPIO_BRR_BR13 ((uint32_t)0x00002000U) | |
| 4514 #define GPIO_BRR_BR14 ((uint32_t)0x00004000U) | |
| 4515 #define GPIO_BRR_BR15 ((uint32_t)0x00008000U) | |
| 4516 | |
| 4517 /* Legacy defines */ | |
| 4518 #define GPIO_BRR_BR_0 GPIO_BRR_BR0 | |
| 4519 #define GPIO_BRR_BR_1 GPIO_BRR_BR1 | |
| 4520 #define GPIO_BRR_BR_2 GPIO_BRR_BR2 | |
| 4521 #define GPIO_BRR_BR_3 GPIO_BRR_BR3 | |
| 4522 #define GPIO_BRR_BR_4 GPIO_BRR_BR4 | |
| 4523 #define GPIO_BRR_BR_5 GPIO_BRR_BR5 | |
| 4524 #define GPIO_BRR_BR_6 GPIO_BRR_BR6 | |
| 4525 #define GPIO_BRR_BR_7 GPIO_BRR_BR7 | |
| 4526 #define GPIO_BRR_BR_8 GPIO_BRR_BR8 | |
| 4527 #define GPIO_BRR_BR_9 GPIO_BRR_BR9 | |
| 4528 #define GPIO_BRR_BR_10 GPIO_BRR_BR10 | |
| 4529 #define GPIO_BRR_BR_11 GPIO_BRR_BR11 | |
| 4530 #define GPIO_BRR_BR_12 GPIO_BRR_BR12 | |
| 4531 #define GPIO_BRR_BR_13 GPIO_BRR_BR13 | |
| 4532 #define GPIO_BRR_BR_14 GPIO_BRR_BR14 | |
| 4533 #define GPIO_BRR_BR_15 GPIO_BRR_BR15 | |
| 4534 | |
| 4535 | |
| 4536 | |
| 4537 /******************************************************************************/ | |
| 4538 /* */ | |
| 4539 /* Inter-integrated Circuit Interface (I2C) */ | |
| 4540 /* */ | |
| 4541 /******************************************************************************/ | |
| 4542 /******************* Bit definition for I2C_CR1 register *******************/ | |
| 4543 #define I2C_CR1_PE ((uint32_t)0x00000001U) /*!< Peripheral enable */ | |
| 4544 #define I2C_CR1_TXIE ((uint32_t)0x00000002U) /*!< TX interrupt enable */ | |
| 4545 #define I2C_CR1_RXIE ((uint32_t)0x00000004U) /*!< RX interrupt enable */ | |
| 4546 #define I2C_CR1_ADDRIE ((uint32_t)0x00000008U) /*!< Address match interrupt enable */ | |
| 4547 #define I2C_CR1_NACKIE ((uint32_t)0x00000010U) /*!< NACK received interrupt enable */ | |
| 4548 #define I2C_CR1_STOPIE ((uint32_t)0x00000020U) /*!< STOP detection interrupt enable */ | |
| 4549 #define I2C_CR1_TCIE ((uint32_t)0x00000040U) /*!< Transfer complete interrupt enable */ | |
| 4550 #define I2C_CR1_ERRIE ((uint32_t)0x00000080U) /*!< Errors interrupt enable */ | |
| 4551 #define I2C_CR1_DNF ((uint32_t)0x00000F00U) /*!< Digital noise filter */ | |
| 4552 #define I2C_CR1_ANFOFF ((uint32_t)0x00001000U) /*!< Analog noise filter OFF */ | |
| 4553 #define I2C_CR1_SWRST ((uint32_t)0x00002000U) /*!< Software reset */ | |
| 4554 #define I2C_CR1_TXDMAEN ((uint32_t)0x00004000U) /*!< DMA transmission requests enable */ | |
| 4555 #define I2C_CR1_RXDMAEN ((uint32_t)0x00008000U) /*!< DMA reception requests enable */ | |
| 4556 #define I2C_CR1_SBC ((uint32_t)0x00010000U) /*!< Slave byte control */ | |
| 4557 #define I2C_CR1_NOSTRETCH ((uint32_t)0x00020000U) /*!< Clock stretching disable */ | |
| 4558 #define I2C_CR1_WUPEN ((uint32_t)0x00040000U) /*!< Wakeup from STOP enable */ | |
| 4559 #define I2C_CR1_GCEN ((uint32_t)0x00080000U) /*!< General call enable */ | |
| 4560 #define I2C_CR1_SMBHEN ((uint32_t)0x00100000U) /*!< SMBus host address enable */ | |
| 4561 #define I2C_CR1_SMBDEN ((uint32_t)0x00200000U) /*!< SMBus device default address enable */ | |
| 4562 #define I2C_CR1_ALERTEN ((uint32_t)0x00400000U) /*!< SMBus alert enable */ | |
| 4563 #define I2C_CR1_PECEN ((uint32_t)0x00800000U) /*!< PEC enable */ | |
| 4564 | |
| 4565 /****************** Bit definition for I2C_CR2 register ********************/ | |
| 4566 #define I2C_CR2_SADD ((uint32_t)0x000003FFU) /*!< Slave address (master mode) */ | |
| 4567 #define I2C_CR2_RD_WRN ((uint32_t)0x00000400U) /*!< Transfer direction (master mode) */ | |
| 4568 #define I2C_CR2_ADD10 ((uint32_t)0x00000800U) /*!< 10-bit addressing mode (master mode) */ | |
| 4569 #define I2C_CR2_HEAD10R ((uint32_t)0x00001000U) /*!< 10-bit address header only read direction (master mode) */ | |
| 4570 #define I2C_CR2_START ((uint32_t)0x00002000U) /*!< START generation */ | |
| 4571 #define I2C_CR2_STOP ((uint32_t)0x00004000U) /*!< STOP generation (master mode) */ | |
| 4572 #define I2C_CR2_NACK ((uint32_t)0x00008000U) /*!< NACK generation (slave mode) */ | |
| 4573 #define I2C_CR2_NBYTES ((uint32_t)0x00FF0000U) /*!< Number of bytes */ | |
| 4574 #define I2C_CR2_RELOAD ((uint32_t)0x01000000U) /*!< NBYTES reload mode */ | |
| 4575 #define I2C_CR2_AUTOEND ((uint32_t)0x02000000U) /*!< Automatic end mode (master mode) */ | |
| 4576 #define I2C_CR2_PECBYTE ((uint32_t)0x04000000U) /*!< Packet error checking byte */ | |
| 4577 | |
| 4578 /******************* Bit definition for I2C_OAR1 register ******************/ | |
| 4579 #define I2C_OAR1_OA1 ((uint32_t)0x000003FFU) /*!< Interface own address 1 */ | |
| 4580 #define I2C_OAR1_OA1MODE ((uint32_t)0x00000400U) /*!< Own address 1 10-bit mode */ | |
| 4581 #define I2C_OAR1_OA1EN ((uint32_t)0x00008000U) /*!< Own address 1 enable */ | |
| 4582 | |
| 4583 /******************* Bit definition for I2C_OAR2 register ******************/ | |
| 4584 #define I2C_OAR2_OA2 ((uint32_t)0x000000FEU) /*!< Interface own address 2 */ | |
| 4585 #define I2C_OAR2_OA2MSK ((uint32_t)0x00000700U) /*!< Own address 2 masks */ | |
| 4586 #define I2C_OAR2_OA2NOMASK ((uint32_t)0x00000000U) /*!< No mask */ | |
| 4587 #define I2C_OAR2_OA2MASK01 ((uint32_t)0x00000100U) /*!< OA2[1] is masked, Only OA2[7:2] are compared */ | |
| 4588 #define I2C_OAR2_OA2MASK02 ((uint32_t)0x00000200U) /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */ | |
| 4589 #define I2C_OAR2_OA2MASK03 ((uint32_t)0x00000300U) /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */ | |
| 4590 #define I2C_OAR2_OA2MASK04 ((uint32_t)0x00000400U) /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */ | |
| 4591 #define I2C_OAR2_OA2MASK05 ((uint32_t)0x00000500U) /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */ | |
| 4592 #define I2C_OAR2_OA2MASK06 ((uint32_t)0x00000600U) /*!< OA2[6:1] is masked, Only OA2[7] are compared */ | |
| 4593 #define I2C_OAR2_OA2MASK07 ((uint32_t)0x00000700U) /*!< OA2[7:1] is masked, No comparison is done */ | |
| 4594 #define I2C_OAR2_OA2EN ((uint32_t)0x00008000U) /*!< Own address 2 enable */ | |
| 4595 | |
| 4596 /******************* Bit definition for I2C_TIMINGR register *******************/ | |
| 4597 #define I2C_TIMINGR_SCLL ((uint32_t)0x000000FFU) /*!< SCL low period (master mode) */ | |
| 4598 #define I2C_TIMINGR_SCLH ((uint32_t)0x0000FF00U) /*!< SCL high period (master mode) */ | |
| 4599 #define I2C_TIMINGR_SDADEL ((uint32_t)0x000F0000U) /*!< Data hold time */ | |
| 4600 #define I2C_TIMINGR_SCLDEL ((uint32_t)0x00F00000U) /*!< Data setup time */ | |
| 4601 #define I2C_TIMINGR_PRESC ((uint32_t)0xF0000000U) /*!< Timings prescaler */ | |
| 4602 | |
| 4603 /******************* Bit definition for I2C_TIMEOUTR register *******************/ | |
| 4604 #define I2C_TIMEOUTR_TIMEOUTA ((uint32_t)0x00000FFFU) /*!< Bus timeout A */ | |
| 4605 #define I2C_TIMEOUTR_TIDLE ((uint32_t)0x00001000U) /*!< Idle clock timeout detection */ | |
| 4606 #define I2C_TIMEOUTR_TIMOUTEN ((uint32_t)0x00008000U) /*!< Clock timeout enable */ | |
| 4607 #define I2C_TIMEOUTR_TIMEOUTB ((uint32_t)0x0FFF0000U) /*!< Bus timeout B */ | |
| 4608 #define I2C_TIMEOUTR_TEXTEN ((uint32_t)0x80000000U) /*!< Extended clock timeout enable */ | |
| 4609 | |
| 4610 /****************** Bit definition for I2C_ISR register *********************/ | |
| 4611 #define I2C_ISR_TXE ((uint32_t)0x00000001U) /*!< Transmit data register empty */ | |
| 4612 #define I2C_ISR_TXIS ((uint32_t)0x00000002U) /*!< Transmit interrupt status */ | |
| 4613 #define I2C_ISR_RXNE ((uint32_t)0x00000004U) /*!< Receive data register not empty */ | |
| 4614 #define I2C_ISR_ADDR ((uint32_t)0x00000008U) /*!< Address matched (slave mode) */ | |
| 4615 #define I2C_ISR_NACKF ((uint32_t)0x00000010U) /*!< NACK received flag */ | |
| 4616 #define I2C_ISR_STOPF ((uint32_t)0x00000020U) /*!< STOP detection flag */ | |
| 4617 #define I2C_ISR_TC ((uint32_t)0x00000040U) /*!< Transfer complete (master mode) */ | |
| 4618 #define I2C_ISR_TCR ((uint32_t)0x00000080U) /*!< Transfer complete reload */ | |
| 4619 #define I2C_ISR_BERR ((uint32_t)0x00000100U) /*!< Bus error */ | |
| 4620 #define I2C_ISR_ARLO ((uint32_t)0x00000200U) /*!< Arbitration lost */ | |
| 4621 #define I2C_ISR_OVR ((uint32_t)0x00000400U) /*!< Overrun/Underrun */ | |
| 4622 #define I2C_ISR_PECERR ((uint32_t)0x00000800U) /*!< PEC error in reception */ | |
| 4623 #define I2C_ISR_TIMEOUT ((uint32_t)0x00001000U) /*!< Timeout or Tlow detection flag */ | |
| 4624 #define I2C_ISR_ALERT ((uint32_t)0x00002000U) /*!< SMBus alert */ | |
| 4625 #define I2C_ISR_BUSY ((uint32_t)0x00008000U) /*!< Bus busy */ | |
| 4626 #define I2C_ISR_DIR ((uint32_t)0x00010000U) /*!< Transfer direction (slave mode) */ | |
| 4627 #define I2C_ISR_ADDCODE ((uint32_t)0x00FE0000U) /*!< Address match code (slave mode) */ | |
| 4628 | |
| 4629 /****************** Bit definition for I2C_ICR register *********************/ | |
| 4630 #define I2C_ICR_ADDRCF ((uint32_t)0x00000008U) /*!< Address matched clear flag */ | |
| 4631 #define I2C_ICR_NACKCF ((uint32_t)0x00000010U) /*!< NACK clear flag */ | |
| 4632 #define I2C_ICR_STOPCF ((uint32_t)0x00000020U) /*!< STOP detection clear flag */ | |
| 4633 #define I2C_ICR_BERRCF ((uint32_t)0x00000100U) /*!< Bus error clear flag */ | |
| 4634 #define I2C_ICR_ARLOCF ((uint32_t)0x00000200U) /*!< Arbitration lost clear flag */ | |
| 4635 #define I2C_ICR_OVRCF ((uint32_t)0x00000400U) /*!< Overrun/Underrun clear flag */ | |
| 4636 #define I2C_ICR_PECCF ((uint32_t)0x00000800U) /*!< PAC error clear flag */ | |
| 4637 #define I2C_ICR_TIMOUTCF ((uint32_t)0x00001000U) /*!< Timeout clear flag */ | |
| 4638 #define I2C_ICR_ALERTCF ((uint32_t)0x00002000U) /*!< Alert clear flag */ | |
| 4639 | |
| 4640 /****************** Bit definition for I2C_PECR register *********************/ | |
| 4641 #define I2C_PECR_PEC ((uint32_t)0x000000FFU) /*!< PEC register */ | |
| 4642 | |
| 4643 /****************** Bit definition for I2C_RXDR register *********************/ | |
| 4644 #define I2C_RXDR_RXDATA ((uint32_t)0x000000FFU) /*!< 8-bit receive data */ | |
| 4645 | |
| 4646 /****************** Bit definition for I2C_TXDR register *********************/ | |
| 4647 #define I2C_TXDR_TXDATA ((uint32_t)0x000000FFU) /*!< 8-bit transmit data */ | |
| 4648 | |
| 4649 /******************************************************************************/ | |
| 4650 /* */ | |
| 4651 /* Independent WATCHDOG */ | |
| 4652 /* */ | |
| 4653 /******************************************************************************/ | |
| 4654 /******************* Bit definition for IWDG_KR register ********************/ | |
| 4655 #define IWDG_KR_KEY ((uint32_t)0x0000FFFFU) /*!<Key value (write only, read 0000h) */ | |
| 4656 | |
| 4657 /******************* Bit definition for IWDG_PR register ********************/ | |
| 4658 #define IWDG_PR_PR ((uint32_t)0x00000007U) /*!<PR[2:0] (Prescaler divider) */ | |
| 4659 #define IWDG_PR_PR_0 ((uint32_t)0x00000001U) /*!<Bit 0 */ | |
| 4660 #define IWDG_PR_PR_1 ((uint32_t)0x00000002U) /*!<Bit 1 */ | |
| 4661 #define IWDG_PR_PR_2 ((uint32_t)0x00000004U) /*!<Bit 2 */ | |
| 4662 | |
| 4663 /******************* Bit definition for IWDG_RLR register *******************/ | |
| 4664 #define IWDG_RLR_RL ((uint32_t)0x00000FFFU) /*!<Watchdog counter reload value */ | |
| 4665 | |
| 4666 /******************* Bit definition for IWDG_SR register ********************/ | |
| 4667 #define IWDG_SR_PVU ((uint32_t)0x00000001U) /*!< Watchdog prescaler value update */ | |
| 4668 #define IWDG_SR_RVU ((uint32_t)0x00000002U) /*!< Watchdog counter reload value update */ | |
| 4669 #define IWDG_SR_WVU ((uint32_t)0x00000004U) /*!< Watchdog counter window value update */ | |
| 4670 | |
| 4671 /******************* Bit definition for IWDG_KR register ********************/ | |
| 4672 #define IWDG_WINR_WIN ((uint32_t)0x00000FFFU) /*!< Watchdog counter window value */ | |
| 4673 | |
| 4674 /******************************************************************************/ | |
| 4675 /* */ | |
| 4676 /* Firewall */ | |
| 4677 /* */ | |
| 4678 /******************************************************************************/ | |
| 4679 | |
| 4680 /*******Bit definition for CSSA;CSL;NVDSSA;NVDSL;VDSSA;VDSL;LSSA;LSL register */ | |
| 4681 #define FW_CSSA_ADD ((uint32_t)0x00FFFF00U) /*!< Code Segment Start Address */ | |
| 4682 #define FW_CSL_LENG ((uint32_t)0x003FFF00U) /*!< Code Segment Length */ | |
| 4683 #define FW_NVDSSA_ADD ((uint32_t)0x00FFFF00U) /*!< Non Volatile Dat Segment Start Address */ | |
| 4684 #define FW_NVDSL_LENG ((uint32_t)0x003FFF00U) /*!< Non Volatile Data Segment Length */ | |
| 4685 #define FW_VDSSA_ADD ((uint32_t)0x0001FFC0U) /*!< Volatile Data Segment Start Address */ | |
| 4686 #define FW_VDSL_LENG ((uint32_t)0x0001FFC0U) /*!< Volatile Data Segment Length */ | |
| 4687 #define FW_LSSA_ADD ((uint32_t)0x0007FF80U) /*!< Library Segment Start Address*/ | |
| 4688 #define FW_LSL_LENG ((uint32_t)0x0007FF80U) /*!< Library Segment Length*/ | |
| 4689 | |
| 4690 /**************************Bit definition for CR register *********************/ | |
| 4691 #define FW_CR_FPA ((uint32_t)0x00000001U) /*!< Firewall Pre Arm*/ | |
| 4692 #define FW_CR_VDS ((uint32_t)0x00000002U) /*!< Volatile Data Sharing*/ | |
| 4693 #define FW_CR_VDE ((uint32_t)0x00000004U) /*!< Volatile Data Execution*/ | |
| 4694 | |
| 4695 /******************************************************************************/ | |
| 4696 /* */ | |
| 4697 /* Power Control */ | |
| 4698 /* */ | |
| 4699 /******************************************************************************/ | |
| 4700 | |
| 4701 /******************** Bit definition for PWR_CR1 register ********************/ | |
| 4702 | |
| 4703 #define PWR_CR1_LPR ((uint32_t)0x00004000U) /*!< Regulator low-power mode */ | |
| 4704 #define PWR_CR1_VOS ((uint32_t)0x00000600U) /*!< VOS[1:0] bits (Regulator voltage scaling output selection) */ | |
| 4705 #define PWR_CR1_VOS_0 ((uint32_t)0x00000200U) /*!< Bit 0 */ | |
| 4706 #define PWR_CR1_VOS_1 ((uint32_t)0x00000400U) /*!< Bit 1 */ | |
| 4707 #define PWR_CR1_DBP ((uint32_t)0x00000100U) /*!< Disable Back-up domain Protection */ | |
| 4708 #define PWR_CR1_LPMS ((uint32_t)0x00000007U) /*!< Low-power mode selection field */ | |
| 4709 #define PWR_CR1_LPMS_STOP0 ((uint32_t)0x00000000U) /*!< Stop 0 mode */ | |
| 4710 #define PWR_CR1_LPMS_STOP1 ((uint32_t)0x00000001U) /*!< Stop 1 mode */ | |
| 4711 #define PWR_CR1_LPMS_STOP2 ((uint32_t)0x00000002U) /*!< Stop 2 mode */ | |
| 4712 #define PWR_CR1_LPMS_STANDBY ((uint32_t)0x00000003U) /*!< Stand-by mode */ | |
| 4713 #define PWR_CR1_LPMS_SHUTDOWN ((uint32_t)0x00000004U) /*!< Shut-down mode */ | |
| 4714 | |
| 4715 | |
| 4716 /******************** Bit definition for PWR_CR2 register ********************/ | |
| 4717 #define PWR_CR2_USV ((uint32_t)0x00000400U) /*!< VDD USB Supply Valid */ | |
| 4718 /*!< PVME Peripheral Voltage Monitor Enable */ | |
| 4719 #define PWR_CR2_PVME ((uint32_t)0x000000D0U) /*!< PVM bits field */ | |
| 4720 #define PWR_CR2_PVME4 ((uint32_t)0x00000080U) /*!< PVM 4 Enable */ | |
| 4721 #define PWR_CR2_PVME3 ((uint32_t)0x00000040U) /*!< PVM 3 Enable */ | |
| 4722 #define PWR_CR2_PVME1 ((uint32_t)0x00000010U) /*!< PVM 1 Enable */ | |
| 4723 /*!< PVD level configuration */ | |
| 4724 #define PWR_CR2_PLS ((uint32_t)0x0000000EU) /*!< PVD level selection */ | |
| 4725 #define PWR_CR2_PLS_LEV0 ((uint32_t)0x00000000U) /*!< PVD level 0 */ | |
| 4726 #define PWR_CR2_PLS_LEV1 ((uint32_t)0x00000002U) /*!< PVD level 1 */ | |
| 4727 #define PWR_CR2_PLS_LEV2 ((uint32_t)0x00000004U) /*!< PVD level 2 */ | |
| 4728 #define PWR_CR2_PLS_LEV3 ((uint32_t)0x00000006U) /*!< PVD level 3 */ | |
| 4729 #define PWR_CR2_PLS_LEV4 ((uint32_t)0x00000008U) /*!< PVD level 4 */ | |
| 4730 #define PWR_CR2_PLS_LEV5 ((uint32_t)0x0000000AU) /*!< PVD level 5 */ | |
| 4731 #define PWR_CR2_PLS_LEV6 ((uint32_t)0x0000000CU) /*!< PVD level 6 */ | |
| 4732 #define PWR_CR2_PLS_LEV7 ((uint32_t)0x0000000EU) /*!< PVD level 7 */ | |
| 4733 #define PWR_CR2_PVDE ((uint32_t)0x00000001U) /*!< Power Voltage Detector Enable */ | |
| 4734 | |
| 4735 /******************** Bit definition for PWR_CR3 register ********************/ | |
| 4736 #define PWR_CR3_EIWF ((uint32_t)0x00008000U) /*!< Enable Internal Wake-up line */ | |
| 4737 #define PWR_CR3_APC ((uint32_t)0x00000400U) /*!< Apply pull-up and pull-down configuration */ | |
| 4738 #define PWR_CR3_RRS ((uint32_t)0x00000100U) /*!< SRAM2 Retention in Stand-by mode */ | |
| 4739 #define PWR_CR3_EWUP5 ((uint32_t)0x00000010U) /*!< Enable Wake-Up Pin 5 */ | |
| 4740 #define PWR_CR3_EWUP4 ((uint32_t)0x00000008U) /*!< Enable Wake-Up Pin 4 */ | |
| 4741 #define PWR_CR3_EWUP3 ((uint32_t)0x00000004U) /*!< Enable Wake-Up Pin 3 */ | |
| 4742 #define PWR_CR3_EWUP2 ((uint32_t)0x00000002U) /*!< Enable Wake-Up Pin 2 */ | |
| 4743 #define PWR_CR3_EWUP1 ((uint32_t)0x00000001U) /*!< Enable Wake-Up Pin 1 */ | |
| 4744 #define PWR_CR3_EWUP ((uint32_t)0x0000001FU) /*!< Enable Wake-Up Pins */ | |
| 4745 | |
| 4746 /******************** Bit definition for PWR_CR4 register ********************/ | |
| 4747 #define PWR_CR4_VBRS ((uint32_t)0x00000200U) /*!< VBAT Battery charging Resistor Selection */ | |
| 4748 #define PWR_CR4_VBE ((uint32_t)0x00000100U) /*!< VBAT Battery charging Enable */ | |
| 4749 #define PWR_CR4_WP5 ((uint32_t)0x00000010U) /*!< Wake-Up Pin 5 polarity */ | |
| 4750 #define PWR_CR4_WP4 ((uint32_t)0x00000008U) /*!< Wake-Up Pin 4 polarity */ | |
| 4751 #define PWR_CR4_WP3 ((uint32_t)0x00000004U) /*!< Wake-Up Pin 3 polarity */ | |
| 4752 #define PWR_CR4_WP2 ((uint32_t)0x00000002U) /*!< Wake-Up Pin 2 polarity */ | |
| 4753 #define PWR_CR4_WP1 ((uint32_t)0x00000001U) /*!< Wake-Up Pin 1 polarity */ | |
| 4754 | |
| 4755 /******************** Bit definition for PWR_SR1 register ********************/ | |
| 4756 #define PWR_SR1_WUFI ((uint32_t)0x00008000U) /*!< Wake-Up Flag Internal */ | |
| 4757 #define PWR_SR1_SBF ((uint32_t)0x00000100U) /*!< Stand-By Flag */ | |
| 4758 #define PWR_SR1_WUF ((uint32_t)0x0000001FU) /*!< Wake-up Flags */ | |
| 4759 #define PWR_SR1_WUF5 ((uint32_t)0x00000010U) /*!< Wake-up Flag 5 */ | |
| 4760 #define PWR_SR1_WUF4 ((uint32_t)0x00000008U) /*!< Wake-up Flag 4 */ | |
| 4761 #define PWR_SR1_WUF3 ((uint32_t)0x00000004U) /*!< Wake-up Flag 3 */ | |
| 4762 #define PWR_SR1_WUF2 ((uint32_t)0x00000002U) /*!< Wake-up Flag 2 */ | |
| 4763 #define PWR_SR1_WUF1 ((uint32_t)0x00000001U) /*!< Wake-up Flag 1 */ | |
| 4764 | |
| 4765 /******************** Bit definition for PWR_SR2 register ********************/ | |
| 4766 #define PWR_SR2_PVMO4 ((uint32_t)0x00008000U) /*!< Peripheral Voltage Monitoring Output 4 */ | |
| 4767 #define PWR_SR2_PVMO3 ((uint32_t)0x00004000U) /*!< Peripheral Voltage Monitoring Output 3 */ | |
| 4768 #define PWR_SR2_PVMO1 ((uint32_t)0x00001000U) /*!< Peripheral Voltage Monitoring Output 1 */ | |
| 4769 #define PWR_SR2_PVDO ((uint32_t)0x00000800U) /*!< Power Voltage Detector Output */ | |
| 4770 #define PWR_SR2_VOSF ((uint32_t)0x00000400U) /*!< Voltage Scaling Flag */ | |
| 4771 #define PWR_SR2_REGLPF ((uint32_t)0x00000200U) /*!< Low-power Regulator Flag */ | |
| 4772 #define PWR_SR2_REGLPS ((uint32_t)0x00000100U) /*!< Low-power Regulator Started */ | |
| 4773 | |
| 4774 /******************** Bit definition for PWR_SCR register ********************/ | |
| 4775 #define PWR_SCR_CSBF ((uint32_t)0x00000100U) /*!< Clear Stand-By Flag */ | |
| 4776 #define PWR_SCR_CWUF ((uint32_t)0x0000001FU) /*!< Clear Wake-up Flags */ | |
| 4777 #define PWR_SCR_CWUF5 ((uint32_t)0x00000010U) /*!< Clear Wake-up Flag 5 */ | |
| 4778 #define PWR_SCR_CWUF4 ((uint32_t)0x00000008U) /*!< Clear Wake-up Flag 4 */ | |
| 4779 #define PWR_SCR_CWUF3 ((uint32_t)0x00000004U) /*!< Clear Wake-up Flag 3 */ | |
| 4780 #define PWR_SCR_CWUF2 ((uint32_t)0x00000002U) /*!< Clear Wake-up Flag 2 */ | |
| 4781 #define PWR_SCR_CWUF1 ((uint32_t)0x00000001U) /*!< Clear Wake-up Flag 1 */ | |
| 4782 | |
| 4783 /******************** Bit definition for PWR_PUCRA register ********************/ | |
| 4784 #define PWR_PUCRA_PA15 ((uint32_t)0x00008000U) /*!< Port PA15 Pull-Up set */ | |
| 4785 #define PWR_PUCRA_PA13 ((uint32_t)0x00002000U) /*!< Port PA13 Pull-Up set */ | |
| 4786 #define PWR_PUCRA_PA12 ((uint32_t)0x00001000U) /*!< Port PA12 Pull-Up set */ | |
| 4787 #define PWR_PUCRA_PA11 ((uint32_t)0x00000800U) /*!< Port PA11 Pull-Up set */ | |
| 4788 #define PWR_PUCRA_PA10 ((uint32_t)0x00000400U) /*!< Port PA10 Pull-Up set */ | |
| 4789 #define PWR_PUCRA_PA9 ((uint32_t)0x00000200U) /*!< Port PA9 Pull-Up set */ | |
| 4790 #define PWR_PUCRA_PA8 ((uint32_t)0x00000100U) /*!< Port PA8 Pull-Up set */ | |
| 4791 #define PWR_PUCRA_PA7 ((uint32_t)0x00000080U) /*!< Port PA7 Pull-Up set */ | |
| 4792 #define PWR_PUCRA_PA6 ((uint32_t)0x00000040U) /*!< Port PA6 Pull-Up set */ | |
| 4793 #define PWR_PUCRA_PA5 ((uint32_t)0x00000020U) /*!< Port PA5 Pull-Up set */ | |
| 4794 #define PWR_PUCRA_PA4 ((uint32_t)0x00000010U) /*!< Port PA4 Pull-Up set */ | |
| 4795 #define PWR_PUCRA_PA3 ((uint32_t)0x00000008U) /*!< Port PA3 Pull-Up set */ | |
| 4796 #define PWR_PUCRA_PA2 ((uint32_t)0x00000004U) /*!< Port PA2 Pull-Up set */ | |
| 4797 #define PWR_PUCRA_PA1 ((uint32_t)0x00000002U) /*!< Port PA1 Pull-Up set */ | |
| 4798 #define PWR_PUCRA_PA0 ((uint32_t)0x00000001U) /*!< Port PA0 Pull-Up set */ | |
| 4799 | |
| 4800 /******************** Bit definition for PWR_PDCRA register ********************/ | |
| 4801 #define PWR_PDCRA_PA14 ((uint32_t)0x00004000U) /*!< Port PA14 Pull-Down set */ | |
| 4802 #define PWR_PDCRA_PA12 ((uint32_t)0x00001000U) /*!< Port PA12 Pull-Down set */ | |
| 4803 #define PWR_PDCRA_PA11 ((uint32_t)0x00000800U) /*!< Port PA11 Pull-Down set */ | |
| 4804 #define PWR_PDCRA_PA10 ((uint32_t)0x00000400U) /*!< Port PA10 Pull-Down set */ | |
| 4805 #define PWR_PDCRA_PA9 ((uint32_t)0x00000200U) /*!< Port PA9 Pull-Down set */ | |
| 4806 #define PWR_PDCRA_PA8 ((uint32_t)0x00000100U) /*!< Port PA8 Pull-Down set */ | |
| 4807 #define PWR_PDCRA_PA7 ((uint32_t)0x00000080U) /*!< Port PA7 Pull-Down set */ | |
| 4808 #define PWR_PDCRA_PA6 ((uint32_t)0x00000040U) /*!< Port PA6 Pull-Down set */ | |
| 4809 #define PWR_PDCRA_PA5 ((uint32_t)0x00000020U) /*!< Port PA5 Pull-Down set */ | |
| 4810 #define PWR_PDCRA_PA4 ((uint32_t)0x00000010U) /*!< Port PA4 Pull-Down set */ | |
| 4811 #define PWR_PDCRA_PA3 ((uint32_t)0x00000008U) /*!< Port PA3 Pull-Down set */ | |
| 4812 #define PWR_PDCRA_PA2 ((uint32_t)0x00000004U) /*!< Port PA2 Pull-Down set */ | |
| 4813 #define PWR_PDCRA_PA1 ((uint32_t)0x00000002U) /*!< Port PA1 Pull-Down set */ | |
| 4814 #define PWR_PDCRA_PA0 ((uint32_t)0x00000001U) /*!< Port PA0 Pull-Down set */ | |
| 4815 | |
| 4816 /******************** Bit definition for PWR_PUCRB register ********************/ | |
| 4817 #define PWR_PUCRB_PB15 ((uint32_t)0x00008000U) /*!< Port PB15 Pull-Up set */ | |
| 4818 #define PWR_PUCRB_PB14 ((uint32_t)0x00004000U) /*!< Port PB14 Pull-Up set */ | |
| 4819 #define PWR_PUCRB_PB13 ((uint32_t)0x00002000U) /*!< Port PB13 Pull-Up set */ | |
| 4820 #define PWR_PUCRB_PB12 ((uint32_t)0x00001000U) /*!< Port PB12 Pull-Up set */ | |
| 4821 #define PWR_PUCRB_PB11 ((uint32_t)0x00000800U) /*!< Port PB11 Pull-Up set */ | |
| 4822 #define PWR_PUCRB_PB10 ((uint32_t)0x00000400U) /*!< Port PB10 Pull-Up set */ | |
| 4823 #define PWR_PUCRB_PB9 ((uint32_t)0x00000200U) /*!< Port PB9 Pull-Up set */ | |
| 4824 #define PWR_PUCRB_PB8 ((uint32_t)0x00000100U) /*!< Port PB8 Pull-Up set */ | |
| 4825 #define PWR_PUCRB_PB7 ((uint32_t)0x00000080U) /*!< Port PB7 Pull-Up set */ | |
| 4826 #define PWR_PUCRB_PB6 ((uint32_t)0x00000040U) /*!< Port PB6 Pull-Up set */ | |
| 4827 #define PWR_PUCRB_PB5 ((uint32_t)0x00000020U) /*!< Port PB5 Pull-Up set */ | |
| 4828 #define PWR_PUCRB_PB4 ((uint32_t)0x00000010U) /*!< Port PB4 Pull-Up set */ | |
| 4829 #define PWR_PUCRB_PB3 ((uint32_t)0x00000008U) /*!< Port PB3 Pull-Up set */ | |
| 4830 #define PWR_PUCRB_PB2 ((uint32_t)0x00000004U) /*!< Port PB2 Pull-Up set */ | |
| 4831 #define PWR_PUCRB_PB1 ((uint32_t)0x00000002U) /*!< Port PB1 Pull-Up set */ | |
| 4832 #define PWR_PUCRB_PB0 ((uint32_t)0x00000001U) /*!< Port PB0 Pull-Up set */ | |
| 4833 | |
| 4834 /******************** Bit definition for PWR_PDCRB register ********************/ | |
| 4835 #define PWR_PDCRB_PB15 ((uint32_t)0x00008000U) /*!< Port PB15 Pull-Down set */ | |
| 4836 #define PWR_PDCRB_PB14 ((uint32_t)0x00004000U) /*!< Port PB14 Pull-Down set */ | |
| 4837 #define PWR_PDCRB_PB13 ((uint32_t)0x00002000U) /*!< Port PB13 Pull-Down set */ | |
| 4838 #define PWR_PDCRB_PB12 ((uint32_t)0x00001000U) /*!< Port PB12 Pull-Down set */ | |
| 4839 #define PWR_PDCRB_PB11 ((uint32_t)0x00000800U) /*!< Port PB11 Pull-Down set */ | |
| 4840 #define PWR_PDCRB_PB10 ((uint32_t)0x00000400U) /*!< Port PB10 Pull-Down set */ | |
| 4841 #define PWR_PDCRB_PB9 ((uint32_t)0x00000200U) /*!< Port PB9 Pull-Down set */ | |
| 4842 #define PWR_PDCRB_PB8 ((uint32_t)0x00000100U) /*!< Port PB8 Pull-Down set */ | |
| 4843 #define PWR_PDCRB_PB7 ((uint32_t)0x00000080U) /*!< Port PB7 Pull-Down set */ | |
| 4844 #define PWR_PDCRB_PB6 ((uint32_t)0x00000040U) /*!< Port PB6 Pull-Down set */ | |
| 4845 #define PWR_PDCRB_PB5 ((uint32_t)0x00000020U) /*!< Port PB5 Pull-Down set */ | |
| 4846 #define PWR_PDCRB_PB3 ((uint32_t)0x00000008U) /*!< Port PB3 Pull-Down set */ | |
| 4847 #define PWR_PDCRB_PB2 ((uint32_t)0x00000004U) /*!< Port PB2 Pull-Down set */ | |
| 4848 #define PWR_PDCRB_PB1 ((uint32_t)0x00000002U) /*!< Port PB1 Pull-Down set */ | |
| 4849 #define PWR_PDCRB_PB0 ((uint32_t)0x00000001U) /*!< Port PB0 Pull-Down set */ | |
| 4850 | |
| 4851 /******************** Bit definition for PWR_PUCRC register ********************/ | |
| 4852 #define PWR_PUCRC_PC15 ((uint32_t)0x00008000U) /*!< Port PC15 Pull-Up set */ | |
| 4853 #define PWR_PUCRC_PC14 ((uint32_t)0x00004000U) /*!< Port PC14 Pull-Up set */ | |
| 4854 #define PWR_PUCRC_PC13 ((uint32_t)0x00002000U) /*!< Port PC13 Pull-Up set */ | |
| 4855 #define PWR_PUCRC_PC12 ((uint32_t)0x00001000U) /*!< Port PC12 Pull-Up set */ | |
| 4856 #define PWR_PUCRC_PC11 ((uint32_t)0x00000800U) /*!< Port PC11 Pull-Up set */ | |
| 4857 #define PWR_PUCRC_PC10 ((uint32_t)0x00000400U) /*!< Port PC10 Pull-Up set */ | |
| 4858 #define PWR_PUCRC_PC9 ((uint32_t)0x00000200U) /*!< Port PC9 Pull-Up set */ | |
| 4859 #define PWR_PUCRC_PC8 ((uint32_t)0x00000100U) /*!< Port PC8 Pull-Up set */ | |
| 4860 #define PWR_PUCRC_PC7 ((uint32_t)0x00000080U) /*!< Port PC7 Pull-Up set */ | |
| 4861 #define PWR_PUCRC_PC6 ((uint32_t)0x00000040U) /*!< Port PC6 Pull-Up set */ | |
| 4862 #define PWR_PUCRC_PC5 ((uint32_t)0x00000020U) /*!< Port PC5 Pull-Up set */ | |
| 4863 #define PWR_PUCRC_PC4 ((uint32_t)0x00000010U) /*!< Port PC4 Pull-Up set */ | |
| 4864 #define PWR_PUCRC_PC3 ((uint32_t)0x00000008U) /*!< Port PC3 Pull-Up set */ | |
| 4865 #define PWR_PUCRC_PC2 ((uint32_t)0x00000004U) /*!< Port PC2 Pull-Up set */ | |
| 4866 #define PWR_PUCRC_PC1 ((uint32_t)0x00000002U) /*!< Port PC1 Pull-Up set */ | |
| 4867 #define PWR_PUCRC_PC0 ((uint32_t)0x00000001U) /*!< Port PC0 Pull-Up set */ | |
| 4868 | |
| 4869 /******************** Bit definition for PWR_PDCRC register ********************/ | |
| 4870 #define PWR_PDCRC_PC15 ((uint32_t)0x00008000U) /*!< Port PC15 Pull-Down set */ | |
| 4871 #define PWR_PDCRC_PC14 ((uint32_t)0x00004000U) /*!< Port PC14 Pull-Down set */ | |
| 4872 #define PWR_PDCRC_PC13 ((uint32_t)0x00002000U) /*!< Port PC13 Pull-Down set */ | |
| 4873 #define PWR_PDCRC_PC12 ((uint32_t)0x00001000U) /*!< Port PC12 Pull-Down set */ | |
| 4874 #define PWR_PDCRC_PC11 ((uint32_t)0x00000800U) /*!< Port PC11 Pull-Down set */ | |
| 4875 #define PWR_PDCRC_PC10 ((uint32_t)0x00000400U) /*!< Port PC10 Pull-Down set */ | |
| 4876 #define PWR_PDCRC_PC9 ((uint32_t)0x00000200U) /*!< Port PC9 Pull-Down set */ | |
| 4877 #define PWR_PDCRC_PC8 ((uint32_t)0x00000100U) /*!< Port PC8 Pull-Down set */ | |
| 4878 #define PWR_PDCRC_PC7 ((uint32_t)0x00000080U) /*!< Port PC7 Pull-Down set */ | |
| 4879 #define PWR_PDCRC_PC6 ((uint32_t)0x00000040U) /*!< Port PC6 Pull-Down set */ | |
| 4880 #define PWR_PDCRC_PC5 ((uint32_t)0x00000020U) /*!< Port PC5 Pull-Down set */ | |
| 4881 #define PWR_PDCRC_PC4 ((uint32_t)0x00000010U) /*!< Port PC4 Pull-Down set */ | |
| 4882 #define PWR_PDCRC_PC3 ((uint32_t)0x00000008U) /*!< Port PC3 Pull-Down set */ | |
| 4883 #define PWR_PDCRC_PC2 ((uint32_t)0x00000004U) /*!< Port PC2 Pull-Down set */ | |
| 4884 #define PWR_PDCRC_PC1 ((uint32_t)0x00000002U) /*!< Port PC1 Pull-Down set */ | |
| 4885 #define PWR_PDCRC_PC0 ((uint32_t)0x00000001U) /*!< Port PC0 Pull-Down set */ | |
| 4886 | |
| 4887 /******************** Bit definition for PWR_PUCRD register ********************/ | |
| 4888 #define PWR_PUCRD_PD15 ((uint32_t)0x00008000U) /*!< Port PD15 Pull-Up set */ | |
| 4889 #define PWR_PUCRD_PD14 ((uint32_t)0x00004000U) /*!< Port PD14 Pull-Up set */ | |
| 4890 #define PWR_PUCRD_PD13 ((uint32_t)0x00002000U) /*!< Port PD13 Pull-Up set */ | |
| 4891 #define PWR_PUCRD_PD12 ((uint32_t)0x00001000U) /*!< Port PD12 Pull-Up set */ | |
| 4892 #define PWR_PUCRD_PD11 ((uint32_t)0x00000800U) /*!< Port PD11 Pull-Up set */ | |
| 4893 #define PWR_PUCRD_PD10 ((uint32_t)0x00000400U) /*!< Port PD10 Pull-Up set */ | |
| 4894 #define PWR_PUCRD_PD9 ((uint32_t)0x00000200U) /*!< Port PD9 Pull-Up set */ | |
| 4895 #define PWR_PUCRD_PD8 ((uint32_t)0x00000100U) /*!< Port PD8 Pull-Up set */ | |
| 4896 #define PWR_PUCRD_PD7 ((uint32_t)0x00000080U) /*!< Port PD7 Pull-Up set */ | |
| 4897 #define PWR_PUCRD_PD6 ((uint32_t)0x00000040U) /*!< Port PD6 Pull-Up set */ | |
| 4898 #define PWR_PUCRD_PD5 ((uint32_t)0x00000020U) /*!< Port PD5 Pull-Up set */ | |
| 4899 #define PWR_PUCRD_PD4 ((uint32_t)0x00000010U) /*!< Port PD4 Pull-Up set */ | |
| 4900 #define PWR_PUCRD_PD3 ((uint32_t)0x00000008U) /*!< Port PD3 Pull-Up set */ | |
| 4901 #define PWR_PUCRD_PD2 ((uint32_t)0x00000004U) /*!< Port PD2 Pull-Up set */ | |
| 4902 #define PWR_PUCRD_PD1 ((uint32_t)0x00000002U) /*!< Port PD1 Pull-Up set */ | |
| 4903 #define PWR_PUCRD_PD0 ((uint32_t)0x00000001U) /*!< Port PD0 Pull-Up set */ | |
| 4904 | |
| 4905 /******************** Bit definition for PWR_PDCRD register ********************/ | |
| 4906 #define PWR_PDCRD_PD15 ((uint32_t)0x00008000U) /*!< Port PD15 Pull-Down set */ | |
| 4907 #define PWR_PDCRD_PD14 ((uint32_t)0x00004000U) /*!< Port PD14 Pull-Down set */ | |
| 4908 #define PWR_PDCRD_PD13 ((uint32_t)0x00002000U) /*!< Port PD13 Pull-Down set */ | |
| 4909 #define PWR_PDCRD_PD12 ((uint32_t)0x00001000U) /*!< Port PD12 Pull-Down set */ | |
| 4910 #define PWR_PDCRD_PD11 ((uint32_t)0x00000800U) /*!< Port PD11 Pull-Down set */ | |
| 4911 #define PWR_PDCRD_PD10 ((uint32_t)0x00000400U) /*!< Port PD10 Pull-Down set */ | |
| 4912 #define PWR_PDCRD_PD9 ((uint32_t)0x00000200U) /*!< Port PD9 Pull-Down set */ | |
| 4913 #define PWR_PDCRD_PD8 ((uint32_t)0x00000100U) /*!< Port PD8 Pull-Down set */ | |
| 4914 #define PWR_PDCRD_PD7 ((uint32_t)0x00000080U) /*!< Port PD7 Pull-Down set */ | |
| 4915 #define PWR_PDCRD_PD6 ((uint32_t)0x00000040U) /*!< Port PD6 Pull-Down set */ | |
| 4916 #define PWR_PDCRD_PD5 ((uint32_t)0x00000020U) /*!< Port PD5 Pull-Down set */ | |
| 4917 #define PWR_PDCRD_PD4 ((uint32_t)0x00000010U) /*!< Port PD4 Pull-Down set */ | |
| 4918 #define PWR_PDCRD_PD3 ((uint32_t)0x00000008U) /*!< Port PD3 Pull-Down set */ | |
| 4919 #define PWR_PDCRD_PD2 ((uint32_t)0x00000004U) /*!< Port PD2 Pull-Down set */ | |
| 4920 #define PWR_PDCRD_PD1 ((uint32_t)0x00000002U) /*!< Port PD1 Pull-Down set */ | |
| 4921 #define PWR_PDCRD_PD0 ((uint32_t)0x00000001U) /*!< Port PD0 Pull-Down set */ | |
| 4922 | |
| 4923 /******************** Bit definition for PWR_PUCRE register ********************/ | |
| 4924 #define PWR_PUCRE_PE15 ((uint32_t)0x00008000U) /*!< Port PE15 Pull-Up set */ | |
| 4925 #define PWR_PUCRE_PE14 ((uint32_t)0x00004000U) /*!< Port PE14 Pull-Up set */ | |
| 4926 #define PWR_PUCRE_PE13 ((uint32_t)0x00002000U) /*!< Port PE13 Pull-Up set */ | |
| 4927 #define PWR_PUCRE_PE12 ((uint32_t)0x00001000U) /*!< Port PE12 Pull-Up set */ | |
| 4928 #define PWR_PUCRE_PE11 ((uint32_t)0x00000800U) /*!< Port PE11 Pull-Up set */ | |
| 4929 #define PWR_PUCRE_PE10 ((uint32_t)0x00000400U) /*!< Port PE10 Pull-Up set */ | |
| 4930 #define PWR_PUCRE_PE9 ((uint32_t)0x00000200U) /*!< Port PE9 Pull-Up set */ | |
| 4931 #define PWR_PUCRE_PE8 ((uint32_t)0x00000100U) /*!< Port PE8 Pull-Up set */ | |
| 4932 #define PWR_PUCRE_PE7 ((uint32_t)0x00000080U) /*!< Port PE7 Pull-Up set */ | |
| 4933 #define PWR_PUCRE_PE6 ((uint32_t)0x00000040U) /*!< Port PE6 Pull-Up set */ | |
| 4934 #define PWR_PUCRE_PE5 ((uint32_t)0x00000020U) /*!< Port PE5 Pull-Up set */ | |
| 4935 #define PWR_PUCRE_PE4 ((uint32_t)0x00000010U) /*!< Port PE4 Pull-Up set */ | |
| 4936 #define PWR_PUCRE_PE3 ((uint32_t)0x00000008U) /*!< Port PE3 Pull-Up set */ | |
| 4937 #define PWR_PUCRE_PE2 ((uint32_t)0x00000004U) /*!< Port PE2 Pull-Up set */ | |
| 4938 #define PWR_PUCRE_PE1 ((uint32_t)0x00000002U) /*!< Port PE1 Pull-Up set */ | |
| 4939 #define PWR_PUCRE_PE0 ((uint32_t)0x00000001U) /*!< Port PE0 Pull-Up set */ | |
| 4940 | |
| 4941 /******************** Bit definition for PWR_PDCRE register ********************/ | |
| 4942 #define PWR_PDCRE_PE15 ((uint32_t)0x00008000U) /*!< Port PE15 Pull-Down set */ | |
| 4943 #define PWR_PDCRE_PE14 ((uint32_t)0x00004000U) /*!< Port PE14 Pull-Down set */ | |
| 4944 #define PWR_PDCRE_PE13 ((uint32_t)0x00002000U) /*!< Port PE13 Pull-Down set */ | |
| 4945 #define PWR_PDCRE_PE12 ((uint32_t)0x00001000U) /*!< Port PE12 Pull-Down set */ | |
| 4946 #define PWR_PDCRE_PE11 ((uint32_t)0x00000800U) /*!< Port PE11 Pull-Down set */ | |
| 4947 #define PWR_PDCRE_PE10 ((uint32_t)0x00000400U) /*!< Port PE10 Pull-Down set */ | |
| 4948 #define PWR_PDCRE_PE9 ((uint32_t)0x00000200U) /*!< Port PE9 Pull-Down set */ | |
| 4949 #define PWR_PDCRE_PE8 ((uint32_t)0x00000100U) /*!< Port PE8 Pull-Down set */ | |
| 4950 #define PWR_PDCRE_PE7 ((uint32_t)0x00000080U) /*!< Port PE7 Pull-Down set */ | |
| 4951 #define PWR_PDCRE_PE6 ((uint32_t)0x00000040U) /*!< Port PE6 Pull-Down set */ | |
| 4952 #define PWR_PDCRE_PE5 ((uint32_t)0x00000020U) /*!< Port PE5 Pull-Down set */ | |
| 4953 #define PWR_PDCRE_PE4 ((uint32_t)0x00000010U) /*!< Port PE4 Pull-Down set */ | |
| 4954 #define PWR_PDCRE_PE3 ((uint32_t)0x00000008U) /*!< Port PE3 Pull-Down set */ | |
| 4955 #define PWR_PDCRE_PE2 ((uint32_t)0x00000004U) /*!< Port PE2 Pull-Down set */ | |
| 4956 #define PWR_PDCRE_PE1 ((uint32_t)0x00000002U) /*!< Port PE1 Pull-Down set */ | |
| 4957 #define PWR_PDCRE_PE0 ((uint32_t)0x00000001U) /*!< Port PE0 Pull-Down set */ | |
| 4958 | |
| 4959 | |
| 4960 /******************** Bit definition for PWR_PUCRH register ********************/ | |
| 4961 #define PWR_PUCRH_PH3 ((uint32_t)0x00000008U) /*!< Port PH3 Pull-Down set */ | |
| 4962 #define PWR_PUCRH_PH1 ((uint32_t)0x00000002U) /*!< Port PH1 Pull-Up set */ | |
| 4963 #define PWR_PUCRH_PH0 ((uint32_t)0x00000001U) /*!< Port PH0 Pull-Up set */ | |
| 4964 | |
| 4965 /******************** Bit definition for PWR_PDCRH register ********************/ | |
| 4966 #define PWR_PDCRH_PH3 ((uint32_t)0x00000008U) /*!< Port PH3 Pull-Down set */ | |
| 4967 #define PWR_PDCRH_PH1 ((uint32_t)0x00000002U) /*!< Port PH1 Pull-Down set */ | |
| 4968 #define PWR_PDCRH_PH0 ((uint32_t)0x00000001U) /*!< Port PH0 Pull-Down set */ | |
| 4969 | |
| 4970 | |
| 4971 /******************************************************************************/ | |
| 4972 /* */ | |
| 4973 /* Reset and Clock Control */ | |
| 4974 /* */ | |
| 4975 /******************************************************************************/ | |
| 4976 /* | |
| 4977 * @brief Specific device feature definitions (not present on all devices in the STM32L4 family) | |
| 4978 */ | |
| 4979 #define RCC_HSI48_SUPPORT | |
| 4980 #define RCC_PLLP_DIV_2_31_SUPPORT | |
| 4981 #define RCC_PLLSAI1P_DIV_2_31_SUPPORT | |
| 4982 | |
| 4983 /******************** Bit definition for RCC_CR register ********************/ | |
| 4984 #define RCC_CR_MSION ((uint32_t)0x00000001U) /*!< Internal Multi Speed oscillator (MSI) clock enable */ | |
| 4985 #define RCC_CR_MSIRDY ((uint32_t)0x00000002U) /*!< Internal Multi Speed oscillator (MSI) clock ready flag */ | |
| 4986 #define RCC_CR_MSIPLLEN ((uint32_t)0x00000004U) /*!< Internal Multi Speed oscillator (MSI) PLL enable */ | |
| 4987 #define RCC_CR_MSIRGSEL ((uint32_t)0x00000008U) /*!< Internal Multi Speed oscillator (MSI) range selection */ | |
| 4988 | |
| 4989 /*!< MSIRANGE configuration : 12 frequency ranges available */ | |
| 4990 #define RCC_CR_MSIRANGE ((uint32_t)0x000000F0U) /*!< Internal Multi Speed oscillator (MSI) clock Range */ | |
| 4991 #define RCC_CR_MSIRANGE_0 ((uint32_t)0x00000000U) /*!< Internal Multi Speed oscillator (MSI) clock Range 100 KHz */ | |
| 4992 #define RCC_CR_MSIRANGE_1 ((uint32_t)0x00000010U) /*!< Internal Multi Speed oscillator (MSI) clock Range 200 KHz */ | |
| 4993 #define RCC_CR_MSIRANGE_2 ((uint32_t)0x00000020U) /*!< Internal Multi Speed oscillator (MSI) clock Range 400 KHz */ | |
| 4994 #define RCC_CR_MSIRANGE_3 ((uint32_t)0x00000030U) /*!< Internal Multi Speed oscillator (MSI) clock Range 800 KHz */ | |
| 4995 #define RCC_CR_MSIRANGE_4 ((uint32_t)0x00000040U) /*!< Internal Multi Speed oscillator (MSI) clock Range 1 MHz */ | |
| 4996 #define RCC_CR_MSIRANGE_5 ((uint32_t)0x00000050U) /*!< Internal Multi Speed oscillator (MSI) clock Range 2 MHz */ | |
| 4997 #define RCC_CR_MSIRANGE_6 ((uint32_t)0x00000060U) /*!< Internal Multi Speed oscillator (MSI) clock Range 4 MHz */ | |
| 4998 #define RCC_CR_MSIRANGE_7 ((uint32_t)0x00000070U) /*!< Internal Multi Speed oscillator (MSI) clock Range 8 KHz */ | |
| 4999 #define RCC_CR_MSIRANGE_8 ((uint32_t)0x00000080U) /*!< Internal Multi Speed oscillator (MSI) clock Range 16 MHz */ | |
| 5000 #define RCC_CR_MSIRANGE_9 ((uint32_t)0x00000090U) /*!< Internal Multi Speed oscillator (MSI) clock Range 24 MHz */ | |
| 5001 #define RCC_CR_MSIRANGE_10 ((uint32_t)0x000000A0U) /*!< Internal Multi Speed oscillator (MSI) clock Range 32 MHz */ | |
| 5002 #define RCC_CR_MSIRANGE_11 ((uint32_t)0x000000B0U) /*!< Internal Multi Speed oscillator (MSI) clock Range 48 MHz */ | |
| 5003 | |
| 5004 #define RCC_CR_HSION ((uint32_t)0x00000100U) /*!< Internal High Speed oscillator (HSI16) clock enable */ | |
| 5005 #define RCC_CR_HSIKERON ((uint32_t)0x00000200U) /*!< Internal High Speed oscillator (HSI16) clock enable for some IPs Kernel */ | |
| 5006 #define RCC_CR_HSIRDY ((uint32_t)0x00000400U) /*!< Internal High Speed oscillator (HSI16) clock ready flag */ | |
| 5007 #define RCC_CR_HSIASFS ((uint32_t)0x00000800U) /*!< HSI16 Automatic Start from Stop */ | |
| 5008 | |
| 5009 #define RCC_CR_HSEON ((uint32_t)0x00010000U) /*!< External High Speed oscillator (HSE) clock enable */ | |
| 5010 #define RCC_CR_HSERDY ((uint32_t)0x00020000U) /*!< External High Speed oscillator (HSE) clock ready */ | |
| 5011 #define RCC_CR_HSEBYP ((uint32_t)0x00040000U) /*!< External High Speed oscillator (HSE) clock bypass */ | |
| 5012 #define RCC_CR_CSSON ((uint32_t)0x00080000U) /*!< HSE Clock Security System enable */ | |
| 5013 | |
| 5014 #define RCC_CR_PLLON ((uint32_t)0x01000000U) /*!< System PLL clock enable */ | |
| 5015 #define RCC_CR_PLLRDY ((uint32_t)0x02000000U) /*!< System PLL clock ready */ | |
| 5016 #define RCC_CR_PLLSAI1ON ((uint32_t)0x04000000U) /*!< SAI1 PLL enable */ | |
| 5017 #define RCC_CR_PLLSAI1RDY ((uint32_t)0x08000000U) /*!< SAI1 PLL ready */ | |
| 5018 | |
| 5019 /******************** Bit definition for RCC_ICSCR register ***************/ | |
| 5020 /*!< MSICAL configuration */ | |
| 5021 #define RCC_ICSCR_MSICAL ((uint32_t)0x000000FFU) /*!< MSICAL[7:0] bits */ | |
| 5022 #define RCC_ICSCR_MSICAL_0 ((uint32_t)0x00000001U) /*!<Bit 0 */ | |
| 5023 #define RCC_ICSCR_MSICAL_1 ((uint32_t)0x00000002U) /*!<Bit 1 */ | |
| 5024 #define RCC_ICSCR_MSICAL_2 ((uint32_t)0x00000004U) /*!<Bit 2 */ | |
| 5025 #define RCC_ICSCR_MSICAL_3 ((uint32_t)0x00000008U) /*!<Bit 3 */ | |
| 5026 #define RCC_ICSCR_MSICAL_4 ((uint32_t)0x00000010U) /*!<Bit 4 */ | |
| 5027 #define RCC_ICSCR_MSICAL_5 ((uint32_t)0x00000020U) /*!<Bit 5 */ | |
| 5028 #define RCC_ICSCR_MSICAL_6 ((uint32_t)0x00000040U) /*!<Bit 6 */ | |
| 5029 #define RCC_ICSCR_MSICAL_7 ((uint32_t)0x00000080U) /*!<Bit 7 */ | |
| 5030 | |
| 5031 /*!< MSITRIM configuration */ | |
| 5032 #define RCC_ICSCR_MSITRIM ((uint32_t)0x0000FF00U) /*!< MSITRIM[7:0] bits */ | |
| 5033 #define RCC_ICSCR_MSITRIM_0 ((uint32_t)0x00000100U) /*!<Bit 0 */ | |
| 5034 #define RCC_ICSCR_MSITRIM_1 ((uint32_t)0x00000200U) /*!<Bit 1 */ | |
| 5035 #define RCC_ICSCR_MSITRIM_2 ((uint32_t)0x00000400U) /*!<Bit 2 */ | |
| 5036 #define RCC_ICSCR_MSITRIM_3 ((uint32_t)0x00000800U) /*!<Bit 3 */ | |
| 5037 #define RCC_ICSCR_MSITRIM_4 ((uint32_t)0x00001000U) /*!<Bit 4 */ | |
| 5038 #define RCC_ICSCR_MSITRIM_5 ((uint32_t)0x00002000U) /*!<Bit 5 */ | |
| 5039 #define RCC_ICSCR_MSITRIM_6 ((uint32_t)0x00004000U) /*!<Bit 6 */ | |
| 5040 #define RCC_ICSCR_MSITRIM_7 ((uint32_t)0x00008000U) /*!<Bit 7 */ | |
| 5041 | |
| 5042 /*!< HSICAL configuration */ | |
| 5043 #define RCC_ICSCR_HSICAL ((uint32_t)0x00FF0000U) /*!< HSICAL[7:0] bits */ | |
| 5044 #define RCC_ICSCR_HSICAL_0 ((uint32_t)0x00010000U) /*!<Bit 0 */ | |
| 5045 #define RCC_ICSCR_HSICAL_1 ((uint32_t)0x00020000U) /*!<Bit 1 */ | |
| 5046 #define RCC_ICSCR_HSICAL_2 ((uint32_t)0x00040000U) /*!<Bit 2 */ | |
| 5047 #define RCC_ICSCR_HSICAL_3 ((uint32_t)0x00080000U) /*!<Bit 3 */ | |
| 5048 #define RCC_ICSCR_HSICAL_4 ((uint32_t)0x00100000U) /*!<Bit 4 */ | |
| 5049 #define RCC_ICSCR_HSICAL_5 ((uint32_t)0x00200000U) /*!<Bit 5 */ | |
| 5050 #define RCC_ICSCR_HSICAL_6 ((uint32_t)0x00400000U) /*!<Bit 6 */ | |
| 5051 #define RCC_ICSCR_HSICAL_7 ((uint32_t)0x00800000U) /*!<Bit 7 */ | |
| 5052 | |
| 5053 /*!< HSITRIM configuration */ | |
| 5054 #define RCC_ICSCR_HSITRIM ((uint32_t)0x1F000000U) /*!< HSITRIM[4:0] bits */ | |
| 5055 #define RCC_ICSCR_HSITRIM_0 ((uint32_t)0x01000000U) /*!<Bit 0 */ | |
| 5056 #define RCC_ICSCR_HSITRIM_1 ((uint32_t)0x02000000U) /*!<Bit 1 */ | |
| 5057 #define RCC_ICSCR_HSITRIM_2 ((uint32_t)0x04000000U) /*!<Bit 2 */ | |
| 5058 #define RCC_ICSCR_HSITRIM_3 ((uint32_t)0x08000000U) /*!<Bit 3 */ | |
| 5059 #define RCC_ICSCR_HSITRIM_4 ((uint32_t)0x10000000U) /*!<Bit 4 */ | |
| 5060 | |
| 5061 /******************** Bit definition for RCC_CFGR register ******************/ | |
| 5062 /*!< SW configuration */ | |
| 5063 #define RCC_CFGR_SW ((uint32_t)0x00000003U) /*!< SW[1:0] bits (System clock Switch) */ | |
| 5064 #define RCC_CFGR_SW_0 ((uint32_t)0x00000001U) /*!<Bit 0 */ | |
| 5065 #define RCC_CFGR_SW_1 ((uint32_t)0x00000002U) /*!<Bit 1 */ | |
| 5066 | |
| 5067 #define RCC_CFGR_SW_MSI ((uint32_t)0x00000000U) /*!< MSI oscillator selection as system clock */ | |
| 5068 #define RCC_CFGR_SW_HSI ((uint32_t)0x00000001U) /*!< HSI16 oscillator selection as system clock */ | |
| 5069 #define RCC_CFGR_SW_HSE ((uint32_t)0x00000002U) /*!< HSE oscillator selection as system clock */ | |
| 5070 #define RCC_CFGR_SW_PLL ((uint32_t)0x00000003U) /*!< PLL selection as system clock */ | |
| 5071 | |
| 5072 /*!< SWS configuration */ | |
| 5073 #define RCC_CFGR_SWS ((uint32_t)0x0000000CU) /*!< SWS[1:0] bits (System Clock Switch Status) */ | |
| 5074 #define RCC_CFGR_SWS_0 ((uint32_t)0x00000004U) /*!<Bit 0 */ | |
| 5075 #define RCC_CFGR_SWS_1 ((uint32_t)0x00000008U) /*!<Bit 1 */ | |
| 5076 | |
| 5077 #define RCC_CFGR_SWS_MSI ((uint32_t)0x00000000U) /*!< MSI oscillator used as system clock */ | |
| 5078 #define RCC_CFGR_SWS_HSI ((uint32_t)0x00000004U) /*!< HSI16 oscillator used as system clock */ | |
| 5079 #define RCC_CFGR_SWS_HSE ((uint32_t)0x00000008U) /*!< HSE oscillator used as system clock */ | |
| 5080 #define RCC_CFGR_SWS_PLL ((uint32_t)0x0000000CU) /*!< PLL used as system clock */ | |
| 5081 | |
| 5082 /*!< HPRE configuration */ | |
| 5083 #define RCC_CFGR_HPRE ((uint32_t)0x000000F0U) /*!< HPRE[3:0] bits (AHB prescaler) */ | |
| 5084 #define RCC_CFGR_HPRE_0 ((uint32_t)0x00000010U) /*!<Bit 0 */ | |
| 5085 #define RCC_CFGR_HPRE_1 ((uint32_t)0x00000020U) /*!<Bit 1 */ | |
| 5086 #define RCC_CFGR_HPRE_2 ((uint32_t)0x00000040U) /*!<Bit 2 */ | |
| 5087 #define RCC_CFGR_HPRE_3 ((uint32_t)0x00000080U) /*!<Bit 3 */ | |
| 5088 | |
| 5089 #define RCC_CFGR_HPRE_DIV1 ((uint32_t)0x00000000U) /*!< SYSCLK not divided */ | |
| 5090 #define RCC_CFGR_HPRE_DIV2 ((uint32_t)0x00000080U) /*!< SYSCLK divided by 2 */ | |
| 5091 #define RCC_CFGR_HPRE_DIV4 ((uint32_t)0x00000090U) /*!< SYSCLK divided by 4 */ | |
| 5092 #define RCC_CFGR_HPRE_DIV8 ((uint32_t)0x000000A0U) /*!< SYSCLK divided by 8 */ | |
| 5093 #define RCC_CFGR_HPRE_DIV16 ((uint32_t)0x000000B0U) /*!< SYSCLK divided by 16 */ | |
| 5094 #define RCC_CFGR_HPRE_DIV64 ((uint32_t)0x000000C0U) /*!< SYSCLK divided by 64 */ | |
| 5095 #define RCC_CFGR_HPRE_DIV128 ((uint32_t)0x000000D0U) /*!< SYSCLK divided by 128 */ | |
| 5096 #define RCC_CFGR_HPRE_DIV256 ((uint32_t)0x000000E0U) /*!< SYSCLK divided by 256 */ | |
| 5097 #define RCC_CFGR_HPRE_DIV512 ((uint32_t)0x000000F0U) /*!< SYSCLK divided by 512 */ | |
| 5098 | |
| 5099 /*!< PPRE1 configuration */ | |
| 5100 #define RCC_CFGR_PPRE1 ((uint32_t)0x00000700U) /*!< PRE1[2:0] bits (APB2 prescaler) */ | |
| 5101 #define RCC_CFGR_PPRE1_0 ((uint32_t)0x00000100U) /*!<Bit 0 */ | |
| 5102 #define RCC_CFGR_PPRE1_1 ((uint32_t)0x00000200U) /*!<Bit 1 */ | |
| 5103 #define RCC_CFGR_PPRE1_2 ((uint32_t)0x00000400U) /*!<Bit 2 */ | |
| 5104 | |
| 5105 #define RCC_CFGR_PPRE1_DIV1 ((uint32_t)0x00000000U) /*!< HCLK not divided */ | |
| 5106 #define RCC_CFGR_PPRE1_DIV2 ((uint32_t)0x00000400U) /*!< HCLK divided by 2 */ | |
| 5107 #define RCC_CFGR_PPRE1_DIV4 ((uint32_t)0x00000500U) /*!< HCLK divided by 4 */ | |
| 5108 #define RCC_CFGR_PPRE1_DIV8 ((uint32_t)0x00000600U) /*!< HCLK divided by 8 */ | |
| 5109 #define RCC_CFGR_PPRE1_DIV16 ((uint32_t)0x00000700U) /*!< HCLK divided by 16 */ | |
| 5110 | |
| 5111 /*!< PPRE2 configuration */ | |
| 5112 #define RCC_CFGR_PPRE2 ((uint32_t)0x00003800U) /*!< PRE2[2:0] bits (APB2 prescaler) */ | |
| 5113 #define RCC_CFGR_PPRE2_0 ((uint32_t)0x00000800U) /*!<Bit 0 */ | |
| 5114 #define RCC_CFGR_PPRE2_1 ((uint32_t)0x00001000U) /*!<Bit 1 */ | |
| 5115 #define RCC_CFGR_PPRE2_2 ((uint32_t)0x00002000U) /*!<Bit 2 */ | |
| 5116 | |
| 5117 #define RCC_CFGR_PPRE2_DIV1 ((uint32_t)0x00000000U) /*!< HCLK not divided */ | |
| 5118 #define RCC_CFGR_PPRE2_DIV2 ((uint32_t)0x00002000U) /*!< HCLK divided by 2 */ | |
| 5119 #define RCC_CFGR_PPRE2_DIV4 ((uint32_t)0x00002800U) /*!< HCLK divided by 4 */ | |
| 5120 #define RCC_CFGR_PPRE2_DIV8 ((uint32_t)0x00003000U) /*!< HCLK divided by 8 */ | |
| 5121 #define RCC_CFGR_PPRE2_DIV16 ((uint32_t)0x00003800U) /*!< HCLK divided by 16 */ | |
| 5122 | |
| 5123 #define RCC_CFGR_STOPWUCK ((uint32_t)0x00008000U) /*!< Wake Up from stop and CSS backup clock selection */ | |
| 5124 | |
| 5125 /*!< MCOSEL configuration */ | |
| 5126 #define RCC_CFGR_MCOSEL ((uint32_t)0x0F000000U) /*!< MCOSEL [3:0] bits (Clock output selection) */ | |
| 5127 #define RCC_CFGR_MCOSEL_0 ((uint32_t)0x01000000U) /*!<Bit 0 */ | |
| 5128 #define RCC_CFGR_MCOSEL_1 ((uint32_t)0x02000000U) /*!<Bit 1 */ | |
| 5129 #define RCC_CFGR_MCOSEL_2 ((uint32_t)0x04000000U) /*!<Bit 2 */ | |
| 5130 #define RCC_CFGR_MCOSEL_3 ((uint32_t)0x08000000U) /*!<Bit 3 */ | |
| 5131 | |
| 5132 #define RCC_CFGR_MCOPRE ((uint32_t)0x70000000U) /*!< MCO prescaler */ | |
| 5133 #define RCC_CFGR_MCOPRE_0 ((uint32_t)0x10000000U) /*!<Bit 0 */ | |
| 5134 #define RCC_CFGR_MCOPRE_1 ((uint32_t)0x20000000U) /*!<Bit 1 */ | |
| 5135 #define RCC_CFGR_MCOPRE_2 ((uint32_t)0x40000000U) /*!<Bit 2 */ | |
| 5136 | |
| 5137 #define RCC_CFGR_MCOPRE_DIV1 ((uint32_t)0x00000000U) /*!< MCO is divided by 1 */ | |
| 5138 #define RCC_CFGR_MCOPRE_DIV2 ((uint32_t)0x10000000U) /*!< MCO is divided by 2 */ | |
| 5139 #define RCC_CFGR_MCOPRE_DIV4 ((uint32_t)0x20000000U) /*!< MCO is divided by 4 */ | |
| 5140 #define RCC_CFGR_MCOPRE_DIV8 ((uint32_t)0x30000000U) /*!< MCO is divided by 8 */ | |
| 5141 #define RCC_CFGR_MCOPRE_DIV16 ((uint32_t)0x40000000U) /*!< MCO is divided by 16 */ | |
| 5142 | |
| 5143 /* Legacy aliases */ | |
| 5144 #define RCC_CFGR_MCO_PRE RCC_CFGR_MCOPRE | |
| 5145 #define RCC_CFGR_MCO_PRE_1 RCC_CFGR_MCOPRE_DIV1 | |
| 5146 #define RCC_CFGR_MCO_PRE_2 RCC_CFGR_MCOPRE_DIV2 | |
| 5147 #define RCC_CFGR_MCO_PRE_4 RCC_CFGR_MCOPRE_DIV4 | |
| 5148 #define RCC_CFGR_MCO_PRE_8 RCC_CFGR_MCOPRE_DIV8 | |
| 5149 #define RCC_CFGR_MCO_PRE_16 RCC_CFGR_MCOPRE_DIV16 | |
| 5150 | |
| 5151 /******************** Bit definition for RCC_PLLCFGR register ***************/ | |
| 5152 #define RCC_PLLCFGR_PLLSRC ((uint32_t)0x00000003U) | |
| 5153 | |
| 5154 #define RCC_PLLCFGR_PLLSRC_MSI ((uint32_t)0x00000001U) /*!< MSI oscillator source clock selected */ | |
| 5155 #define RCC_PLLCFGR_PLLSRC_HSI ((uint32_t)0x00000002U) /*!< HSI16 oscillator source clock selected */ | |
| 5156 #define RCC_PLLCFGR_PLLSRC_HSE ((uint32_t)0x00000003U) /*!< HSE oscillator source clock selected */ | |
| 5157 | |
| 5158 #define RCC_PLLCFGR_PLLM ((uint32_t)0x00000070U) | |
| 5159 #define RCC_PLLCFGR_PLLM_0 ((uint32_t)0x00000010U) | |
| 5160 #define RCC_PLLCFGR_PLLM_1 ((uint32_t)0x00000020U) | |
| 5161 #define RCC_PLLCFGR_PLLM_2 ((uint32_t)0x00000040U) | |
| 5162 | |
| 5163 #define RCC_PLLCFGR_PLLN ((uint32_t)0x00007F00U) | |
| 5164 #define RCC_PLLCFGR_PLLN_0 ((uint32_t)0x00000100U) | |
| 5165 #define RCC_PLLCFGR_PLLN_1 ((uint32_t)0x00000200U) | |
| 5166 #define RCC_PLLCFGR_PLLN_2 ((uint32_t)0x00000400U) | |
| 5167 #define RCC_PLLCFGR_PLLN_3 ((uint32_t)0x00000800U) | |
| 5168 #define RCC_PLLCFGR_PLLN_4 ((uint32_t)0x00001000U) | |
| 5169 #define RCC_PLLCFGR_PLLN_5 ((uint32_t)0x00002000U) | |
| 5170 #define RCC_PLLCFGR_PLLN_6 ((uint32_t)0x00004000U) | |
| 5171 | |
| 5172 #define RCC_PLLCFGR_PLLPEN ((uint32_t)0x00010000U) | |
| 5173 #define RCC_PLLCFGR_PLLP ((uint32_t)0x00020000U) | |
| 5174 #define RCC_PLLCFGR_PLLQEN ((uint32_t)0x00100000U) | |
| 5175 | |
| 5176 #define RCC_PLLCFGR_PLLQ ((uint32_t)0x00600000U) | |
| 5177 #define RCC_PLLCFGR_PLLQ_0 ((uint32_t)0x00200000U) | |
| 5178 #define RCC_PLLCFGR_PLLQ_1 ((uint32_t)0x00400000U) | |
| 5179 | |
| 5180 #define RCC_PLLCFGR_PLLREN ((uint32_t)0x01000000U) | |
| 5181 #define RCC_PLLCFGR_PLLR ((uint32_t)0x06000000U) | |
| 5182 #define RCC_PLLCFGR_PLLR_0 ((uint32_t)0x02000000U) | |
| 5183 #define RCC_PLLCFGR_PLLR_1 ((uint32_t)0x04000000U) | |
| 5184 | |
| 5185 #define RCC_PLLCFGR_PLLPDIV ((uint32_t)0xF8000000U) | |
| 5186 #define RCC_PLLCFGR_PLLPDIV_0 ((uint32_t)0x08000000U) | |
| 5187 #define RCC_PLLCFGR_PLLPDIV_1 ((uint32_t)0x10000000U) | |
| 5188 #define RCC_PLLCFGR_PLLPDIV_2 ((uint32_t)0x20000000U) | |
| 5189 #define RCC_PLLCFGR_PLLPDIV_3 ((uint32_t)0x40000000U) | |
| 5190 #define RCC_PLLCFGR_PLLPDIV_4 ((uint32_t)0x80000000U) | |
| 5191 | |
| 5192 /******************** Bit definition for RCC_PLLSAI1CFGR register ************/ | |
| 5193 #define RCC_PLLSAI1CFGR_PLLSAI1N ((uint32_t)0x00007F00U) | |
| 5194 #define RCC_PLLSAI1CFGR_PLLSAI1N_0 ((uint32_t)0x00000100U) | |
| 5195 #define RCC_PLLSAI1CFGR_PLLSAI1N_1 ((uint32_t)0x00000200U) | |
| 5196 #define RCC_PLLSAI1CFGR_PLLSAI1N_2 ((uint32_t)0x00000400U) | |
| 5197 #define RCC_PLLSAI1CFGR_PLLSAI1N_3 ((uint32_t)0x00000800U) | |
| 5198 #define RCC_PLLSAI1CFGR_PLLSAI1N_4 ((uint32_t)0x00001000U) | |
| 5199 #define RCC_PLLSAI1CFGR_PLLSAI1N_5 ((uint32_t)0x00002000U) | |
| 5200 #define RCC_PLLSAI1CFGR_PLLSAI1N_6 ((uint32_t)0x00004000U) | |
| 5201 | |
| 5202 #define RCC_PLLSAI1CFGR_PLLSAI1PEN ((uint32_t)0x00010000U) | |
| 5203 #define RCC_PLLSAI1CFGR_PLLSAI1P ((uint32_t)0x00020000U) | |
| 5204 | |
| 5205 #define RCC_PLLSAI1CFGR_PLLSAI1QEN ((uint32_t)0x00100000U) | |
| 5206 #define RCC_PLLSAI1CFGR_PLLSAI1Q ((uint32_t)0x00600000U) | |
| 5207 #define RCC_PLLSAI1CFGR_PLLSAI1Q_0 ((uint32_t)0x00200000U) | |
| 5208 #define RCC_PLLSAI1CFGR_PLLSAI1Q_1 ((uint32_t)0x00400000U) | |
| 5209 | |
| 5210 #define RCC_PLLSAI1CFGR_PLLSAI1REN ((uint32_t)0x01000000U) | |
| 5211 #define RCC_PLLSAI1CFGR_PLLSAI1R ((uint32_t)0x06000000U) | |
| 5212 #define RCC_PLLSAI1CFGR_PLLSAI1R_0 ((uint32_t)0x02000000U) | |
| 5213 #define RCC_PLLSAI1CFGR_PLLSAI1R_1 ((uint32_t)0x04000000U) | |
| 5214 | |
| 5215 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV ((uint32_t)0xF8000000U) | |
| 5216 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV_0 ((uint32_t)0x08000000U) | |
| 5217 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV_1 ((uint32_t)0x10000000U) | |
| 5218 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV_2 ((uint32_t)0x20000000U) | |
| 5219 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV_3 ((uint32_t)0x40000000U) | |
| 5220 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV_4 ((uint32_t)0x80000000U) | |
| 5221 | |
| 5222 /******************** Bit definition for RCC_CIER register ******************/ | |
| 5223 #define RCC_CIER_LSIRDYIE ((uint32_t)0x00000001U) | |
| 5224 #define RCC_CIER_LSERDYIE ((uint32_t)0x00000002U) | |
| 5225 #define RCC_CIER_MSIRDYIE ((uint32_t)0x00000004U) | |
| 5226 #define RCC_CIER_HSIRDYIE ((uint32_t)0x00000008U) | |
| 5227 #define RCC_CIER_HSERDYIE ((uint32_t)0x00000010U) | |
| 5228 #define RCC_CIER_PLLRDYIE ((uint32_t)0x00000020U) | |
| 5229 #define RCC_CIER_PLLSAI1RDYIE ((uint32_t)0x00000040U) | |
| 5230 #define RCC_CIER_LSECSSIE ((uint32_t)0x00000200U) | |
| 5231 #define RCC_CIER_HSI48RDYIE ((uint32_t)0x00000400U) | |
| 5232 | |
| 5233 /******************** Bit definition for RCC_CIFR register ******************/ | |
| 5234 #define RCC_CIFR_LSIRDYF ((uint32_t)0x00000001U) | |
| 5235 #define RCC_CIFR_LSERDYF ((uint32_t)0x00000002U) | |
| 5236 #define RCC_CIFR_MSIRDYF ((uint32_t)0x00000004U) | |
| 5237 #define RCC_CIFR_HSIRDYF ((uint32_t)0x00000008U) | |
| 5238 #define RCC_CIFR_HSERDYF ((uint32_t)0x00000010U) | |
| 5239 #define RCC_CIFR_PLLRDYF ((uint32_t)0x00000020U) | |
| 5240 #define RCC_CIFR_PLLSAI1RDYF ((uint32_t)0x00000040U) | |
| 5241 #define RCC_CIFR_CSSF ((uint32_t)0x00000100U) | |
| 5242 #define RCC_CIFR_LSECSSF ((uint32_t)0x00000200U) | |
| 5243 #define RCC_CIFR_HSI48RDYF ((uint32_t)0x00000400U) | |
| 5244 | |
| 5245 /******************** Bit definition for RCC_CICR register ******************/ | |
| 5246 #define RCC_CICR_LSIRDYC ((uint32_t)0x00000001U) | |
| 5247 #define RCC_CICR_LSERDYC ((uint32_t)0x00000002U) | |
| 5248 #define RCC_CICR_MSIRDYC ((uint32_t)0x00000004U) | |
| 5249 #define RCC_CICR_HSIRDYC ((uint32_t)0x00000008U) | |
| 5250 #define RCC_CICR_HSERDYC ((uint32_t)0x00000010U) | |
| 5251 #define RCC_CICR_PLLRDYC ((uint32_t)0x00000020U) | |
| 5252 #define RCC_CICR_PLLSAI1RDYC ((uint32_t)0x00000040U) | |
| 5253 #define RCC_CICR_CSSC ((uint32_t)0x00000100U) | |
| 5254 #define RCC_CICR_LSECSSC ((uint32_t)0x00000200U) | |
| 5255 #define RCC_CICR_HSI48RDYC ((uint32_t)0x00000400U) | |
| 5256 | |
| 5257 /******************** Bit definition for RCC_AHB1RSTR register **************/ | |
| 5258 #define RCC_AHB1RSTR_DMA1RST ((uint32_t)0x00000001U) | |
| 5259 #define RCC_AHB1RSTR_DMA2RST ((uint32_t)0x00000002U) | |
| 5260 #define RCC_AHB1RSTR_FLASHRST ((uint32_t)0x00000100U) | |
| 5261 #define RCC_AHB1RSTR_CRCRST ((uint32_t)0x00001000U) | |
| 5262 #define RCC_AHB1RSTR_TSCRST ((uint32_t)0x00010000U) | |
| 5263 | |
| 5264 /******************** Bit definition for RCC_AHB2RSTR register **************/ | |
| 5265 #define RCC_AHB2RSTR_GPIOARST ((uint32_t)0x00000001U) | |
| 5266 #define RCC_AHB2RSTR_GPIOBRST ((uint32_t)0x00000002U) | |
| 5267 #define RCC_AHB2RSTR_GPIOCRST ((uint32_t)0x00000004U) | |
| 5268 #define RCC_AHB2RSTR_GPIODRST ((uint32_t)0x00000008U) | |
| 5269 #define RCC_AHB2RSTR_GPIOERST ((uint32_t)0x00000010U) | |
| 5270 #define RCC_AHB2RSTR_GPIOHRST ((uint32_t)0x00000080U) | |
| 5271 #define RCC_AHB2RSTR_ADCRST ((uint32_t)0x00002000U) | |
| 5272 #define RCC_AHB2RSTR_RNGRST ((uint32_t)0x00040000U) | |
| 5273 | |
| 5274 /******************** Bit definition for RCC_AHB3RSTR register **************/ | |
| 5275 #define RCC_AHB3RSTR_QSPIRST ((uint32_t)0x00000100U) | |
| 5276 | |
| 5277 /******************** Bit definition for RCC_APB1RSTR1 register **************/ | |
| 5278 #define RCC_APB1RSTR1_TIM2RST ((uint32_t)0x00000001U) | |
| 5279 #define RCC_APB1RSTR1_TIM6RST ((uint32_t)0x00000010U) | |
| 5280 #define RCC_APB1RSTR1_TIM7RST ((uint32_t)0x00000020U) | |
| 5281 #define RCC_APB1RSTR1_LCDRST ((uint32_t)0x00000200U) | |
| 5282 #define RCC_APB1RSTR1_SPI2RST ((uint32_t)0x00004000U) | |
| 5283 #define RCC_APB1RSTR1_SPI3RST ((uint32_t)0x00008000U) | |
| 5284 #define RCC_APB1RSTR1_USART2RST ((uint32_t)0x00020000U) | |
| 5285 #define RCC_APB1RSTR1_USART3RST ((uint32_t)0x00040000U) | |
| 5286 #define RCC_APB1RSTR1_I2C1RST ((uint32_t)0x00200000U) | |
| 5287 #define RCC_APB1RSTR1_I2C2RST ((uint32_t)0x00400000U) | |
| 5288 #define RCC_APB1RSTR1_I2C3RST ((uint32_t)0x00800000U) | |
| 5289 #define RCC_APB1RSTR1_CRSRST ((uint32_t)0x01000000U) | |
| 5290 #define RCC_APB1RSTR1_CAN1RST ((uint32_t)0x02000000U) | |
| 5291 #define RCC_APB1RSTR1_USBFSRST ((uint32_t)0x04000000U) | |
| 5292 #define RCC_APB1RSTR1_PWRRST ((uint32_t)0x10000000U) | |
| 5293 #define RCC_APB1RSTR1_DAC1RST ((uint32_t)0x20000000U) | |
| 5294 #define RCC_APB1RSTR1_OPAMPRST ((uint32_t)0x40000000U) | |
| 5295 #define RCC_APB1RSTR1_LPTIM1RST ((uint32_t)0x80000000U) | |
| 5296 | |
| 5297 /******************** Bit definition for RCC_APB1RSTR2 register **************/ | |
| 5298 #define RCC_APB1RSTR2_LPUART1RST ((uint32_t)0x00000001U) | |
| 5299 #define RCC_APB1RSTR2_SWPMI1RST ((uint32_t)0x00000004U) | |
| 5300 #define RCC_APB1RSTR2_LPTIM2RST ((uint32_t)0x00000020U) | |
| 5301 | |
| 5302 /******************** Bit definition for RCC_APB2RSTR register **************/ | |
| 5303 #define RCC_APB2RSTR_SYSCFGRST ((uint32_t)0x00000001U) | |
| 5304 #define RCC_APB2RSTR_SDMMC1RST ((uint32_t)0x00000400U) | |
| 5305 #define RCC_APB2RSTR_TIM1RST ((uint32_t)0x00000800U) | |
| 5306 #define RCC_APB2RSTR_SPI1RST ((uint32_t)0x00001000U) | |
| 5307 #define RCC_APB2RSTR_USART1RST ((uint32_t)0x00004000U) | |
| 5308 #define RCC_APB2RSTR_TIM15RST ((uint32_t)0x00010000U) | |
| 5309 #define RCC_APB2RSTR_TIM16RST ((uint32_t)0x00020000U) | |
| 5310 #define RCC_APB2RSTR_SAI1RST ((uint32_t)0x00200000U) | |
| 5311 | |
| 5312 /******************** Bit definition for RCC_AHB1ENR register ***************/ | |
| 5313 #define RCC_AHB1ENR_DMA1EN ((uint32_t)0x00000001U) | |
| 5314 #define RCC_AHB1ENR_DMA2EN ((uint32_t)0x00000002U) | |
| 5315 #define RCC_AHB1ENR_FLASHEN ((uint32_t)0x00000100U) | |
| 5316 #define RCC_AHB1ENR_CRCEN ((uint32_t)0x00001000U) | |
| 5317 #define RCC_AHB1ENR_TSCEN ((uint32_t)0x00010000U) | |
| 5318 | |
| 5319 /******************** Bit definition for RCC_AHB2ENR register ***************/ | |
| 5320 #define RCC_AHB2ENR_GPIOAEN ((uint32_t)0x00000001U) | |
| 5321 #define RCC_AHB2ENR_GPIOBEN ((uint32_t)0x00000002U) | |
| 5322 #define RCC_AHB2ENR_GPIOCEN ((uint32_t)0x00000004U) | |
| 5323 #define RCC_AHB2ENR_GPIODEN ((uint32_t)0x00000008U) | |
| 5324 #define RCC_AHB2ENR_GPIOEEN ((uint32_t)0x00000010U) | |
| 5325 #define RCC_AHB2ENR_GPIOHEN ((uint32_t)0x00000080U) | |
| 5326 #define RCC_AHB2ENR_ADCEN ((uint32_t)0x00002000U) | |
| 5327 #define RCC_AHB2ENR_RNGEN ((uint32_t)0x00040000U) | |
| 5328 | |
| 5329 /******************** Bit definition for RCC_AHB3ENR register ***************/ | |
| 5330 #define RCC_AHB3ENR_QSPIEN ((uint32_t)0x00000100U) | |
| 5331 | |
| 5332 /******************** Bit definition for RCC_APB1ENR1 register ***************/ | |
| 5333 #define RCC_APB1ENR1_TIM2EN ((uint32_t)0x00000001U) | |
| 5334 #define RCC_APB1ENR1_TIM6EN ((uint32_t)0x00000010U) | |
| 5335 #define RCC_APB1ENR1_TIM7EN ((uint32_t)0x00000020U) | |
| 5336 #define RCC_APB1ENR1_LCDEN ((uint32_t)0x00000200U) | |
| 5337 #define RCC_APB1ENR1_RTCAPBEN ((uint32_t)0x00000400U) | |
| 5338 #define RCC_APB1ENR1_WWDGEN ((uint32_t)0x00000800U) | |
| 5339 #define RCC_APB1ENR1_SPI2EN ((uint32_t)0x00004000U) | |
| 5340 #define RCC_APB1ENR1_SPI3EN ((uint32_t)0x00008000U) | |
| 5341 #define RCC_APB1ENR1_USART2EN ((uint32_t)0x00020000U) | |
| 5342 #define RCC_APB1ENR1_USART3EN ((uint32_t)0x00040000U) | |
| 5343 #define RCC_APB1ENR1_I2C1EN ((uint32_t)0x00200000U) | |
| 5344 #define RCC_APB1ENR1_I2C2EN ((uint32_t)0x00400000U) | |
| 5345 #define RCC_APB1ENR1_I2C3EN ((uint32_t)0x00800000U) | |
| 5346 #define RCC_APB1ENR1_CRSEN ((uint32_t)0x01000000U) | |
| 5347 #define RCC_APB1ENR1_CAN1EN ((uint32_t)0x02000000U) | |
| 5348 #define RCC_APB1ENR1_USBFSEN ((uint32_t)0x04000000U) | |
| 5349 #define RCC_APB1ENR1_PWREN ((uint32_t)0x10000000U) | |
| 5350 #define RCC_APB1ENR1_DAC1EN ((uint32_t)0x20000000U) | |
| 5351 #define RCC_APB1ENR1_OPAMPEN ((uint32_t)0x40000000U) | |
| 5352 #define RCC_APB1ENR1_LPTIM1EN ((uint32_t)0x80000000U) | |
| 5353 | |
| 5354 /******************** Bit definition for RCC_APB1RSTR2 register **************/ | |
| 5355 #define RCC_APB1ENR2_LPUART1EN ((uint32_t)0x00000001U) | |
| 5356 #define RCC_APB1ENR2_SWPMI1EN ((uint32_t)0x00000004U) | |
| 5357 #define RCC_APB1ENR2_LPTIM2EN ((uint32_t)0x00000020U) | |
| 5358 | |
| 5359 /******************** Bit definition for RCC_APB2ENR register ***************/ | |
| 5360 #define RCC_APB2ENR_SYSCFGEN ((uint32_t)0x00000001U) | |
| 5361 #define RCC_APB2ENR_FWEN ((uint32_t)0x00000080U) | |
| 5362 #define RCC_APB2ENR_SDMMC1EN ((uint32_t)0x00000400U) | |
| 5363 #define RCC_APB2ENR_TIM1EN ((uint32_t)0x00000800U) | |
| 5364 #define RCC_APB2ENR_SPI1EN ((uint32_t)0x00001000U) | |
| 5365 #define RCC_APB2ENR_USART1EN ((uint32_t)0x00004000U) | |
| 5366 #define RCC_APB2ENR_TIM15EN ((uint32_t)0x00010000U) | |
| 5367 #define RCC_APB2ENR_TIM16EN ((uint32_t)0x00020000U) | |
| 5368 #define RCC_APB2ENR_SAI1EN ((uint32_t)0x00200000U) | |
| 5369 | |
| 5370 /******************** Bit definition for RCC_AHB1SMENR register ***************/ | |
| 5371 #define RCC_AHB1SMENR_DMA1SMEN ((uint32_t)0x00000001U) | |
| 5372 #define RCC_AHB1SMENR_DMA2SMEN ((uint32_t)0x00000002U) | |
| 5373 #define RCC_AHB1SMENR_FLASHSMEN ((uint32_t)0x00000100U) | |
| 5374 #define RCC_AHB1SMENR_SRAM1SMEN ((uint32_t)0x00000200U) | |
| 5375 #define RCC_AHB1SMENR_CRCSMEN ((uint32_t)0x00001000U) | |
| 5376 #define RCC_AHB1SMENR_TSCSMEN ((uint32_t)0x00010000U) | |
| 5377 | |
| 5378 /******************** Bit definition for RCC_AHB2SMENR register *************/ | |
| 5379 #define RCC_AHB2SMENR_GPIOASMEN ((uint32_t)0x00000001U) | |
| 5380 #define RCC_AHB2SMENR_GPIOBSMEN ((uint32_t)0x00000002U) | |
| 5381 #define RCC_AHB2SMENR_GPIOCSMEN ((uint32_t)0x00000004U) | |
| 5382 #define RCC_AHB2SMENR_GPIODSMEN ((uint32_t)0x00000008U) | |
| 5383 #define RCC_AHB2SMENR_GPIOESMEN ((uint32_t)0x00000010U) | |
| 5384 #define RCC_AHB2SMENR_GPIOHSMEN ((uint32_t)0x00000080U) | |
| 5385 #define RCC_AHB2SMENR_SRAM2SMEN ((uint32_t)0x00000200U) | |
| 5386 #define RCC_AHB2SMENR_ADCSMEN ((uint32_t)0x00002000U) | |
| 5387 #define RCC_AHB2SMENR_RNGSMEN ((uint32_t)0x00040000U) | |
| 5388 | |
| 5389 /******************** Bit definition for RCC_AHB3SMENR register *************/ | |
| 5390 #define RCC_AHB3SMENR_QSPISMEN ((uint32_t)0x00000100U) | |
| 5391 | |
| 5392 /******************** Bit definition for RCC_APB1SMENR1 register *************/ | |
| 5393 #define RCC_APB1SMENR1_TIM2SMEN ((uint32_t)0x00000001U) | |
| 5394 #define RCC_APB1SMENR1_TIM6SMEN ((uint32_t)0x00000010U) | |
| 5395 #define RCC_APB1SMENR1_TIM7SMEN ((uint32_t)0x00000020U) | |
| 5396 #define RCC_APB1SMENR1_LCDSMEN ((uint32_t)0x00000200U) | |
| 5397 #define RCC_APB1SMENR1_RTCAPBSMEN ((uint32_t)0x00000400U) | |
| 5398 #define RCC_APB1SMENR1_WWDGSMEN ((uint32_t)0x00000800U) | |
| 5399 #define RCC_APB1SMENR1_SPI2SMEN ((uint32_t)0x00004000U) | |
| 5400 #define RCC_APB1SMENR1_SPI3SMEN ((uint32_t)0x00008000U) | |
| 5401 #define RCC_APB1SMENR1_USART2SMEN ((uint32_t)0x00020000U) | |
| 5402 #define RCC_APB1SMENR1_USART3SMEN ((uint32_t)0x00040000U) | |
| 5403 #define RCC_APB1SMENR1_I2C1SMEN ((uint32_t)0x00200000U) | |
| 5404 #define RCC_APB1SMENR1_I2C2SMEN ((uint32_t)0x00400000U) | |
| 5405 #define RCC_APB1SMENR1_I2C3SMEN ((uint32_t)0x00800000U) | |
| 5406 #define RCC_APB1SMENR1_CRSSMEN ((uint32_t)0x01000000U) | |
| 5407 #define RCC_APB1SMENR1_CAN1SMEN ((uint32_t)0x02000000U) | |
| 5408 #define RCC_APB1SMENR1_USBFSSMEN ((uint32_t)0x04000000U) | |
| 5409 #define RCC_APB1SMENR1_PWRSMEN ((uint32_t)0x10000000U) | |
| 5410 #define RCC_APB1SMENR1_DAC1SMEN ((uint32_t)0x20000000U) | |
| 5411 #define RCC_APB1SMENR1_OPAMPSMEN ((uint32_t)0x40000000U) | |
| 5412 #define RCC_APB1SMENR1_LPTIM1SMEN ((uint32_t)0x80000000U) | |
| 5413 | |
| 5414 /******************** Bit definition for RCC_APB1SMENR2 register *************/ | |
| 5415 #define RCC_APB1SMENR2_LPUART1SMEN ((uint32_t)0x00000001U) | |
| 5416 #define RCC_APB1SMENR2_SWPMI1SMEN ((uint32_t)0x00000004U) | |
| 5417 #define RCC_APB1SMENR2_LPTIM2SMEN ((uint32_t)0x00000020U) | |
| 5418 | |
| 5419 /******************** Bit definition for RCC_APB2SMENR register *************/ | |
| 5420 #define RCC_APB2SMENR_SYSCFGSMEN ((uint32_t)0x00000001U) | |
| 5421 #define RCC_APB2SMENR_SDMMC1SMEN ((uint32_t)0x00000400U) | |
| 5422 #define RCC_APB2SMENR_TIM1SMEN ((uint32_t)0x00000800U) | |
| 5423 #define RCC_APB2SMENR_SPI1SMEN ((uint32_t)0x00001000U) | |
| 5424 #define RCC_APB2SMENR_USART1SMEN ((uint32_t)0x00004000U) | |
| 5425 #define RCC_APB2SMENR_TIM15SMEN ((uint32_t)0x00010000U) | |
| 5426 #define RCC_APB2SMENR_TIM16SMEN ((uint32_t)0x00020000U) | |
| 5427 #define RCC_APB2SMENR_SAI1SMEN ((uint32_t)0x00200000U) | |
| 5428 | |
| 5429 /******************** Bit definition for RCC_CCIPR register ******************/ | |
| 5430 #define RCC_CCIPR_USART1SEL ((uint32_t)0x00000003U) | |
| 5431 #define RCC_CCIPR_USART1SEL_0 ((uint32_t)0x00000001U) | |
| 5432 #define RCC_CCIPR_USART1SEL_1 ((uint32_t)0x00000002U) | |
| 5433 | |
| 5434 #define RCC_CCIPR_USART2SEL ((uint32_t)0x0000000CU) | |
| 5435 #define RCC_CCIPR_USART2SEL_0 ((uint32_t)0x00000004U) | |
| 5436 #define RCC_CCIPR_USART2SEL_1 ((uint32_t)0x00000008U) | |
| 5437 | |
| 5438 #define RCC_CCIPR_USART3SEL ((uint32_t)0x00000030U) | |
| 5439 #define RCC_CCIPR_USART3SEL_0 ((uint32_t)0x00000010U) | |
| 5440 #define RCC_CCIPR_USART3SEL_1 ((uint32_t)0x00000020U) | |
| 5441 | |
| 5442 #define RCC_CCIPR_LPUART1SEL ((uint32_t)0x00000C00U) | |
| 5443 #define RCC_CCIPR_LPUART1SEL_0 ((uint32_t)0x00000400U) | |
| 5444 #define RCC_CCIPR_LPUART1SEL_1 ((uint32_t)0x00000800U) | |
| 5445 | |
| 5446 #define RCC_CCIPR_I2C1SEL ((uint32_t)0x00003000U) | |
| 5447 #define RCC_CCIPR_I2C1SEL_0 ((uint32_t)0x00001000U) | |
| 5448 #define RCC_CCIPR_I2C1SEL_1 ((uint32_t)0x00002000U) | |
| 5449 | |
| 5450 #define RCC_CCIPR_I2C2SEL ((uint32_t)0x0000C000U) | |
| 5451 #define RCC_CCIPR_I2C2SEL_0 ((uint32_t)0x00004000U) | |
| 5452 #define RCC_CCIPR_I2C2SEL_1 ((uint32_t)0x00008000U) | |
| 5453 | |
| 5454 #define RCC_CCIPR_I2C3SEL ((uint32_t)0x00030000U) | |
| 5455 #define RCC_CCIPR_I2C3SEL_0 ((uint32_t)0x00010000U) | |
| 5456 #define RCC_CCIPR_I2C3SEL_1 ((uint32_t)0x00020000U) | |
| 5457 | |
| 5458 #define RCC_CCIPR_LPTIM1SEL ((uint32_t)0x000C0000U) | |
| 5459 #define RCC_CCIPR_LPTIM1SEL_0 ((uint32_t)0x00040000U) | |
| 5460 #define RCC_CCIPR_LPTIM1SEL_1 ((uint32_t)0x00080000U) | |
| 5461 | |
| 5462 #define RCC_CCIPR_LPTIM2SEL ((uint32_t)0x00300000U) | |
| 5463 #define RCC_CCIPR_LPTIM2SEL_0 ((uint32_t)0x00100000U) | |
| 5464 #define RCC_CCIPR_LPTIM2SEL_1 ((uint32_t)0x00200000U) | |
| 5465 | |
| 5466 #define RCC_CCIPR_SAI1SEL ((uint32_t)0x00C00000U) | |
| 5467 #define RCC_CCIPR_SAI1SEL_0 ((uint32_t)0x00400000U) | |
| 5468 #define RCC_CCIPR_SAI1SEL_1 ((uint32_t)0x00800000U) | |
| 5469 | |
| 5470 #define RCC_CCIPR_CLK48SEL ((uint32_t)0x0C000000U) | |
| 5471 #define RCC_CCIPR_CLK48SEL_0 ((uint32_t)0x04000000U) | |
| 5472 #define RCC_CCIPR_CLK48SEL_1 ((uint32_t)0x08000000U) | |
| 5473 | |
| 5474 #define RCC_CCIPR_ADCSEL ((uint32_t)0x30000000U) | |
| 5475 #define RCC_CCIPR_ADCSEL_0 ((uint32_t)0x10000000U) | |
| 5476 #define RCC_CCIPR_ADCSEL_1 ((uint32_t)0x20000000U) | |
| 5477 | |
| 5478 #define RCC_CCIPR_SWPMI1SEL ((uint32_t)0x40000000U) | |
| 5479 | |
| 5480 /******************** Bit definition for RCC_BDCR register ******************/ | |
| 5481 #define RCC_BDCR_LSEON ((uint32_t)0x00000001U) | |
| 5482 #define RCC_BDCR_LSERDY ((uint32_t)0x00000002U) | |
| 5483 #define RCC_BDCR_LSEBYP ((uint32_t)0x00000004U) | |
| 5484 | |
| 5485 #define RCC_BDCR_LSEDRV ((uint32_t)0x00000018U) | |
| 5486 #define RCC_BDCR_LSEDRV_0 ((uint32_t)0x00000008U) | |
| 5487 #define RCC_BDCR_LSEDRV_1 ((uint32_t)0x00000010U) | |
| 5488 | |
| 5489 #define RCC_BDCR_LSECSSON ((uint32_t)0x00000020U) | |
| 5490 #define RCC_BDCR_LSECSSD ((uint32_t)0x00000040U) | |
| 5491 | |
| 5492 #define RCC_BDCR_RTCSEL ((uint32_t)0x00000300U) | |
| 5493 #define RCC_BDCR_RTCSEL_0 ((uint32_t)0x00000100U) | |
| 5494 #define RCC_BDCR_RTCSEL_1 ((uint32_t)0x00000200U) | |
| 5495 | |
| 5496 #define RCC_BDCR_RTCEN ((uint32_t)0x00008000U) | |
| 5497 #define RCC_BDCR_BDRST ((uint32_t)0x00010000U) | |
| 5498 #define RCC_BDCR_LSCOEN ((uint32_t)0x01000000U) | |
| 5499 #define RCC_BDCR_LSCOSEL ((uint32_t)0x02000000U) | |
| 5500 | |
| 5501 /******************** Bit definition for RCC_CSR register *******************/ | |
| 5502 #define RCC_CSR_LSION ((uint32_t)0x00000001U) | |
| 5503 #define RCC_CSR_LSIRDY ((uint32_t)0x00000002U) | |
| 5504 | |
| 5505 #define RCC_CSR_MSISRANGE ((uint32_t)0x00000F00U) | |
| 5506 #define RCC_CSR_MSISRANGE_1 ((uint32_t)0x00000400U) /*!< MSI frequency 1MHZ */ | |
| 5507 #define RCC_CSR_MSISRANGE_2 ((uint32_t)0x00000500U) /*!< MSI frequency 2MHZ */ | |
| 5508 #define RCC_CSR_MSISRANGE_4 ((uint32_t)0x00000600U) /*!< The default frequency 4MHZ */ | |
| 5509 #define RCC_CSR_MSISRANGE_8 ((uint32_t)0x00000700U) /*!< MSI frequency 8MHZ */ | |
| 5510 | |
| 5511 #define RCC_CSR_RMVF ((uint32_t)0x00800000U) | |
| 5512 #define RCC_CSR_FWRSTF ((uint32_t)0x01000000U) | |
| 5513 #define RCC_CSR_OBLRSTF ((uint32_t)0x02000000U) | |
| 5514 #define RCC_CSR_PINRSTF ((uint32_t)0x04000000U) | |
| 5515 #define RCC_CSR_BORRSTF ((uint32_t)0x08000000U) | |
| 5516 #define RCC_CSR_SFTRSTF ((uint32_t)0x10000000U) | |
| 5517 #define RCC_CSR_IWDGRSTF ((uint32_t)0x20000000U) | |
| 5518 #define RCC_CSR_WWDGRSTF ((uint32_t)0x40000000U) | |
| 5519 #define RCC_CSR_LPWRRSTF ((uint32_t)0x80000000U) | |
| 5520 | |
| 5521 /******************** Bit definition for RCC_CRRCR register *****************/ | |
| 5522 #define RCC_CRRCR_HSI48ON ((uint32_t)0x00000001U) | |
| 5523 #define RCC_CRRCR_HSI48RDY ((uint32_t)0x00000002U) | |
| 5524 | |
| 5525 /*!< HSI48CAL configuration */ | |
| 5526 #define RCC_CRRCR_HSI48CAL ((uint32_t)0x00FF8000U) /*!< HSI48CAL[8:0] bits */ | |
| 5527 #define RCC_CRRCR_HSI48CAL_0 ((uint32_t)0x00001000U) /*!<Bit 0 */ | |
| 5528 #define RCC_CRRCR_HSI48CAL_1 ((uint32_t)0x00010000U) /*!<Bit 1 */ | |
| 5529 #define RCC_CRRCR_HSI48CAL_2 ((uint32_t)0x00020000U) /*!<Bit 2 */ | |
| 5530 #define RCC_CRRCR_HSI48CAL_3 ((uint32_t)0x00040000U) /*!<Bit 3 */ | |
| 5531 #define RCC_CRRCR_HSI48CAL_4 ((uint32_t)0x00080000U) /*!<Bit 4 */ | |
| 5532 #define RCC_CRRCR_HSI48CAL_5 ((uint32_t)0x00100000U) /*!<Bit 5 */ | |
| 5533 #define RCC_CRRCR_HSI48CAL_6 ((uint32_t)0x00200000U) /*!<Bit 6 */ | |
| 5534 #define RCC_CRRCR_HSI48CAL_7 ((uint32_t)0x00400000U) /*!<Bit 7 */ | |
| 5535 #define RCC_CRRCR_HSI48CAL_8 ((uint32_t)0x00800000U) /*!<Bit 8 */ | |
| 5536 | |
| 5537 | |
| 5538 | |
| 5539 /******************************************************************************/ | |
| 5540 /* */ | |
| 5541 /* RNG */ | |
| 5542 /* */ | |
| 5543 /******************************************************************************/ | |
| 5544 /******************** Bits definition for RNG_CR register *******************/ | |
| 5545 #define RNG_CR_RNGEN ((uint32_t)0x00000004U) | |
| 5546 #define RNG_CR_IE ((uint32_t)0x00000008U) | |
| 5547 | |
| 5548 /******************** Bits definition for RNG_SR register *******************/ | |
| 5549 #define RNG_SR_DRDY ((uint32_t)0x00000001U) | |
| 5550 #define RNG_SR_CECS ((uint32_t)0x00000002U) | |
| 5551 #define RNG_SR_SECS ((uint32_t)0x00000004U) | |
| 5552 #define RNG_SR_CEIS ((uint32_t)0x00000020U) | |
| 5553 #define RNG_SR_SEIS ((uint32_t)0x00000040U) | |
| 5554 | |
| 5555 /******************************************************************************/ | |
| 5556 /* */ | |
| 5557 /* Real-Time Clock (RTC) */ | |
| 5558 /* */ | |
| 5559 /******************************************************************************/ | |
| 5560 /* | |
| 5561 * @brief Specific device feature definitions | |
| 5562 */ | |
| 5563 #define RTC_TAMPER1_SUPPORT | |
| 5564 #define RTC_TAMPER2_SUPPORT | |
| 5565 #define RTC_TAMPER3_SUPPORT | |
| 5566 #define RTC_WAKEUP_SUPPORT | |
| 5567 #define RTC_BACKUP_SUPPORT | |
| 5568 | |
| 5569 /******************** Bits definition for RTC_TR register *******************/ | |
| 5570 #define RTC_TR_PM ((uint32_t)0x00400000U) | |
| 5571 #define RTC_TR_HT ((uint32_t)0x00300000U) | |
| 5572 #define RTC_TR_HT_0 ((uint32_t)0x00100000U) | |
| 5573 #define RTC_TR_HT_1 ((uint32_t)0x00200000U) | |
| 5574 #define RTC_TR_HU ((uint32_t)0x000F0000U) | |
| 5575 #define RTC_TR_HU_0 ((uint32_t)0x00010000U) | |
| 5576 #define RTC_TR_HU_1 ((uint32_t)0x00020000U) | |
| 5577 #define RTC_TR_HU_2 ((uint32_t)0x00040000U) | |
| 5578 #define RTC_TR_HU_3 ((uint32_t)0x00080000U) | |
| 5579 #define RTC_TR_MNT ((uint32_t)0x00007000U) | |
| 5580 #define RTC_TR_MNT_0 ((uint32_t)0x00001000U) | |
| 5581 #define RTC_TR_MNT_1 ((uint32_t)0x00002000U) | |
| 5582 #define RTC_TR_MNT_2 ((uint32_t)0x00004000U) | |
| 5583 #define RTC_TR_MNU ((uint32_t)0x00000F00U) | |
| 5584 #define RTC_TR_MNU_0 ((uint32_t)0x00000100U) | |
| 5585 #define RTC_TR_MNU_1 ((uint32_t)0x00000200U) | |
| 5586 #define RTC_TR_MNU_2 ((uint32_t)0x00000400U) | |
| 5587 #define RTC_TR_MNU_3 ((uint32_t)0x00000800U) | |
| 5588 #define RTC_TR_ST ((uint32_t)0x00000070U) | |
| 5589 #define RTC_TR_ST_0 ((uint32_t)0x00000010U) | |
| 5590 #define RTC_TR_ST_1 ((uint32_t)0x00000020U) | |
| 5591 #define RTC_TR_ST_2 ((uint32_t)0x00000040U) | |
| 5592 #define RTC_TR_SU ((uint32_t)0x0000000FU) | |
| 5593 #define RTC_TR_SU_0 ((uint32_t)0x00000001U) | |
| 5594 #define RTC_TR_SU_1 ((uint32_t)0x00000002U) | |
| 5595 #define RTC_TR_SU_2 ((uint32_t)0x00000004U) | |
| 5596 #define RTC_TR_SU_3 ((uint32_t)0x00000008U) | |
| 5597 | |
| 5598 /******************** Bits definition for RTC_DR register *******************/ | |
| 5599 #define RTC_DR_YT ((uint32_t)0x00F00000U) | |
| 5600 #define RTC_DR_YT_0 ((uint32_t)0x00100000U) | |
| 5601 #define RTC_DR_YT_1 ((uint32_t)0x00200000U) | |
| 5602 #define RTC_DR_YT_2 ((uint32_t)0x00400000U) | |
| 5603 #define RTC_DR_YT_3 ((uint32_t)0x00800000U) | |
| 5604 #define RTC_DR_YU ((uint32_t)0x000F0000U) | |
| 5605 #define RTC_DR_YU_0 ((uint32_t)0x00010000U) | |
| 5606 #define RTC_DR_YU_1 ((uint32_t)0x00020000U) | |
| 5607 #define RTC_DR_YU_2 ((uint32_t)0x00040000U) | |
| 5608 #define RTC_DR_YU_3 ((uint32_t)0x00080000U) | |
| 5609 #define RTC_DR_WDU ((uint32_t)0x0000E000U) | |
| 5610 #define RTC_DR_WDU_0 ((uint32_t)0x00002000U) | |
| 5611 #define RTC_DR_WDU_1 ((uint32_t)0x00004000U) | |
| 5612 #define RTC_DR_WDU_2 ((uint32_t)0x00008000U) | |
| 5613 #define RTC_DR_MT ((uint32_t)0x00001000U) | |
| 5614 #define RTC_DR_MU ((uint32_t)0x00000F00U) | |
| 5615 #define RTC_DR_MU_0 ((uint32_t)0x00000100U) | |
| 5616 #define RTC_DR_MU_1 ((uint32_t)0x00000200U) | |
| 5617 #define RTC_DR_MU_2 ((uint32_t)0x00000400U) | |
| 5618 #define RTC_DR_MU_3 ((uint32_t)0x00000800U) | |
| 5619 #define RTC_DR_DT ((uint32_t)0x00000030U) | |
| 5620 #define RTC_DR_DT_0 ((uint32_t)0x00000010U) | |
| 5621 #define RTC_DR_DT_1 ((uint32_t)0x00000020U) | |
| 5622 #define RTC_DR_DU ((uint32_t)0x0000000FU) | |
| 5623 #define RTC_DR_DU_0 ((uint32_t)0x00000001U) | |
| 5624 #define RTC_DR_DU_1 ((uint32_t)0x00000002U) | |
| 5625 #define RTC_DR_DU_2 ((uint32_t)0x00000004U) | |
| 5626 #define RTC_DR_DU_3 ((uint32_t)0x00000008U) | |
| 5627 | |
| 5628 /******************** Bits definition for RTC_CR register *******************/ | |
| 5629 #define RTC_CR_ITSE ((uint32_t)0x01000000U) | |
| 5630 #define RTC_CR_COE ((uint32_t)0x00800000U) | |
| 5631 #define RTC_CR_OSEL ((uint32_t)0x00600000U) | |
| 5632 #define RTC_CR_OSEL_0 ((uint32_t)0x00200000U) | |
| 5633 #define RTC_CR_OSEL_1 ((uint32_t)0x00400000U) | |
| 5634 #define RTC_CR_POL ((uint32_t)0x00100000U) | |
| 5635 #define RTC_CR_COSEL ((uint32_t)0x00080000U) | |
| 5636 #define RTC_CR_BCK ((uint32_t)0x00040000U) | |
| 5637 #define RTC_CR_SUB1H ((uint32_t)0x00020000U) | |
| 5638 #define RTC_CR_ADD1H ((uint32_t)0x00010000U) | |
| 5639 #define RTC_CR_TSIE ((uint32_t)0x00008000U) | |
| 5640 #define RTC_CR_WUTIE ((uint32_t)0x00004000U) | |
| 5641 #define RTC_CR_ALRBIE ((uint32_t)0x00002000U) | |
| 5642 #define RTC_CR_ALRAIE ((uint32_t)0x00001000U) | |
| 5643 #define RTC_CR_TSE ((uint32_t)0x00000800U) | |
| 5644 #define RTC_CR_WUTE ((uint32_t)0x00000400U) | |
| 5645 #define RTC_CR_ALRBE ((uint32_t)0x00000200U) | |
| 5646 #define RTC_CR_ALRAE ((uint32_t)0x00000100U) | |
| 5647 #define RTC_CR_FMT ((uint32_t)0x00000040U) | |
| 5648 #define RTC_CR_BYPSHAD ((uint32_t)0x00000020U) | |
| 5649 #define RTC_CR_REFCKON ((uint32_t)0x00000010U) | |
| 5650 #define RTC_CR_TSEDGE ((uint32_t)0x00000008U) | |
| 5651 #define RTC_CR_WUCKSEL ((uint32_t)0x00000007U) | |
| 5652 #define RTC_CR_WUCKSEL_0 ((uint32_t)0x00000001U) | |
| 5653 #define RTC_CR_WUCKSEL_1 ((uint32_t)0x00000002U) | |
| 5654 #define RTC_CR_WUCKSEL_2 ((uint32_t)0x00000004U) | |
| 5655 | |
| 5656 /******************** Bits definition for RTC_ISR register ******************/ | |
| 5657 #define RTC_ISR_ITSF ((uint32_t)0x00020000U) | |
| 5658 #define RTC_ISR_RECALPF ((uint32_t)0x00010000U) | |
| 5659 #define RTC_ISR_TAMP3F ((uint32_t)0x00008000U) | |
| 5660 #define RTC_ISR_TAMP2F ((uint32_t)0x00004000U) | |
| 5661 #define RTC_ISR_TAMP1F ((uint32_t)0x00002000U) | |
| 5662 #define RTC_ISR_TSOVF ((uint32_t)0x00001000U) | |
| 5663 #define RTC_ISR_TSF ((uint32_t)0x00000800U) | |
| 5664 #define RTC_ISR_WUTF ((uint32_t)0x00000400U) | |
| 5665 #define RTC_ISR_ALRBF ((uint32_t)0x00000200U) | |
| 5666 #define RTC_ISR_ALRAF ((uint32_t)0x00000100U) | |
| 5667 #define RTC_ISR_INIT ((uint32_t)0x00000080U) | |
| 5668 #define RTC_ISR_INITF ((uint32_t)0x00000040U) | |
| 5669 #define RTC_ISR_RSF ((uint32_t)0x00000020U) | |
| 5670 #define RTC_ISR_INITS ((uint32_t)0x00000010U) | |
| 5671 #define RTC_ISR_SHPF ((uint32_t)0x00000008U) | |
| 5672 #define RTC_ISR_WUTWF ((uint32_t)0x00000004U) | |
| 5673 #define RTC_ISR_ALRBWF ((uint32_t)0x00000002U) | |
| 5674 #define RTC_ISR_ALRAWF ((uint32_t)0x00000001U) | |
| 5675 | |
| 5676 /******************** Bits definition for RTC_PRER register *****************/ | |
| 5677 #define RTC_PRER_PREDIV_A ((uint32_t)0x007F0000U) | |
| 5678 #define RTC_PRER_PREDIV_S ((uint32_t)0x00007FFFU) | |
| 5679 | |
| 5680 /******************** Bits definition for RTC_WUTR register *****************/ | |
| 5681 #define RTC_WUTR_WUT ((uint32_t)0x0000FFFFU) | |
| 5682 | |
| 5683 /******************** Bits definition for RTC_ALRMAR register ***************/ | |
| 5684 #define RTC_ALRMAR_MSK4 ((uint32_t)0x80000000U) | |
| 5685 #define RTC_ALRMAR_WDSEL ((uint32_t)0x40000000U) | |
| 5686 #define RTC_ALRMAR_DT ((uint32_t)0x30000000U) | |
| 5687 #define RTC_ALRMAR_DT_0 ((uint32_t)0x10000000U) | |
| 5688 #define RTC_ALRMAR_DT_1 ((uint32_t)0x20000000U) | |
| 5689 #define RTC_ALRMAR_DU ((uint32_t)0x0F000000U) | |
| 5690 #define RTC_ALRMAR_DU_0 ((uint32_t)0x01000000U) | |
| 5691 #define RTC_ALRMAR_DU_1 ((uint32_t)0x02000000U) | |
| 5692 #define RTC_ALRMAR_DU_2 ((uint32_t)0x04000000U) | |
| 5693 #define RTC_ALRMAR_DU_3 ((uint32_t)0x08000000U) | |
| 5694 #define RTC_ALRMAR_MSK3 ((uint32_t)0x00800000U) | |
| 5695 #define RTC_ALRMAR_PM ((uint32_t)0x00400000U) | |
| 5696 #define RTC_ALRMAR_HT ((uint32_t)0x00300000U) | |
| 5697 #define RTC_ALRMAR_HT_0 ((uint32_t)0x00100000U) | |
| 5698 #define RTC_ALRMAR_HT_1 ((uint32_t)0x00200000U) | |
| 5699 #define RTC_ALRMAR_HU ((uint32_t)0x000F0000U) | |
| 5700 #define RTC_ALRMAR_HU_0 ((uint32_t)0x00010000U) | |
| 5701 #define RTC_ALRMAR_HU_1 ((uint32_t)0x00020000U) | |
| 5702 #define RTC_ALRMAR_HU_2 ((uint32_t)0x00040000U) | |
| 5703 #define RTC_ALRMAR_HU_3 ((uint32_t)0x00080000U) | |
| 5704 #define RTC_ALRMAR_MSK2 ((uint32_t)0x00008000U) | |
| 5705 #define RTC_ALRMAR_MNT ((uint32_t)0x00007000U) | |
| 5706 #define RTC_ALRMAR_MNT_0 ((uint32_t)0x00001000U) | |
| 5707 #define RTC_ALRMAR_MNT_1 ((uint32_t)0x00002000U) | |
| 5708 #define RTC_ALRMAR_MNT_2 ((uint32_t)0x00004000U) | |
| 5709 #define RTC_ALRMAR_MNU ((uint32_t)0x00000F00U) | |
| 5710 #define RTC_ALRMAR_MNU_0 ((uint32_t)0x00000100U) | |
| 5711 #define RTC_ALRMAR_MNU_1 ((uint32_t)0x00000200U) | |
| 5712 #define RTC_ALRMAR_MNU_2 ((uint32_t)0x00000400U) | |
| 5713 #define RTC_ALRMAR_MNU_3 ((uint32_t)0x00000800U) | |
| 5714 #define RTC_ALRMAR_MSK1 ((uint32_t)0x00000080U) | |
| 5715 #define RTC_ALRMAR_ST ((uint32_t)0x00000070U) | |
| 5716 #define RTC_ALRMAR_ST_0 ((uint32_t)0x00000010U) | |
| 5717 #define RTC_ALRMAR_ST_1 ((uint32_t)0x00000020U) | |
| 5718 #define RTC_ALRMAR_ST_2 ((uint32_t)0x00000040U) | |
| 5719 #define RTC_ALRMAR_SU ((uint32_t)0x0000000FU) | |
| 5720 #define RTC_ALRMAR_SU_0 ((uint32_t)0x00000001U) | |
| 5721 #define RTC_ALRMAR_SU_1 ((uint32_t)0x00000002U) | |
| 5722 #define RTC_ALRMAR_SU_2 ((uint32_t)0x00000004U) | |
| 5723 #define RTC_ALRMAR_SU_3 ((uint32_t)0x00000008U) | |
| 5724 | |
| 5725 /******************** Bits definition for RTC_ALRMBR register ***************/ | |
| 5726 #define RTC_ALRMBR_MSK4 ((uint32_t)0x80000000U) | |
| 5727 #define RTC_ALRMBR_WDSEL ((uint32_t)0x40000000U) | |
| 5728 #define RTC_ALRMBR_DT ((uint32_t)0x30000000U) | |
| 5729 #define RTC_ALRMBR_DT_0 ((uint32_t)0x10000000U) | |
| 5730 #define RTC_ALRMBR_DT_1 ((uint32_t)0x20000000U) | |
| 5731 #define RTC_ALRMBR_DU ((uint32_t)0x0F000000U) | |
| 5732 #define RTC_ALRMBR_DU_0 ((uint32_t)0x01000000U) | |
| 5733 #define RTC_ALRMBR_DU_1 ((uint32_t)0x02000000U) | |
| 5734 #define RTC_ALRMBR_DU_2 ((uint32_t)0x04000000U) | |
| 5735 #define RTC_ALRMBR_DU_3 ((uint32_t)0x08000000U) | |
| 5736 #define RTC_ALRMBR_MSK3 ((uint32_t)0x00800000U) | |
| 5737 #define RTC_ALRMBR_PM ((uint32_t)0x00400000U) | |
| 5738 #define RTC_ALRMBR_HT ((uint32_t)0x00300000U) | |
| 5739 #define RTC_ALRMBR_HT_0 ((uint32_t)0x00100000U) | |
| 5740 #define RTC_ALRMBR_HT_1 ((uint32_t)0x00200000U) | |
| 5741 #define RTC_ALRMBR_HU ((uint32_t)0x000F0000U) | |
| 5742 #define RTC_ALRMBR_HU_0 ((uint32_t)0x00010000U) | |
| 5743 #define RTC_ALRMBR_HU_1 ((uint32_t)0x00020000U) | |
| 5744 #define RTC_ALRMBR_HU_2 ((uint32_t)0x00040000U) | |
| 5745 #define RTC_ALRMBR_HU_3 ((uint32_t)0x00080000U) | |
| 5746 #define RTC_ALRMBR_MSK2 ((uint32_t)0x00008000U) | |
| 5747 #define RTC_ALRMBR_MNT ((uint32_t)0x00007000U) | |
| 5748 #define RTC_ALRMBR_MNT_0 ((uint32_t)0x00001000U) | |
| 5749 #define RTC_ALRMBR_MNT_1 ((uint32_t)0x00002000U) | |
| 5750 #define RTC_ALRMBR_MNT_2 ((uint32_t)0x00004000U) | |
| 5751 #define RTC_ALRMBR_MNU ((uint32_t)0x00000F00U) | |
| 5752 #define RTC_ALRMBR_MNU_0 ((uint32_t)0x00000100U) | |
| 5753 #define RTC_ALRMBR_MNU_1 ((uint32_t)0x00000200U) | |
| 5754 #define RTC_ALRMBR_MNU_2 ((uint32_t)0x00000400U) | |
| 5755 #define RTC_ALRMBR_MNU_3 ((uint32_t)0x00000800U) | |
| 5756 #define RTC_ALRMBR_MSK1 ((uint32_t)0x00000080U) | |
| 5757 #define RTC_ALRMBR_ST ((uint32_t)0x00000070U) | |
| 5758 #define RTC_ALRMBR_ST_0 ((uint32_t)0x00000010U) | |
| 5759 #define RTC_ALRMBR_ST_1 ((uint32_t)0x00000020U) | |
| 5760 #define RTC_ALRMBR_ST_2 ((uint32_t)0x00000040U) | |
| 5761 #define RTC_ALRMBR_SU ((uint32_t)0x0000000FU) | |
| 5762 #define RTC_ALRMBR_SU_0 ((uint32_t)0x00000001U) | |
| 5763 #define RTC_ALRMBR_SU_1 ((uint32_t)0x00000002U) | |
| 5764 #define RTC_ALRMBR_SU_2 ((uint32_t)0x00000004U) | |
| 5765 #define RTC_ALRMBR_SU_3 ((uint32_t)0x00000008U) | |
| 5766 | |
| 5767 /******************** Bits definition for RTC_WPR register ******************/ | |
| 5768 #define RTC_WPR_KEY ((uint32_t)0x000000FFU) | |
| 5769 | |
| 5770 /******************** Bits definition for RTC_SSR register ******************/ | |
| 5771 #define RTC_SSR_SS ((uint32_t)0x0000FFFFU) | |
| 5772 | |
| 5773 /******************** Bits definition for RTC_SHIFTR register ***************/ | |
| 5774 #define RTC_SHIFTR_SUBFS ((uint32_t)0x00007FFFU) | |
| 5775 #define RTC_SHIFTR_ADD1S ((uint32_t)0x80000000U) | |
| 5776 | |
| 5777 /******************** Bits definition for RTC_TSTR register *****************/ | |
| 5778 #define RTC_TSTR_PM ((uint32_t)0x00400000U) | |
| 5779 #define RTC_TSTR_HT ((uint32_t)0x00300000U) | |
| 5780 #define RTC_TSTR_HT_0 ((uint32_t)0x00100000U) | |
| 5781 #define RTC_TSTR_HT_1 ((uint32_t)0x00200000U) | |
| 5782 #define RTC_TSTR_HU ((uint32_t)0x000F0000U) | |
| 5783 #define RTC_TSTR_HU_0 ((uint32_t)0x00010000U) | |
| 5784 #define RTC_TSTR_HU_1 ((uint32_t)0x00020000U) | |
| 5785 #define RTC_TSTR_HU_2 ((uint32_t)0x00040000U) | |
| 5786 #define RTC_TSTR_HU_3 ((uint32_t)0x00080000U) | |
| 5787 #define RTC_TSTR_MNT ((uint32_t)0x00007000U) | |
| 5788 #define RTC_TSTR_MNT_0 ((uint32_t)0x00001000U) | |
| 5789 #define RTC_TSTR_MNT_1 ((uint32_t)0x00002000U) | |
| 5790 #define RTC_TSTR_MNT_2 ((uint32_t)0x00004000U) | |
| 5791 #define RTC_TSTR_MNU ((uint32_t)0x00000F00U) | |
| 5792 #define RTC_TSTR_MNU_0 ((uint32_t)0x00000100U) | |
| 5793 #define RTC_TSTR_MNU_1 ((uint32_t)0x00000200U) | |
| 5794 #define RTC_TSTR_MNU_2 ((uint32_t)0x00000400U) | |
| 5795 #define RTC_TSTR_MNU_3 ((uint32_t)0x00000800U) | |
| 5796 #define RTC_TSTR_ST ((uint32_t)0x00000070U) | |
| 5797 #define RTC_TSTR_ST_0 ((uint32_t)0x00000010U) | |
| 5798 #define RTC_TSTR_ST_1 ((uint32_t)0x00000020U) | |
| 5799 #define RTC_TSTR_ST_2 ((uint32_t)0x00000040U) | |
| 5800 #define RTC_TSTR_SU ((uint32_t)0x0000000FU) | |
| 5801 #define RTC_TSTR_SU_0 ((uint32_t)0x00000001U) | |
| 5802 #define RTC_TSTR_SU_1 ((uint32_t)0x00000002U) | |
| 5803 #define RTC_TSTR_SU_2 ((uint32_t)0x00000004U) | |
| 5804 #define RTC_TSTR_SU_3 ((uint32_t)0x00000008U) | |
| 5805 | |
| 5806 /******************** Bits definition for RTC_TSDR register *****************/ | |
| 5807 #define RTC_TSDR_WDU ((uint32_t)0x0000E000U) | |
| 5808 #define RTC_TSDR_WDU_0 ((uint32_t)0x00002000U) | |
| 5809 #define RTC_TSDR_WDU_1 ((uint32_t)0x00004000U) | |
| 5810 #define RTC_TSDR_WDU_2 ((uint32_t)0x00008000U) | |
| 5811 #define RTC_TSDR_MT ((uint32_t)0x00001000U) | |
| 5812 #define RTC_TSDR_MU ((uint32_t)0x00000F00U) | |
| 5813 #define RTC_TSDR_MU_0 ((uint32_t)0x00000100U) | |
| 5814 #define RTC_TSDR_MU_1 ((uint32_t)0x00000200U) | |
| 5815 #define RTC_TSDR_MU_2 ((uint32_t)0x00000400U) | |
| 5816 #define RTC_TSDR_MU_3 ((uint32_t)0x00000800U) | |
| 5817 #define RTC_TSDR_DT ((uint32_t)0x00000030U) | |
| 5818 #define RTC_TSDR_DT_0 ((uint32_t)0x00000010U) | |
| 5819 #define RTC_TSDR_DT_1 ((uint32_t)0x00000020U) | |
| 5820 #define RTC_TSDR_DU ((uint32_t)0x0000000FU) | |
| 5821 #define RTC_TSDR_DU_0 ((uint32_t)0x00000001U) | |
| 5822 #define RTC_TSDR_DU_1 ((uint32_t)0x00000002U) | |
| 5823 #define RTC_TSDR_DU_2 ((uint32_t)0x00000004U) | |
| 5824 #define RTC_TSDR_DU_3 ((uint32_t)0x00000008U) | |
| 5825 | |
| 5826 /******************** Bits definition for RTC_TSSSR register ****************/ | |
| 5827 #define RTC_TSSSR_SS ((uint32_t)0x0000FFFFU) | |
| 5828 | |
| 5829 /******************** Bits definition for RTC_CAL register *****************/ | |
| 5830 #define RTC_CALR_CALP ((uint32_t)0x00008000U) | |
| 5831 #define RTC_CALR_CALW8 ((uint32_t)0x00004000U) | |
| 5832 #define RTC_CALR_CALW16 ((uint32_t)0x00002000U) | |
| 5833 #define RTC_CALR_CALM ((uint32_t)0x000001FFU) | |
| 5834 #define RTC_CALR_CALM_0 ((uint32_t)0x00000001U) | |
| 5835 #define RTC_CALR_CALM_1 ((uint32_t)0x00000002U) | |
| 5836 #define RTC_CALR_CALM_2 ((uint32_t)0x00000004U) | |
| 5837 #define RTC_CALR_CALM_3 ((uint32_t)0x00000008U) | |
| 5838 #define RTC_CALR_CALM_4 ((uint32_t)0x00000010U) | |
| 5839 #define RTC_CALR_CALM_5 ((uint32_t)0x00000020U) | |
| 5840 #define RTC_CALR_CALM_6 ((uint32_t)0x00000040U) | |
| 5841 #define RTC_CALR_CALM_7 ((uint32_t)0x00000080U) | |
| 5842 #define RTC_CALR_CALM_8 ((uint32_t)0x00000100U) | |
| 5843 | |
| 5844 /******************** Bits definition for RTC_TAMPCR register ***************/ | |
| 5845 #define RTC_TAMPCR_TAMP3MF ((uint32_t)0x01000000U) | |
| 5846 #define RTC_TAMPCR_TAMP3NOERASE ((uint32_t)0x00800000U) | |
| 5847 #define RTC_TAMPCR_TAMP3IE ((uint32_t)0x00400000U) | |
| 5848 #define RTC_TAMPCR_TAMP2MF ((uint32_t)0x00200000U) | |
| 5849 #define RTC_TAMPCR_TAMP2NOERASE ((uint32_t)0x00100000U) | |
| 5850 #define RTC_TAMPCR_TAMP2IE ((uint32_t)0x00080000U) | |
| 5851 #define RTC_TAMPCR_TAMP1MF ((uint32_t)0x00040000U) | |
| 5852 #define RTC_TAMPCR_TAMP1NOERASE ((uint32_t)0x00020000U) | |
| 5853 #define RTC_TAMPCR_TAMP1IE ((uint32_t)0x00010000U) | |
| 5854 #define RTC_TAMPCR_TAMPPUDIS ((uint32_t)0x00008000U) | |
| 5855 #define RTC_TAMPCR_TAMPPRCH ((uint32_t)0x00006000U) | |
| 5856 #define RTC_TAMPCR_TAMPPRCH_0 ((uint32_t)0x00002000U) | |
| 5857 #define RTC_TAMPCR_TAMPPRCH_1 ((uint32_t)0x00004000U) | |
| 5858 #define RTC_TAMPCR_TAMPFLT ((uint32_t)0x00001800U) | |
| 5859 #define RTC_TAMPCR_TAMPFLT_0 ((uint32_t)0x00000800U) | |
| 5860 #define RTC_TAMPCR_TAMPFLT_1 ((uint32_t)0x00001000U) | |
| 5861 #define RTC_TAMPCR_TAMPFREQ ((uint32_t)0x00000700U) | |
| 5862 #define RTC_TAMPCR_TAMPFREQ_0 ((uint32_t)0x00000100U) | |
| 5863 #define RTC_TAMPCR_TAMPFREQ_1 ((uint32_t)0x00000200U) | |
| 5864 #define RTC_TAMPCR_TAMPFREQ_2 ((uint32_t)0x00000400U) | |
| 5865 #define RTC_TAMPCR_TAMPTS ((uint32_t)0x00000080U) | |
| 5866 #define RTC_TAMPCR_TAMP3TRG ((uint32_t)0x00000040U) | |
| 5867 #define RTC_TAMPCR_TAMP3E ((uint32_t)0x00000020U) | |
| 5868 #define RTC_TAMPCR_TAMP2TRG ((uint32_t)0x00000010U) | |
| 5869 #define RTC_TAMPCR_TAMP2E ((uint32_t)0x00000008U) | |
| 5870 #define RTC_TAMPCR_TAMPIE ((uint32_t)0x00000004U) | |
| 5871 #define RTC_TAMPCR_TAMP1TRG ((uint32_t)0x00000002U) | |
| 5872 #define RTC_TAMPCR_TAMP1E ((uint32_t)0x00000001U) | |
| 5873 | |
| 5874 /******************** Bits definition for RTC_ALRMASSR register *************/ | |
| 5875 #define RTC_ALRMASSR_MASKSS ((uint32_t)0x0F000000U) | |
| 5876 #define RTC_ALRMASSR_MASKSS_0 ((uint32_t)0x01000000U) | |
| 5877 #define RTC_ALRMASSR_MASKSS_1 ((uint32_t)0x02000000U) | |
| 5878 #define RTC_ALRMASSR_MASKSS_2 ((uint32_t)0x04000000U) | |
| 5879 #define RTC_ALRMASSR_MASKSS_3 ((uint32_t)0x08000000U) | |
| 5880 #define RTC_ALRMASSR_SS ((uint32_t)0x00007FFFU) | |
| 5881 | |
| 5882 /******************** Bits definition for RTC_ALRMBSSR register *************/ | |
| 5883 #define RTC_ALRMBSSR_MASKSS ((uint32_t)0x0F000000U) | |
| 5884 #define RTC_ALRMBSSR_MASKSS_0 ((uint32_t)0x01000000U) | |
| 5885 #define RTC_ALRMBSSR_MASKSS_1 ((uint32_t)0x02000000U) | |
| 5886 #define RTC_ALRMBSSR_MASKSS_2 ((uint32_t)0x04000000U) | |
| 5887 #define RTC_ALRMBSSR_MASKSS_3 ((uint32_t)0x08000000U) | |
| 5888 #define RTC_ALRMBSSR_SS ((uint32_t)0x00007FFFU) | |
| 5889 | |
| 5890 /******************** Bits definition for RTC_0R register *******************/ | |
| 5891 #define RTC_OR_OUT_RMP ((uint32_t)0x00000002U) | |
| 5892 #define RTC_OR_ALARMOUTTYPE ((uint32_t)0x00000001U) | |
| 5893 | |
| 5894 | |
| 5895 /******************** Bits definition for RTC_BKP0R register ****************/ | |
| 5896 #define RTC_BKP0R ((uint32_t)0xFFFFFFFFU) | |
| 5897 | |
| 5898 /******************** Bits definition for RTC_BKP1R register ****************/ | |
| 5899 #define RTC_BKP1R ((uint32_t)0xFFFFFFFFU) | |
| 5900 | |
| 5901 /******************** Bits definition for RTC_BKP2R register ****************/ | |
| 5902 #define RTC_BKP2R ((uint32_t)0xFFFFFFFFU) | |
| 5903 | |
| 5904 /******************** Bits definition for RTC_BKP3R register ****************/ | |
| 5905 #define RTC_BKP3R ((uint32_t)0xFFFFFFFFU) | |
| 5906 | |
| 5907 /******************** Bits definition for RTC_BKP4R register ****************/ | |
| 5908 #define RTC_BKP4R ((uint32_t)0xFFFFFFFFU) | |
| 5909 | |
| 5910 /******************** Bits definition for RTC_BKP5R register ****************/ | |
| 5911 #define RTC_BKP5R ((uint32_t)0xFFFFFFFFU) | |
| 5912 | |
| 5913 /******************** Bits definition for RTC_BKP6R register ****************/ | |
| 5914 #define RTC_BKP6R ((uint32_t)0xFFFFFFFFU) | |
| 5915 | |
| 5916 /******************** Bits definition for RTC_BKP7R register ****************/ | |
| 5917 #define RTC_BKP7R ((uint32_t)0xFFFFFFFFU) | |
| 5918 | |
| 5919 /******************** Bits definition for RTC_BKP8R register ****************/ | |
| 5920 #define RTC_BKP8R ((uint32_t)0xFFFFFFFFU) | |
| 5921 | |
| 5922 /******************** Bits definition for RTC_BKP9R register ****************/ | |
| 5923 #define RTC_BKP9R ((uint32_t)0xFFFFFFFFU) | |
| 5924 | |
| 5925 /******************** Bits definition for RTC_BKP10R register ***************/ | |
| 5926 #define RTC_BKP10R ((uint32_t)0xFFFFFFFFU) | |
| 5927 | |
| 5928 /******************** Bits definition for RTC_BKP11R register ***************/ | |
| 5929 #define RTC_BKP11R ((uint32_t)0xFFFFFFFFU) | |
| 5930 | |
| 5931 /******************** Bits definition for RTC_BKP12R register ***************/ | |
| 5932 #define RTC_BKP12R ((uint32_t)0xFFFFFFFFU) | |
| 5933 | |
| 5934 /******************** Bits definition for RTC_BKP13R register ***************/ | |
| 5935 #define RTC_BKP13R ((uint32_t)0xFFFFFFFFU) | |
| 5936 | |
| 5937 /******************** Bits definition for RTC_BKP14R register ***************/ | |
| 5938 #define RTC_BKP14R ((uint32_t)0xFFFFFFFFU) | |
| 5939 | |
| 5940 /******************** Bits definition for RTC_BKP15R register ***************/ | |
| 5941 #define RTC_BKP15R ((uint32_t)0xFFFFFFFFU) | |
| 5942 | |
| 5943 /******************** Bits definition for RTC_BKP16R register ***************/ | |
| 5944 #define RTC_BKP16R ((uint32_t)0xFFFFFFFFU) | |
| 5945 | |
| 5946 /******************** Bits definition for RTC_BKP17R register ***************/ | |
| 5947 #define RTC_BKP17R ((uint32_t)0xFFFFFFFFU) | |
| 5948 | |
| 5949 /******************** Bits definition for RTC_BKP18R register ***************/ | |
| 5950 #define RTC_BKP18R ((uint32_t)0xFFFFFFFFU) | |
| 5951 | |
| 5952 /******************** Bits definition for RTC_BKP19R register ***************/ | |
| 5953 #define RTC_BKP19R ((uint32_t)0xFFFFFFFFU) | |
| 5954 | |
| 5955 /******************** Bits definition for RTC_BKP20R register ***************/ | |
| 5956 #define RTC_BKP20R ((uint32_t)0xFFFFFFFFU) | |
| 5957 | |
| 5958 /******************** Bits definition for RTC_BKP21R register ***************/ | |
| 5959 #define RTC_BKP21R ((uint32_t)0xFFFFFFFFU) | |
| 5960 | |
| 5961 /******************** Bits definition for RTC_BKP22R register ***************/ | |
| 5962 #define RTC_BKP22R ((uint32_t)0xFFFFFFFFU) | |
| 5963 | |
| 5964 /******************** Bits definition for RTC_BKP23R register ***************/ | |
| 5965 #define RTC_BKP23R ((uint32_t)0xFFFFFFFFU) | |
| 5966 | |
| 5967 /******************** Bits definition for RTC_BKP24R register ***************/ | |
| 5968 #define RTC_BKP24R ((uint32_t)0xFFFFFFFFU) | |
| 5969 | |
| 5970 /******************** Bits definition for RTC_BKP25R register ***************/ | |
| 5971 #define RTC_BKP25R ((uint32_t)0xFFFFFFFFU) | |
| 5972 | |
| 5973 /******************** Bits definition for RTC_BKP26R register ***************/ | |
| 5974 #define RTC_BKP26R ((uint32_t)0xFFFFFFFFU) | |
| 5975 | |
| 5976 /******************** Bits definition for RTC_BKP27R register ***************/ | |
| 5977 #define RTC_BKP27R ((uint32_t)0xFFFFFFFFU) | |
| 5978 | |
| 5979 /******************** Bits definition for RTC_BKP28R register ***************/ | |
| 5980 #define RTC_BKP28R ((uint32_t)0xFFFFFFFFU) | |
| 5981 | |
| 5982 /******************** Bits definition for RTC_BKP29R register ***************/ | |
| 5983 #define RTC_BKP29R ((uint32_t)0xFFFFFFFFU) | |
| 5984 | |
| 5985 /******************** Bits definition for RTC_BKP30R register ***************/ | |
| 5986 #define RTC_BKP30R ((uint32_t)0xFFFFFFFFU) | |
| 5987 | |
| 5988 /******************** Bits definition for RTC_BKP31R register ***************/ | |
| 5989 #define RTC_BKP31R ((uint32_t)0xFFFFFFFFU) | |
| 5990 | |
| 5991 /******************** Number of backup registers ******************************/ | |
| 5992 #define RTC_BKP_NUMBER 32U | |
| 5993 | |
| 5994 /******************************************************************************/ | |
| 5995 /* */ | |
| 5996 /* Serial Audio Interface */ | |
| 5997 /* */ | |
| 5998 /******************************************************************************/ | |
| 5999 /******************** Bit definition for SAI_GCR register *******************/ | |
| 6000 #define SAI_GCR_SYNCIN ((uint32_t)0x00000003U) /*!<SYNCIN[1:0] bits (Synchronization Inputs) */ | |
| 6001 #define SAI_GCR_SYNCIN_0 ((uint32_t)0x00000001U) /*!<Bit 0 */ | |
| 6002 #define SAI_GCR_SYNCIN_1 ((uint32_t)0x00000002U) /*!<Bit 1 */ | |
| 6003 | |
| 6004 #define SAI_GCR_SYNCOUT ((uint32_t)0x00000030U) /*!<SYNCOUT[1:0] bits (Synchronization Outputs) */ | |
| 6005 #define SAI_GCR_SYNCOUT_0 ((uint32_t)0x00000010U) /*!<Bit 0 */ | |
| 6006 #define SAI_GCR_SYNCOUT_1 ((uint32_t)0x00000020U) /*!<Bit 1 */ | |
| 6007 | |
| 6008 /******************* Bit definition for SAI_xCR1 register *******************/ | |
| 6009 #define SAI_xCR1_MODE ((uint32_t)0x00000003U) /*!<MODE[1:0] bits (Audio Block Mode) */ | |
| 6010 #define SAI_xCR1_MODE_0 ((uint32_t)0x00000001U) /*!<Bit 0 */ | |
| 6011 #define SAI_xCR1_MODE_1 ((uint32_t)0x00000002U) /*!<Bit 1 */ | |
| 6012 | |
| 6013 #define SAI_xCR1_PRTCFG ((uint32_t)0x0000000CU) /*!<PRTCFG[1:0] bits (Protocol Configuration) */ | |
| 6014 #define SAI_xCR1_PRTCFG_0 ((uint32_t)0x00000004U) /*!<Bit 0 */ | |
| 6015 #define SAI_xCR1_PRTCFG_1 ((uint32_t)0x00000008U) /*!<Bit 1 */ | |
| 6016 | |
| 6017 #define SAI_xCR1_DS ((uint32_t)0x000000E0U) /*!<DS[1:0] bits (Data Size) */ | |
| 6018 #define SAI_xCR1_DS_0 ((uint32_t)0x00000020U) /*!<Bit 0 */ | |
| 6019 #define SAI_xCR1_DS_1 ((uint32_t)0x00000040U) /*!<Bit 1 */ | |
| 6020 #define SAI_xCR1_DS_2 ((uint32_t)0x00000080U) /*!<Bit 2 */ | |
| 6021 | |
| 6022 #define SAI_xCR1_LSBFIRST ((uint32_t)0x00000100U) /*!<LSB First Configuration */ | |
| 6023 #define SAI_xCR1_CKSTR ((uint32_t)0x00000200U) /*!<ClocK STRobing edge */ | |
| 6024 | |
| 6025 #define SAI_xCR1_SYNCEN ((uint32_t)0x00000C00U) /*!<SYNCEN[1:0](SYNChronization ENable) */ | |
| 6026 #define SAI_xCR1_SYNCEN_0 ((uint32_t)0x00000400U) /*!<Bit 0 */ | |
| 6027 #define SAI_xCR1_SYNCEN_1 ((uint32_t)0x00000800U) /*!<Bit 1 */ | |
| 6028 | |
| 6029 #define SAI_xCR1_MONO ((uint32_t)0x00001000U) /*!<Mono mode */ | |
| 6030 #define SAI_xCR1_OUTDRIV ((uint32_t)0x00002000U) /*!<Output Drive */ | |
| 6031 #define SAI_xCR1_SAIEN ((uint32_t)0x00010000U) /*!<Audio Block enable */ | |
| 6032 #define SAI_xCR1_DMAEN ((uint32_t)0x00020000U) /*!<DMA enable */ | |
| 6033 #define SAI_xCR1_NODIV ((uint32_t)0x00080000U) /*!<No Divider Configuration */ | |
| 6034 | |
| 6035 #define SAI_xCR1_MCKDIV ((uint32_t)0x00F00000U) /*!<MCKDIV[3:0] (Master ClocK Divider) */ | |
| 6036 #define SAI_xCR1_MCKDIV_0 ((uint32_t)0x00100000U) /*!<Bit 0 */ | |
| 6037 #define SAI_xCR1_MCKDIV_1 ((uint32_t)0x00200000U) /*!<Bit 1 */ | |
| 6038 #define SAI_xCR1_MCKDIV_2 ((uint32_t)0x00400000U) /*!<Bit 2 */ | |
| 6039 #define SAI_xCR1_MCKDIV_3 ((uint32_t)0x00800000U) /*!<Bit 3 */ | |
| 6040 | |
| 6041 /******************* Bit definition for SAI_xCR2 register *******************/ | |
| 6042 #define SAI_xCR2_FTH ((uint32_t)0x00000007U) /*!<FTH[2:0](Fifo THreshold) */ | |
| 6043 #define SAI_xCR2_FTH_0 ((uint32_t)0x00000001U) /*!<Bit 0 */ | |
| 6044 #define SAI_xCR2_FTH_1 ((uint32_t)0x00000002U) /*!<Bit 1 */ | |
| 6045 #define SAI_xCR2_FTH_2 ((uint32_t)0x00000004U) /*!<Bit 2 */ | |
| 6046 | |
| 6047 #define SAI_xCR2_FFLUSH ((uint32_t)0x00000008U) /*!<Fifo FLUSH */ | |
| 6048 #define SAI_xCR2_TRIS ((uint32_t)0x00000010U) /*!<TRIState Management on data line */ | |
| 6049 #define SAI_xCR2_MUTE ((uint32_t)0x00000020U) /*!<Mute mode */ | |
| 6050 #define SAI_xCR2_MUTEVAL ((uint32_t)0x00000040U) /*!<Muate value */ | |
| 6051 | |
| 6052 | |
| 6053 #define SAI_xCR2_MUTECNT ((uint32_t)0x00001F80U) /*!<MUTECNT[5:0] (MUTE counter) */ | |
| 6054 #define SAI_xCR2_MUTECNT_0 ((uint32_t)0x00000080U) /*!<Bit 0 */ | |
| 6055 #define SAI_xCR2_MUTECNT_1 ((uint32_t)0x00000100U) /*!<Bit 1 */ | |
| 6056 #define SAI_xCR2_MUTECNT_2 ((uint32_t)0x00000200U) /*!<Bit 2 */ | |
| 6057 #define SAI_xCR2_MUTECNT_3 ((uint32_t)0x00000400U) /*!<Bit 3 */ | |
| 6058 #define SAI_xCR2_MUTECNT_4 ((uint32_t)0x00000800U) /*!<Bit 4 */ | |
| 6059 #define SAI_xCR2_MUTECNT_5 ((uint32_t)0x00001000U) /*!<Bit 5 */ | |
| 6060 | |
| 6061 #define SAI_xCR2_CPL ((uint32_t)0x00002000U) /*!<CPL mode */ | |
| 6062 #define SAI_xCR2_COMP ((uint32_t)0x0000C000U) /*!<COMP[1:0] (Companding mode) */ | |
| 6063 #define SAI_xCR2_COMP_0 ((uint32_t)0x00004000U) /*!<Bit 0 */ | |
| 6064 #define SAI_xCR2_COMP_1 ((uint32_t)0x00008000U) /*!<Bit 1 */ | |
| 6065 | |
| 6066 | |
| 6067 /****************** Bit definition for SAI_xFRCR register *******************/ | |
| 6068 #define SAI_xFRCR_FRL ((uint32_t)0x000000FFU) /*!<FRL[7:0](Frame length) */ | |
| 6069 #define SAI_xFRCR_FRL_0 ((uint32_t)0x00000001U) /*!<Bit 0 */ | |
| 6070 #define SAI_xFRCR_FRL_1 ((uint32_t)0x00000002U) /*!<Bit 1 */ | |
| 6071 #define SAI_xFRCR_FRL_2 ((uint32_t)0x00000004U) /*!<Bit 2 */ | |
| 6072 #define SAI_xFRCR_FRL_3 ((uint32_t)0x00000008U) /*!<Bit 3 */ | |
| 6073 #define SAI_xFRCR_FRL_4 ((uint32_t)0x00000010U) /*!<Bit 4 */ | |
| 6074 #define SAI_xFRCR_FRL_5 ((uint32_t)0x00000020U) /*!<Bit 5 */ | |
| 6075 #define SAI_xFRCR_FRL_6 ((uint32_t)0x00000040U) /*!<Bit 6 */ | |
| 6076 #define SAI_xFRCR_FRL_7 ((uint32_t)0x00000080U) /*!<Bit 7 */ | |
| 6077 | |
| 6078 #define SAI_xFRCR_FSALL ((uint32_t)0x00007F00U) /*!<FRL[6:0] (Frame synchronization active level length) */ | |
| 6079 #define SAI_xFRCR_FSALL_0 ((uint32_t)0x00000100U) /*!<Bit 0 */ | |
| 6080 #define SAI_xFRCR_FSALL_1 ((uint32_t)0x00000200U) /*!<Bit 1 */ | |
| 6081 #define SAI_xFRCR_FSALL_2 ((uint32_t)0x00000400U) /*!<Bit 2 */ | |
| 6082 #define SAI_xFRCR_FSALL_3 ((uint32_t)0x00000800U) /*!<Bit 3 */ | |
| 6083 #define SAI_xFRCR_FSALL_4 ((uint32_t)0x00001000U) /*!<Bit 4 */ | |
| 6084 #define SAI_xFRCR_FSALL_5 ((uint32_t)0x00002000U) /*!<Bit 5 */ | |
| 6085 #define SAI_xFRCR_FSALL_6 ((uint32_t)0x00004000U) /*!<Bit 6 */ | |
| 6086 | |
| 6087 #define SAI_xFRCR_FSDEF ((uint32_t)0x00010000U) /*!< Frame Synchronization Definition */ | |
| 6088 #define SAI_xFRCR_FSPOL ((uint32_t)0x00020000U) /*!<Frame Synchronization POLarity */ | |
| 6089 #define SAI_xFRCR_FSOFF ((uint32_t)0x00040000U) /*!<Frame Synchronization OFFset */ | |
| 6090 | |
| 6091 /****************** Bit definition for SAI_xSLOTR register *******************/ | |
| 6092 #define SAI_xSLOTR_FBOFF ((uint32_t)0x0000001FU) /*!<FRL[4:0](First Bit Offset) */ | |
| 6093 #define SAI_xSLOTR_FBOFF_0 ((uint32_t)0x00000001U) /*!<Bit 0 */ | |
| 6094 #define SAI_xSLOTR_FBOFF_1 ((uint32_t)0x00000002U) /*!<Bit 1 */ | |
| 6095 #define SAI_xSLOTR_FBOFF_2 ((uint32_t)0x00000004U) /*!<Bit 2 */ | |
| 6096 #define SAI_xSLOTR_FBOFF_3 ((uint32_t)0x00000008U) /*!<Bit 3 */ | |
| 6097 #define SAI_xSLOTR_FBOFF_4 ((uint32_t)0x00000010U) /*!<Bit 4 */ | |
| 6098 | |
| 6099 #define SAI_xSLOTR_SLOTSZ ((uint32_t)0x000000C0U) /*!<SLOTSZ[1:0] (Slot size) */ | |
| 6100 #define SAI_xSLOTR_SLOTSZ_0 ((uint32_t)0x00000040U) /*!<Bit 0 */ | |
| 6101 #define SAI_xSLOTR_SLOTSZ_1 ((uint32_t)0x00000080U) /*!<Bit 1 */ | |
| 6102 | |
| 6103 #define SAI_xSLOTR_NBSLOT ((uint32_t)0x00000F00U) /*!<NBSLOT[3:0] (Number of Slot in audio Frame) */ | |
| 6104 #define SAI_xSLOTR_NBSLOT_0 ((uint32_t)0x00000100U) /*!<Bit 0 */ | |
| 6105 #define SAI_xSLOTR_NBSLOT_1 ((uint32_t)0x00000200U) /*!<Bit 1 */ | |
| 6106 #define SAI_xSLOTR_NBSLOT_2 ((uint32_t)0x00000400U) /*!<Bit 2 */ | |
| 6107 #define SAI_xSLOTR_NBSLOT_3 ((uint32_t)0x00000800U) /*!<Bit 3 */ | |
| 6108 | |
| 6109 #define SAI_xSLOTR_SLOTEN ((uint32_t)0xFFFF0000U) /*!<SLOTEN[15:0] (Slot Enable) */ | |
| 6110 | |
| 6111 /******************* Bit definition for SAI_xIMR register *******************/ | |
| 6112 #define SAI_xIMR_OVRUDRIE ((uint32_t)0x00000001U) /*!<Overrun underrun interrupt enable */ | |
| 6113 #define SAI_xIMR_MUTEDETIE ((uint32_t)0x00000002U) /*!<Mute detection interrupt enable */ | |
| 6114 #define SAI_xIMR_WCKCFGIE ((uint32_t)0x00000004U) /*!<Wrong Clock Configuration interrupt enable */ | |
| 6115 #define SAI_xIMR_FREQIE ((uint32_t)0x00000008U) /*!<FIFO request interrupt enable */ | |
| 6116 #define SAI_xIMR_CNRDYIE ((uint32_t)0x00000010U) /*!<Codec not ready interrupt enable */ | |
| 6117 #define SAI_xIMR_AFSDETIE ((uint32_t)0x00000020U) /*!<Anticipated frame synchronization detection interrupt enable */ | |
| 6118 #define SAI_xIMR_LFSDETIE ((uint32_t)0x00000040U) /*!<Late frame synchronization detection interrupt enable */ | |
| 6119 | |
| 6120 /******************** Bit definition for SAI_xSR register *******************/ | |
| 6121 #define SAI_xSR_OVRUDR ((uint32_t)0x00000001U) /*!<Overrun underrun */ | |
| 6122 #define SAI_xSR_MUTEDET ((uint32_t)0x00000002U) /*!<Mute detection */ | |
| 6123 #define SAI_xSR_WCKCFG ((uint32_t)0x00000004U) /*!<Wrong Clock Configuration */ | |
| 6124 #define SAI_xSR_FREQ ((uint32_t)0x00000008U) /*!<FIFO request */ | |
| 6125 #define SAI_xSR_CNRDY ((uint32_t)0x00000010U) /*!<Codec not ready */ | |
| 6126 #define SAI_xSR_AFSDET ((uint32_t)0x00000020U) /*!<Anticipated frame synchronization detection */ | |
| 6127 #define SAI_xSR_LFSDET ((uint32_t)0x00000040U) /*!<Late frame synchronization detection */ | |
| 6128 | |
| 6129 #define SAI_xSR_FLVL ((uint32_t)0x00070000U) /*!<FLVL[2:0] (FIFO Level Threshold) */ | |
| 6130 #define SAI_xSR_FLVL_0 ((uint32_t)0x00010000U) /*!<Bit 0 */ | |
| 6131 #define SAI_xSR_FLVL_1 ((uint32_t)0x00020000U) /*!<Bit 1 */ | |
| 6132 #define SAI_xSR_FLVL_2 ((uint32_t)0x00040000U) /*!<Bit 2 */ | |
| 6133 | |
| 6134 /****************** Bit definition for SAI_xCLRFR register ******************/ | |
| 6135 #define SAI_xCLRFR_COVRUDR ((uint32_t)0x00000001U) /*!<Clear Overrun underrun */ | |
| 6136 #define SAI_xCLRFR_CMUTEDET ((uint32_t)0x00000002U) /*!<Clear Mute detection */ | |
| 6137 #define SAI_xCLRFR_CWCKCFG ((uint32_t)0x00000004U) /*!<Clear Wrong Clock Configuration */ | |
| 6138 #define SAI_xCLRFR_CFREQ ((uint32_t)0x00000008U) /*!<Clear FIFO request */ | |
| 6139 #define SAI_xCLRFR_CCNRDY ((uint32_t)0x00000010U) /*!<Clear Codec not ready */ | |
| 6140 #define SAI_xCLRFR_CAFSDET ((uint32_t)0x00000020U) /*!<Clear Anticipated frame synchronization detection */ | |
| 6141 #define SAI_xCLRFR_CLFSDET ((uint32_t)0x00000040U) /*!<Clear Late frame synchronization detection */ | |
| 6142 | |
| 6143 /****************** Bit definition for SAI_xDR register ******************/ | |
| 6144 #define SAI_xDR_DATA ((uint32_t)0xFFFFFFFFU) | |
| 6145 | |
| 6146 /******************************************************************************/ | |
| 6147 /* */ | |
| 6148 /* LCD Controller (LCD) */ | |
| 6149 /* */ | |
| 6150 /******************************************************************************/ | |
| 6151 | |
| 6152 /******************* Bit definition for LCD_CR register *********************/ | |
| 6153 #define LCD_CR_LCDEN ((uint32_t)0x00000001U) /*!< LCD Enable Bit */ | |
| 6154 #define LCD_CR_VSEL ((uint32_t)0x00000002U) /*!< Voltage source selector Bit */ | |
| 6155 | |
| 6156 #define LCD_CR_DUTY ((uint32_t)0x0000001CU) /*!< DUTY[2:0] bits (Duty selector) */ | |
| 6157 #define LCD_CR_DUTY_0 ((uint32_t)0x00000004U) /*!< Duty selector Bit 0 */ | |
| 6158 #define LCD_CR_DUTY_1 ((uint32_t)0x00000008U) /*!< Duty selector Bit 1 */ | |
| 6159 #define LCD_CR_DUTY_2 ((uint32_t)0x00000010U) /*!< Duty selector Bit 2 */ | |
| 6160 | |
| 6161 #define LCD_CR_BIAS ((uint32_t)0x00000060U) /*!< BIAS[1:0] bits (Bias selector) */ | |
| 6162 #define LCD_CR_BIAS_0 ((uint32_t)0x00000020U) /*!< Bias selector Bit 0 */ | |
| 6163 #define LCD_CR_BIAS_1 ((uint32_t)0x00000040U) /*!< Bias selector Bit 1 */ | |
| 6164 | |
| 6165 #define LCD_CR_MUX_SEG ((uint32_t)0x00000080U) /*!< Mux Segment Enable Bit */ | |
| 6166 #define LCD_CR_BUFEN ((uint32_t)0x00000100U) /*!< Voltage output buffer enable */ | |
| 6167 | |
| 6168 /******************* Bit definition for LCD_FCR register ********************/ | |
| 6169 #define LCD_FCR_HD ((uint32_t)0x00000001U) /*!< High Drive Enable Bit */ | |
| 6170 #define LCD_FCR_SOFIE ((uint32_t)0x00000002U) /*!< Start of Frame Interrupt Enable Bit */ | |
| 6171 #define LCD_FCR_UDDIE ((uint32_t)0x00000008U) /*!< Update Display Done Interrupt Enable Bit */ | |
| 6172 | |
| 6173 #define LCD_FCR_PON ((uint32_t)0x00000070U) /*!< PON[2:0] bits (Pulse ON Duration) */ | |
| 6174 #define LCD_FCR_PON_0 ((uint32_t)0x00000010U) /*!< Bit 0 */ | |
| 6175 #define LCD_FCR_PON_1 ((uint32_t)0x00000020U) /*!< Bit 1 */ | |
| 6176 #define LCD_FCR_PON_2 ((uint32_t)0x00000040U) /*!< Bit 2 */ | |
| 6177 | |
| 6178 #define LCD_FCR_DEAD ((uint32_t)0x00000380U) /*!< DEAD[2:0] bits (DEAD Time) */ | |
| 6179 #define LCD_FCR_DEAD_0 ((uint32_t)0x00000080U) /*!< Bit 0 */ | |
| 6180 #define LCD_FCR_DEAD_1 ((uint32_t)0x00000100U) /*!< Bit 1 */ | |
| 6181 #define LCD_FCR_DEAD_2 ((uint32_t)0x00000200U) /*!< Bit 2 */ | |
| 6182 | |
| 6183 #define LCD_FCR_CC ((uint32_t)0x00001C00U) /*!< CC[2:0] bits (Contrast Control) */ | |
| 6184 #define LCD_FCR_CC_0 ((uint32_t)0x00000400U) /*!< Bit 0 */ | |
| 6185 #define LCD_FCR_CC_1 ((uint32_t)0x00000800U) /*!< Bit 1 */ | |
| 6186 #define LCD_FCR_CC_2 ((uint32_t)0x00001000U) /*!< Bit 2 */ | |
| 6187 | |
| 6188 #define LCD_FCR_BLINKF ((uint32_t)0x0000E000U) /*!< BLINKF[2:0] bits (Blink Frequency) */ | |
| 6189 #define LCD_FCR_BLINKF_0 ((uint32_t)0x00002000U) /*!< Bit 0 */ | |
| 6190 #define LCD_FCR_BLINKF_1 ((uint32_t)0x00004000U) /*!< Bit 1 */ | |
| 6191 #define LCD_FCR_BLINKF_2 ((uint32_t)0x00008000U) /*!< Bit 2 */ | |
| 6192 | |
| 6193 #define LCD_FCR_BLINK ((uint32_t)0x00030000U) /*!< BLINK[1:0] bits (Blink Enable) */ | |
| 6194 #define LCD_FCR_BLINK_0 ((uint32_t)0x00010000U) /*!< Bit 0 */ | |
| 6195 #define LCD_FCR_BLINK_1 ((uint32_t)0x00020000U) /*!< Bit 1 */ | |
| 6196 | |
| 6197 #define LCD_FCR_DIV ((uint32_t)0x003C0000U) /*!< DIV[3:0] bits (Divider) */ | |
| 6198 #define LCD_FCR_PS ((uint32_t)0x03C00000U) /*!< PS[3:0] bits (Prescaler) */ | |
| 6199 | |
| 6200 /******************* Bit definition for LCD_SR register *********************/ | |
| 6201 #define LCD_SR_ENS ((uint32_t)0x00000001U) /*!< LCD Enabled Bit */ | |
| 6202 #define LCD_SR_SOF ((uint32_t)0x00000002U) /*!< Start Of Frame Flag Bit */ | |
| 6203 #define LCD_SR_UDR ((uint32_t)0x00000004U) /*!< Update Display Request Bit */ | |
| 6204 #define LCD_SR_UDD ((uint32_t)0x00000008U) /*!< Update Display Done Flag Bit */ | |
| 6205 #define LCD_SR_RDY ((uint32_t)0x00000010U) /*!< Ready Flag Bit */ | |
| 6206 #define LCD_SR_FCRSR ((uint32_t)0x00000020U) /*!< LCD FCR Register Synchronization Flag Bit */ | |
| 6207 | |
| 6208 /******************* Bit definition for LCD_CLR register ********************/ | |
| 6209 #define LCD_CLR_SOFC ((uint32_t)0x00000002U) /*!< Start Of Frame Flag Clear Bit */ | |
| 6210 #define LCD_CLR_UDDC ((uint32_t)0x00000008U) /*!< Update Display Done Flag Clear Bit */ | |
| 6211 | |
| 6212 /******************* Bit definition for LCD_RAM register ********************/ | |
| 6213 #define LCD_RAM_SEGMENT_DATA ((uint32_t)0xFFFFFFFFU) /*!< Segment Data Bits */ | |
| 6214 | |
| 6215 /******************************************************************************/ | |
| 6216 /* */ | |
| 6217 /* SDMMC Interface */ | |
| 6218 /* */ | |
| 6219 /******************************************************************************/ | |
| 6220 /****************** Bit definition for SDMMC_POWER register ******************/ | |
| 6221 #define SDMMC_POWER_PWRCTRL ((uint8_t)0x03U) /*!<PWRCTRL[1:0] bits (Power supply control bits) */ | |
| 6222 #define SDMMC_POWER_PWRCTRL_0 ((uint8_t)0x01U) /*!<Bit 0 */ | |
| 6223 #define SDMMC_POWER_PWRCTRL_1 ((uint8_t)0x02U) /*!<Bit 1 */ | |
| 6224 | |
| 6225 /****************** Bit definition for SDMMC_CLKCR register ******************/ | |
| 6226 #define SDMMC_CLKCR_CLKDIV ((uint16_t)0x00FFU) /*!<Clock divide factor */ | |
| 6227 #define SDMMC_CLKCR_CLKEN ((uint16_t)0x0100U) /*!<Clock enable bit */ | |
| 6228 #define SDMMC_CLKCR_PWRSAV ((uint16_t)0x0200U) /*!<Power saving configuration bit */ | |
| 6229 #define SDMMC_CLKCR_BYPASS ((uint16_t)0x0400U) /*!<Clock divider bypass enable bit */ | |
| 6230 | |
| 6231 #define SDMMC_CLKCR_WIDBUS ((uint16_t)0x1800U) /*!<WIDBUS[1:0] bits (Wide bus mode enable bit) */ | |
| 6232 #define SDMMC_CLKCR_WIDBUS_0 ((uint16_t)0x0800U) /*!<Bit 0 */ | |
| 6233 #define SDMMC_CLKCR_WIDBUS_1 ((uint16_t)0x1000U) /*!<Bit 1 */ | |
| 6234 | |
| 6235 #define SDMMC_CLKCR_NEGEDGE ((uint16_t)0x2000U) /*!<SDMMC_CK dephasing selection bit */ | |
| 6236 #define SDMMC_CLKCR_HWFC_EN ((uint16_t)0x4000U) /*!<HW Flow Control enable */ | |
| 6237 | |
| 6238 /******************* Bit definition for SDMMC_ARG register *******************/ | |
| 6239 #define SDMMC_ARG_CMDARG ((uint32_t)0xFFFFFFFFU) /*!<Command argument */ | |
| 6240 | |
| 6241 /******************* Bit definition for SDMMC_CMD register *******************/ | |
| 6242 #define SDMMC_CMD_CMDINDEX ((uint16_t)0x003FU) /*!<Command Index */ | |
| 6243 | |
| 6244 #define SDMMC_CMD_WAITRESP ((uint16_t)0x00C0U) /*!<WAITRESP[1:0] bits (Wait for response bits) */ | |
| 6245 #define SDMMC_CMD_WAITRESP_0 ((uint16_t)0x0040U) /*!< Bit 0 */ | |
| 6246 #define SDMMC_CMD_WAITRESP_1 ((uint16_t)0x0080U) /*!< Bit 1 */ | |
| 6247 | |
| 6248 #define SDMMC_CMD_WAITINT ((uint16_t)0x0100U) /*!<CPSM Waits for Interrupt Request */ | |
| 6249 #define SDMMC_CMD_WAITPEND ((uint16_t)0x0200U) /*!<CPSM Waits for ends of data transfer (CmdPend internal signal) */ | |
| 6250 #define SDMMC_CMD_CPSMEN ((uint16_t)0x0400U) /*!<Command path state machine (CPSM) Enable bit */ | |
| 6251 #define SDMMC_CMD_SDIOSUSPEND ((uint16_t)0x0800U) /*!<SD I/O suspend command */ | |
| 6252 | |
| 6253 /***************** Bit definition for SDMMC_RESPCMD register *****************/ | |
| 6254 #define SDMMC_RESPCMD_RESPCMD ((uint8_t)0x3FU) /*!<Response command index */ | |
| 6255 | |
| 6256 /****************** Bit definition for SDMMC_RESP0 register ******************/ | |
| 6257 #define SDMMC_RESP0_CARDSTATUS0 ((uint32_t)0xFFFFFFFFU) /*!<Card Status */ | |
| 6258 | |
| 6259 /****************** Bit definition for SDMMC_RESP1 register ******************/ | |
| 6260 #define SDMMC_RESP1_CARDSTATUS1 ((uint32_t)0xFFFFFFFFU) /*!<Card Status */ | |
| 6261 | |
| 6262 /****************** Bit definition for SDMMC_RESP2 register ******************/ | |
| 6263 #define SDMMC_RESP2_CARDSTATUS2 ((uint32_t)0xFFFFFFFFU) /*!<Card Status */ | |
| 6264 | |
| 6265 /****************** Bit definition for SDMMC_RESP3 register ******************/ | |
| 6266 #define SDMMC_RESP3_CARDSTATUS3 ((uint32_t)0xFFFFFFFFU) /*!<Card Status */ | |
| 6267 | |
| 6268 /****************** Bit definition for SDMMC_RESP4 register ******************/ | |
| 6269 #define SDMMC_RESP4_CARDSTATUS4 ((uint32_t)0xFFFFFFFFU) /*!<Card Status */ | |
| 6270 | |
| 6271 /****************** Bit definition for SDMMC_DTIMER register *****************/ | |
| 6272 #define SDMMC_DTIMER_DATATIME ((uint32_t)0xFFFFFFFFU) /*!<Data timeout period. */ | |
| 6273 | |
| 6274 /****************** Bit definition for SDMMC_DLEN register *******************/ | |
| 6275 #define SDMMC_DLEN_DATALENGTH ((uint32_t)0x01FFFFFFU) /*!<Data length value */ | |
| 6276 | |
| 6277 /****************** Bit definition for SDMMC_DCTRL register ******************/ | |
| 6278 #define SDMMC_DCTRL_DTEN ((uint16_t)0x0001U) /*!<Data transfer enabled bit */ | |
| 6279 #define SDMMC_DCTRL_DTDIR ((uint16_t)0x0002U) /*!<Data transfer direction selection */ | |
| 6280 #define SDMMC_DCTRL_DTMODE ((uint16_t)0x0004U) /*!<Data transfer mode selection */ | |
| 6281 #define SDMMC_DCTRL_DMAEN ((uint16_t)0x0008U) /*!<DMA enabled bit */ | |
| 6282 | |
| 6283 #define SDMMC_DCTRL_DBLOCKSIZE ((uint16_t)0x00F0U) /*!<DBLOCKSIZE[3:0] bits (Data block size) */ | |
| 6284 #define SDMMC_DCTRL_DBLOCKSIZE_0 ((uint16_t)0x0010U) /*!<Bit 0 */ | |
| 6285 #define SDMMC_DCTRL_DBLOCKSIZE_1 ((uint16_t)0x0020U) /*!<Bit 1 */ | |
| 6286 #define SDMMC_DCTRL_DBLOCKSIZE_2 ((uint16_t)0x0040U) /*!<Bit 2 */ | |
| 6287 #define SDMMC_DCTRL_DBLOCKSIZE_3 ((uint16_t)0x0080U) /*!<Bit 3 */ | |
| 6288 | |
| 6289 #define SDMMC_DCTRL_RWSTART ((uint16_t)0x0100U) /*!<Read wait start */ | |
| 6290 #define SDMMC_DCTRL_RWSTOP ((uint16_t)0x0200U) /*!<Read wait stop */ | |
| 6291 #define SDMMC_DCTRL_RWMOD ((uint16_t)0x0400U) /*!<Read wait mode */ | |
| 6292 #define SDMMC_DCTRL_SDIOEN ((uint16_t)0x0800U) /*!<SD I/O enable functions */ | |
| 6293 | |
| 6294 /****************** Bit definition for SDMMC_DCOUNT register *****************/ | |
| 6295 #define SDMMC_DCOUNT_DATACOUNT ((uint32_t)0x01FFFFFFU) /*!<Data count value */ | |
| 6296 | |
| 6297 /****************** Bit definition for SDMMC_STA register ********************/ | |
| 6298 #define SDMMC_STA_CCRCFAIL ((uint32_t)0x00000001U) /*!<Command response received (CRC check failed) */ | |
| 6299 #define SDMMC_STA_DCRCFAIL ((uint32_t)0x00000002U) /*!<Data block sent/received (CRC check failed) */ | |
| 6300 #define SDMMC_STA_CTIMEOUT ((uint32_t)0x00000004U) /*!<Command response timeout */ | |
| 6301 #define SDMMC_STA_DTIMEOUT ((uint32_t)0x00000008U) /*!<Data timeout */ | |
| 6302 #define SDMMC_STA_TXUNDERR ((uint32_t)0x00000010U) /*!<Transmit FIFO underrun error */ | |
| 6303 #define SDMMC_STA_RXOVERR ((uint32_t)0x00000020U) /*!<Received FIFO overrun error */ | |
| 6304 #define SDMMC_STA_CMDREND ((uint32_t)0x00000040U) /*!<Command response received (CRC check passed) */ | |
| 6305 #define SDMMC_STA_CMDSENT ((uint32_t)0x00000080U) /*!<Command sent (no response required) */ | |
| 6306 #define SDMMC_STA_DATAEND ((uint32_t)0x00000100U) /*!<Data end (data counter, SDIDCOUNT, is zero) */ | |
| 6307 #define SDMMC_STA_STBITERR ((uint32_t)0x00000200U) /*!<Start bit not detected on all data signals in wide bus mode */ | |
| 6308 #define SDMMC_STA_DBCKEND ((uint32_t)0x00000400U) /*!<Data block sent/received (CRC check passed) */ | |
| 6309 #define SDMMC_STA_CMDACT ((uint32_t)0x00000800U) /*!<Command transfer in progress */ | |
| 6310 #define SDMMC_STA_TXACT ((uint32_t)0x00001000U) /*!<Data transmit in progress */ | |
| 6311 #define SDMMC_STA_RXACT ((uint32_t)0x00002000U) /*!<Data receive in progress */ | |
| 6312 #define SDMMC_STA_TXFIFOHE ((uint32_t)0x00004000U) /*!<Transmit FIFO Half Empty: at least 8 words can be written into the FIFO */ | |
| 6313 #define SDMMC_STA_RXFIFOHF ((uint32_t)0x00008000U) /*!<Receive FIFO Half Full: there are at least 8 words in the FIFO */ | |
| 6314 #define SDMMC_STA_TXFIFOF ((uint32_t)0x00010000U) /*!<Transmit FIFO full */ | |
| 6315 #define SDMMC_STA_RXFIFOF ((uint32_t)0x00020000U) /*!<Receive FIFO full */ | |
| 6316 #define SDMMC_STA_TXFIFOE ((uint32_t)0x00040000U) /*!<Transmit FIFO empty */ | |
| 6317 #define SDMMC_STA_RXFIFOE ((uint32_t)0x00080000U) /*!<Receive FIFO empty */ | |
| 6318 #define SDMMC_STA_TXDAVL ((uint32_t)0x00100000U) /*!<Data available in transmit FIFO */ | |
| 6319 #define SDMMC_STA_RXDAVL ((uint32_t)0x00200000U) /*!<Data available in receive FIFO */ | |
| 6320 #define SDMMC_STA_SDIOIT ((uint32_t)0x00400000U) /*!<SDIO interrupt received */ | |
| 6321 | |
| 6322 /******************* Bit definition for SDMMC_ICR register *******************/ | |
| 6323 #define SDMMC_ICR_CCRCFAILC ((uint32_t)0x00000001U) /*!<CCRCFAIL flag clear bit */ | |
| 6324 #define SDMMC_ICR_DCRCFAILC ((uint32_t)0x00000002U) /*!<DCRCFAIL flag clear bit */ | |
| 6325 #define SDMMC_ICR_CTIMEOUTC ((uint32_t)0x00000004U) /*!<CTIMEOUT flag clear bit */ | |
| 6326 #define SDMMC_ICR_DTIMEOUTC ((uint32_t)0x00000008U) /*!<DTIMEOUT flag clear bit */ | |
| 6327 #define SDMMC_ICR_TXUNDERRC ((uint32_t)0x00000010U) /*!<TXUNDERR flag clear bit */ | |
| 6328 #define SDMMC_ICR_RXOVERRC ((uint32_t)0x00000020U) /*!<RXOVERR flag clear bit */ | |
| 6329 #define SDMMC_ICR_CMDRENDC ((uint32_t)0x00000040U) /*!<CMDREND flag clear bit */ | |
| 6330 #define SDMMC_ICR_CMDSENTC ((uint32_t)0x00000080U) /*!<CMDSENT flag clear bit */ | |
| 6331 #define SDMMC_ICR_DATAENDC ((uint32_t)0x00000100U) /*!<DATAEND flag clear bit */ | |
| 6332 #define SDMMC_ICR_STBITERRC ((uint32_t)0x00000200U) /*!<STBITERR flag clear bit */ | |
| 6333 #define SDMMC_ICR_DBCKENDC ((uint32_t)0x00000400U) /*!<DBCKEND flag clear bit */ | |
| 6334 #define SDMMC_ICR_SDIOITC ((uint32_t)0x00400000U) /*!<SDIOIT flag clear bit */ | |
| 6335 | |
| 6336 /****************** Bit definition for SDMMC_MASK register *******************/ | |
| 6337 #define SDMMC_MASK_CCRCFAILIE ((uint32_t)0x00000001U) /*!<Command CRC Fail Interrupt Enable */ | |
| 6338 #define SDMMC_MASK_DCRCFAILIE ((uint32_t)0x00000002U) /*!<Data CRC Fail Interrupt Enable */ | |
| 6339 #define SDMMC_MASK_CTIMEOUTIE ((uint32_t)0x00000004U) /*!<Command TimeOut Interrupt Enable */ | |
| 6340 #define SDMMC_MASK_DTIMEOUTIE ((uint32_t)0x00000008U) /*!<Data TimeOut Interrupt Enable */ | |
| 6341 #define SDMMC_MASK_TXUNDERRIE ((uint32_t)0x00000010U) /*!<Tx FIFO UnderRun Error Interrupt Enable */ | |
| 6342 #define SDMMC_MASK_RXOVERRIE ((uint32_t)0x00000020U) /*!<Rx FIFO OverRun Error Interrupt Enable */ | |
| 6343 #define SDMMC_MASK_CMDRENDIE ((uint32_t)0x00000040U) /*!<Command Response Received Interrupt Enable */ | |
| 6344 #define SDMMC_MASK_CMDSENTIE ((uint32_t)0x00000080U) /*!<Command Sent Interrupt Enable */ | |
| 6345 #define SDMMC_MASK_DATAENDIE ((uint32_t)0x00000100U) /*!<Data End Interrupt Enable */ | |
| 6346 #define SDMMC_MASK_DBCKENDIE ((uint32_t)0x00000400U) /*!<Data Block End Interrupt Enable */ | |
| 6347 #define SDMMC_MASK_CMDACTIE ((uint32_t)0x00000800U) /*!<CCommand Acting Interrupt Enable */ | |
| 6348 #define SDMMC_MASK_TXACTIE ((uint32_t)0x00001000U) /*!<Data Transmit Acting Interrupt Enable */ | |
| 6349 #define SDMMC_MASK_RXACTIE ((uint32_t)0x00002000U) /*!<Data receive acting interrupt enabled */ | |
| 6350 #define SDMMC_MASK_TXFIFOHEIE ((uint32_t)0x00004000U) /*!<Tx FIFO Half Empty interrupt Enable */ | |
| 6351 #define SDMMC_MASK_RXFIFOHFIE ((uint32_t)0x00008000U) /*!<Rx FIFO Half Full interrupt Enable */ | |
| 6352 #define SDMMC_MASK_TXFIFOFIE ((uint32_t)0x00010000U) /*!<Tx FIFO Full interrupt Enable */ | |
| 6353 #define SDMMC_MASK_RXFIFOFIE ((uint32_t)0x00020000U) /*!<Rx FIFO Full interrupt Enable */ | |
| 6354 #define SDMMC_MASK_TXFIFOEIE ((uint32_t)0x00040000U) /*!<Tx FIFO Empty interrupt Enable */ | |
| 6355 #define SDMMC_MASK_RXFIFOEIE ((uint32_t)0x00080000U) /*!<Rx FIFO Empty interrupt Enable */ | |
| 6356 #define SDMMC_MASK_TXDAVLIE ((uint32_t)0x00100000U) /*!<Data available in Tx FIFO interrupt Enable */ | |
| 6357 #define SDMMC_MASK_RXDAVLIE ((uint32_t)0x00200000U) /*!<Data available in Rx FIFO interrupt Enable */ | |
| 6358 #define SDMMC_MASK_SDIOITIE ((uint32_t)0x00400000U) /*!<SDIO Mode Interrupt Received interrupt Enable */ | |
| 6359 | |
| 6360 /***************** Bit definition for SDMMC_FIFOCNT register *****************/ | |
| 6361 #define SDMMC_FIFOCNT_FIFOCOUNT ((uint32_t)0x00FFFFFFU) /*!<Remaining number of words to be written to or read from the FIFO */ | |
| 6362 | |
| 6363 /****************** Bit definition for SDMMC_FIFO register *******************/ | |
| 6364 #define SDMMC_FIFO_FIFODATA ((uint32_t)0xFFFFFFFFU) /*!<Receive and transmit FIFO data */ | |
| 6365 | |
| 6366 /******************************************************************************/ | |
| 6367 /* */ | |
| 6368 /* Serial Peripheral Interface (SPI) */ | |
| 6369 /* */ | |
| 6370 /******************************************************************************/ | |
| 6371 /******************* Bit definition for SPI_CR1 register ********************/ | |
| 6372 #define SPI_CR1_CPHA ((uint32_t)0x00000001U) /*!<Clock Phase */ | |
| 6373 #define SPI_CR1_CPOL ((uint32_t)0x00000002U) /*!<Clock Polarity */ | |
| 6374 #define SPI_CR1_MSTR ((uint32_t)0x00000004U) /*!<Master Selection */ | |
| 6375 | |
| 6376 #define SPI_CR1_BR ((uint32_t)0x00000038U) /*!<BR[2:0] bits (Baud Rate Control) */ | |
| 6377 #define SPI_CR1_BR_0 ((uint32_t)0x00000008U) /*!<Bit 0 */ | |
| 6378 #define SPI_CR1_BR_1 ((uint32_t)0x00000010U) /*!<Bit 1 */ | |
| 6379 #define SPI_CR1_BR_2 ((uint32_t)0x00000020U) /*!<Bit 2 */ | |
| 6380 | |
| 6381 #define SPI_CR1_SPE ((uint32_t)0x00000040U) /*!<SPI Enable */ | |
| 6382 #define SPI_CR1_LSBFIRST ((uint32_t)0x00000080U) /*!<Frame Format */ | |
| 6383 #define SPI_CR1_SSI ((uint32_t)0x00000100U) /*!<Internal slave select */ | |
| 6384 #define SPI_CR1_SSM ((uint32_t)0x00000200U) /*!<Software slave management */ | |
| 6385 #define SPI_CR1_RXONLY ((uint32_t)0x00000400U) /*!<Receive only */ | |
| 6386 #define SPI_CR1_CRCL ((uint32_t)0x00000800U) /*!< CRC Length */ | |
| 6387 #define SPI_CR1_CRCNEXT ((uint32_t)0x00001000U) /*!<Transmit CRC next */ | |
| 6388 #define SPI_CR1_CRCEN ((uint32_t)0x00002000U) /*!<Hardware CRC calculation enable */ | |
| 6389 #define SPI_CR1_BIDIOE ((uint32_t)0x00004000U) /*!<Output enable in bidirectional mode */ | |
| 6390 #define SPI_CR1_BIDIMODE ((uint32_t)0x00008000U) /*!<Bidirectional data mode enable */ | |
| 6391 | |
| 6392 /******************* Bit definition for SPI_CR2 register ********************/ | |
| 6393 #define SPI_CR2_RXDMAEN ((uint32_t)0x00000001U) /*!< Rx Buffer DMA Enable */ | |
| 6394 #define SPI_CR2_TXDMAEN ((uint32_t)0x00000002U) /*!< Tx Buffer DMA Enable */ | |
| 6395 #define SPI_CR2_SSOE ((uint32_t)0x00000004U) /*!< SS Output Enable */ | |
| 6396 #define SPI_CR2_NSSP ((uint32_t)0x00000008U) /*!< NSS pulse management Enable */ | |
| 6397 #define SPI_CR2_FRF ((uint32_t)0x00000010U) /*!< Frame Format Enable */ | |
| 6398 #define SPI_CR2_ERRIE ((uint32_t)0x00000020U) /*!< Error Interrupt Enable */ | |
| 6399 #define SPI_CR2_RXNEIE ((uint32_t)0x00000040U) /*!< RX buffer Not Empty Interrupt Enable */ | |
| 6400 #define SPI_CR2_TXEIE ((uint32_t)0x00000080U) /*!< Tx buffer Empty Interrupt Enable */ | |
| 6401 #define SPI_CR2_DS ((uint32_t)0x00000F00U) /*!< DS[3:0] Data Size */ | |
| 6402 #define SPI_CR2_DS_0 ((uint32_t)0x00000100U) /*!< Bit 0 */ | |
| 6403 #define SPI_CR2_DS_1 ((uint32_t)0x00000200U) /*!< Bit 1 */ | |
| 6404 #define SPI_CR2_DS_2 ((uint32_t)0x00000400U) /*!< Bit 2 */ | |
| 6405 #define SPI_CR2_DS_3 ((uint32_t)0x00000800U) /*!< Bit 3 */ | |
| 6406 #define SPI_CR2_FRXTH ((uint32_t)0x00001000U) /*!< FIFO reception Threshold */ | |
| 6407 #define SPI_CR2_LDMARX ((uint32_t)0x00002000U) /*!< Last DMA transfer for reception */ | |
| 6408 #define SPI_CR2_LDMATX ((uint32_t)0x00004000U) /*!< Last DMA transfer for transmission */ | |
| 6409 | |
| 6410 /******************** Bit definition for SPI_SR register ********************/ | |
| 6411 #define SPI_SR_RXNE ((uint32_t)0x00000001U) /*!< Receive buffer Not Empty */ | |
| 6412 #define SPI_SR_TXE ((uint32_t)0x00000002U) /*!< Transmit buffer Empty */ | |
| 6413 #define SPI_SR_CHSIDE ((uint32_t)0x00000004U) /*!< Channel side */ | |
| 6414 #define SPI_SR_UDR ((uint32_t)0x00000008U) /*!< Underrun flag */ | |
| 6415 #define SPI_SR_CRCERR ((uint32_t)0x00000010U) /*!< CRC Error flag */ | |
| 6416 #define SPI_SR_MODF ((uint32_t)0x00000020U) /*!< Mode fault */ | |
| 6417 #define SPI_SR_OVR ((uint32_t)0x00000040U) /*!< Overrun flag */ | |
| 6418 #define SPI_SR_BSY ((uint32_t)0x00000080U) /*!< Busy flag */ | |
| 6419 #define SPI_SR_FRE ((uint32_t)0x00000100U) /*!< TI frame format error */ | |
| 6420 #define SPI_SR_FRLVL ((uint32_t)0x00000600U) /*!< FIFO Reception Level */ | |
| 6421 #define SPI_SR_FRLVL_0 ((uint32_t)0x00000200U) /*!< Bit 0 */ | |
| 6422 #define SPI_SR_FRLVL_1 ((uint32_t)0x00000400U) /*!< Bit 1 */ | |
| 6423 #define SPI_SR_FTLVL ((uint32_t)0x00001800U) /*!< FIFO Transmission Level */ | |
| 6424 #define SPI_SR_FTLVL_0 ((uint32_t)0x00000800U) /*!< Bit 0 */ | |
| 6425 #define SPI_SR_FTLVL_1 ((uint32_t)0x00001000U) /*!< Bit 1 */ | |
| 6426 | |
| 6427 /******************** Bit definition for SPI_DR register ********************/ | |
| 6428 #define SPI_DR_DR ((uint32_t)0x0000FFFFU) /*!<Data Register */ | |
| 6429 | |
| 6430 /******************* Bit definition for SPI_CRCPR register ******************/ | |
| 6431 #define SPI_CRCPR_CRCPOLY ((uint32_t)0x0000FFFFU) /*!<CRC polynomial register */ | |
| 6432 | |
| 6433 /****************** Bit definition for SPI_RXCRCR register ******************/ | |
| 6434 #define SPI_RXCRCR_RXCRC ((uint32_t)0x0000FFFFU) /*!<Rx CRC Register */ | |
| 6435 | |
| 6436 /****************** Bit definition for SPI_TXCRCR register ******************/ | |
| 6437 #define SPI_TXCRCR_TXCRC ((uint32_t)0x0000FFFFU) /*!<Tx CRC Register */ | |
| 6438 | |
| 6439 /******************************************************************************/ | |
| 6440 /* */ | |
| 6441 /* QUADSPI */ | |
| 6442 /* */ | |
| 6443 /******************************************************************************/ | |
| 6444 /***************** Bit definition for QUADSPI_CR register *******************/ | |
| 6445 #define QUADSPI_CR_EN ((uint32_t)0x00000001U) /*!< Enable */ | |
| 6446 #define QUADSPI_CR_ABORT ((uint32_t)0x00000002U) /*!< Abort request */ | |
| 6447 #define QUADSPI_CR_DMAEN ((uint32_t)0x00000004U) /*!< DMA Enable */ | |
| 6448 #define QUADSPI_CR_TCEN ((uint32_t)0x00000008U) /*!< Timeout Counter Enable */ | |
| 6449 #define QUADSPI_CR_SSHIFT ((uint32_t)0x00000010U) /*!< Sample Shift */ | |
| 6450 #define QUADSPI_CR_DFM ((uint32_t)0x00000040U) /*!< Dual-flash mode */ | |
| 6451 #define QUADSPI_CR_FSEL ((uint32_t)0x00000080U) /*!< Flash memory selection */ | |
| 6452 #define QUADSPI_CR_FTHRES ((uint32_t)0x00000F00U) /*!< FTHRES[3:0] FIFO Level */ | |
| 6453 #define QUADSPI_CR_TEIE ((uint32_t)0x00010000U) /*!< Transfer Error Interrupt Enable */ | |
| 6454 #define QUADSPI_CR_TCIE ((uint32_t)0x00020000U) /*!< Transfer Complete Interrupt Enable */ | |
| 6455 #define QUADSPI_CR_FTIE ((uint32_t)0x00040000U) /*!< FIFO Threshold Interrupt Enable */ | |
| 6456 #define QUADSPI_CR_SMIE ((uint32_t)0x00080000U) /*!< Status Match Interrupt Enable */ | |
| 6457 #define QUADSPI_CR_TOIE ((uint32_t)0x00100000U) /*!< TimeOut Interrupt Enable */ | |
| 6458 #define QUADSPI_CR_APMS ((uint32_t)0x00400000U) /*!< Automatic Polling Mode Stop */ | |
| 6459 #define QUADSPI_CR_PMM ((uint32_t)0x00800000U) /*!< Polling Match Mode */ | |
| 6460 #define QUADSPI_CR_PRESCALER ((uint32_t)0xFF000000U) /*!< PRESCALER[7:0] Clock prescaler */ | |
| 6461 | |
| 6462 /***************** Bit definition for QUADSPI_DCR register ******************/ | |
| 6463 #define QUADSPI_DCR_CKMODE ((uint32_t)0x00000001U) /*!< Mode 0 / Mode 3 */ | |
| 6464 #define QUADSPI_DCR_CSHT ((uint32_t)0x00000700U) /*!< CSHT[2:0]: ChipSelect High Time */ | |
| 6465 #define QUADSPI_DCR_CSHT_0 ((uint32_t)0x00000100U) /*!< Bit 0 */ | |
| 6466 #define QUADSPI_DCR_CSHT_1 ((uint32_t)0x00000200U) /*!< Bit 1 */ | |
| 6467 #define QUADSPI_DCR_CSHT_2 ((uint32_t)0x00000400U) /*!< Bit 2 */ | |
| 6468 #define QUADSPI_DCR_FSIZE ((uint32_t)0x001F0000U) /*!< FSIZE[4:0]: Flash Size */ | |
| 6469 | |
| 6470 /****************** Bit definition for QUADSPI_SR register *******************/ | |
| 6471 #define QUADSPI_SR_TEF ((uint32_t)0x00000001U) /*!< Transfer Error Flag */ | |
| 6472 #define QUADSPI_SR_TCF ((uint32_t)0x00000002U) /*!< Transfer Complete Flag */ | |
| 6473 #define QUADSPI_SR_FTF ((uint32_t)0x00000004U) /*!< FIFO Threshlod Flag */ | |
| 6474 #define QUADSPI_SR_SMF ((uint32_t)0x00000008U) /*!< Status Match Flag */ | |
| 6475 #define QUADSPI_SR_TOF ((uint32_t)0x00000010U) /*!< Timeout Flag */ | |
| 6476 #define QUADSPI_SR_BUSY ((uint32_t)0x00000020U) /*!< Busy */ | |
| 6477 #define QUADSPI_SR_FLEVEL ((uint32_t)0x00001F00U) /*!< FIFO Threshlod Flag */ | |
| 6478 | |
| 6479 /****************** Bit definition for QUADSPI_FCR register ******************/ | |
| 6480 #define QUADSPI_FCR_CTEF ((uint32_t)0x00000001U) /*!< Clear Transfer Error Flag */ | |
| 6481 #define QUADSPI_FCR_CTCF ((uint32_t)0x00000002U) /*!< Clear Transfer Complete Flag */ | |
| 6482 #define QUADSPI_FCR_CSMF ((uint32_t)0x00000008U) /*!< Clear Status Match Flag */ | |
| 6483 #define QUADSPI_FCR_CTOF ((uint32_t)0x00000010U) /*!< Clear Timeout Flag */ | |
| 6484 | |
| 6485 /****************** Bit definition for QUADSPI_DLR register ******************/ | |
| 6486 #define QUADSPI_DLR_DL ((uint32_t)0xFFFFFFFFU) /*!< DL[31:0]: Data Length */ | |
| 6487 | |
| 6488 /****************** Bit definition for QUADSPI_CCR register ******************/ | |
| 6489 #define QUADSPI_CCR_INSTRUCTION ((uint32_t)0x000000FFU) /*!< INSTRUCTION[7:0]: Instruction */ | |
| 6490 #define QUADSPI_CCR_IMODE ((uint32_t)0x00000300U) /*!< IMODE[1:0]: Instruction Mode */ | |
| 6491 #define QUADSPI_CCR_IMODE_0 ((uint32_t)0x00000100U) /*!< Bit 0 */ | |
| 6492 #define QUADSPI_CCR_IMODE_1 ((uint32_t)0x00000200U) /*!< Bit 1 */ | |
| 6493 #define QUADSPI_CCR_ADMODE ((uint32_t)0x00000C00U) /*!< ADMODE[1:0]: Address Mode */ | |
| 6494 #define QUADSPI_CCR_ADMODE_0 ((uint32_t)0x00000400U) /*!< Bit 0 */ | |
| 6495 #define QUADSPI_CCR_ADMODE_1 ((uint32_t)0x00000800U) /*!< Bit 1 */ | |
| 6496 #define QUADSPI_CCR_ADSIZE ((uint32_t)0x00003000U) /*!< ADSIZE[1:0]: Address Size */ | |
| 6497 #define QUADSPI_CCR_ADSIZE_0 ((uint32_t)0x00001000U) /*!< Bit 0 */ | |
| 6498 #define QUADSPI_CCR_ADSIZE_1 ((uint32_t)0x00002000U) /*!< Bit 1 */ | |
| 6499 #define QUADSPI_CCR_ABMODE ((uint32_t)0x0000C000U) /*!< ABMODE[1:0]: Alternate Bytes Mode */ | |
| 6500 #define QUADSPI_CCR_ABMODE_0 ((uint32_t)0x00004000U) /*!< Bit 0 */ | |
| 6501 #define QUADSPI_CCR_ABMODE_1 ((uint32_t)0x00008000U) /*!< Bit 1 */ | |
| 6502 #define QUADSPI_CCR_ABSIZE ((uint32_t)0x00030000U) /*!< ABSIZE[1:0]: Instruction Mode */ | |
| 6503 #define QUADSPI_CCR_ABSIZE_0 ((uint32_t)0x00010000U) /*!< Bit 0 */ | |
| 6504 #define QUADSPI_CCR_ABSIZE_1 ((uint32_t)0x00020000U) /*!< Bit 1 */ | |
| 6505 #define QUADSPI_CCR_DCYC ((uint32_t)0x007C0000U) /*!< DCYC[4:0]: Dummy Cycles */ | |
| 6506 #define QUADSPI_CCR_DMODE ((uint32_t)0x03000000U) /*!< DMODE[1:0]: Data Mode */ | |
| 6507 #define QUADSPI_CCR_DMODE_0 ((uint32_t)0x01000000U) /*!< Bit 0 */ | |
| 6508 #define QUADSPI_CCR_DMODE_1 ((uint32_t)0x02000000U) /*!< Bit 1 */ | |
| 6509 #define QUADSPI_CCR_FMODE ((uint32_t)0x0C000000U) /*!< FMODE[1:0]: Functional Mode */ | |
| 6510 #define QUADSPI_CCR_FMODE_0 ((uint32_t)0x04000000U) /*!< Bit 0 */ | |
| 6511 #define QUADSPI_CCR_FMODE_1 ((uint32_t)0x08000000U) /*!< Bit 1 */ | |
| 6512 #define QUADSPI_CCR_SIOO ((uint32_t)0x10000000U) /*!< SIOO: Send Instruction Only Once Mode */ | |
| 6513 #define QUADSPI_CCR_DHHC ((uint32_t)0x40000000U) /*!< DHHC: DDR hold */ | |
| 6514 #define QUADSPI_CCR_DDRM ((uint32_t)0x80000000U) /*!< DDRM: Double Data Rate Mode */ | |
| 6515 | |
| 6516 /****************** Bit definition for QUADSPI_AR register *******************/ | |
| 6517 #define QUADSPI_AR_ADDRESS ((uint32_t)0xFFFFFFFFU) /*!< ADDRESS[31:0]: Address */ | |
| 6518 | |
| 6519 /****************** Bit definition for QUADSPI_ABR register ******************/ | |
| 6520 #define QUADSPI_ABR_ALTERNATE ((uint32_t)0xFFFFFFFFU) /*!< ALTERNATE[31:0]: Alternate Bytes */ | |
| 6521 | |
| 6522 /****************** Bit definition for QUADSPI_DR register *******************/ | |
| 6523 #define QUADSPI_DR_DATA ((uint32_t)0xFFFFFFFFU) /*!< DATA[31:0]: Data */ | |
| 6524 | |
| 6525 /****************** Bit definition for QUADSPI_PSMKR register ****************/ | |
| 6526 #define QUADSPI_PSMKR_MASK ((uint32_t)0xFFFFFFFFU) /*!< MASK[31:0]: Status Mask */ | |
| 6527 | |
| 6528 /****************** Bit definition for QUADSPI_PSMAR register ****************/ | |
| 6529 #define QUADSPI_PSMAR_MATCH ((uint32_t)0xFFFFFFFFU) /*!< MATCH[31:0]: Status Match */ | |
| 6530 | |
| 6531 /****************** Bit definition for QUADSPI_PIR register *****************/ | |
| 6532 #define QUADSPI_PIR_INTERVAL ((uint32_t)0x0000FFFFU) /*!< INTERVAL[15:0]: Polling Interval */ | |
| 6533 | |
| 6534 /****************** Bit definition for QUADSPI_LPTR register *****************/ | |
| 6535 #define QUADSPI_LPTR_TIMEOUT ((uint32_t)0x0000FFFFU) /*!< TIMEOUT[15:0]: Timeout period */ | |
| 6536 | |
| 6537 /******************************************************************************/ | |
| 6538 /* */ | |
| 6539 /* SYSCFG */ | |
| 6540 /* */ | |
| 6541 /******************************************************************************/ | |
| 6542 /****************** Bit definition for SYSCFG_MEMRMP register ***************/ | |
| 6543 #define SYSCFG_MEMRMP_MEM_MODE ((uint32_t)0x00000007U) /*!< SYSCFG_Memory Remap Config */ | |
| 6544 #define SYSCFG_MEMRMP_MEM_MODE_0 ((uint32_t)0x00000001U) | |
| 6545 #define SYSCFG_MEMRMP_MEM_MODE_1 ((uint32_t)0x00000002U) | |
| 6546 #define SYSCFG_MEMRMP_MEM_MODE_2 ((uint32_t)0x00000004U) | |
| 6547 | |
| 6548 | |
| 6549 | |
| 6550 /****************** Bit definition for SYSCFG_CFGR1 register ******************/ | |
| 6551 #define SYSCFG_CFGR1_FWDIS ((uint32_t)0x00000001U) /*!< FIREWALL access enable*/ | |
| 6552 #define SYSCFG_CFGR1_BOOSTEN ((uint32_t)0x00000100U) /*!< I/O analog switch voltage booster enable */ | |
| 6553 #define SYSCFG_CFGR1_I2C_PB6_FMP ((uint32_t)0x00010000U) /*!< I2C PB6 Fast mode plus */ | |
| 6554 #define SYSCFG_CFGR1_I2C_PB7_FMP ((uint32_t)0x00020000U) /*!< I2C PB7 Fast mode plus */ | |
| 6555 #define SYSCFG_CFGR1_I2C_PB8_FMP ((uint32_t)0x00040000U) /*!< I2C PB8 Fast mode plus */ | |
| 6556 #define SYSCFG_CFGR1_I2C_PB9_FMP ((uint32_t)0x00080000U) /*!< I2C PB9 Fast mode plus */ | |
| 6557 #define SYSCFG_CFGR1_I2C1_FMP ((uint32_t)0x00100000U) /*!< I2C1 Fast mode plus */ | |
| 6558 #define SYSCFG_CFGR1_I2C2_FMP ((uint32_t)0x00200000U) /*!< I2C2 Fast mode plus */ | |
| 6559 #define SYSCFG_CFGR1_I2C3_FMP ((uint32_t)0x00400000U) /*!< I2C3 Fast mode plus */ | |
| 6560 #define SYSCFG_CFGR1_FPU_IE_0 ((uint32_t)0x04000000U) /*!< Invalid operation Interrupt enable */ | |
| 6561 #define SYSCFG_CFGR1_FPU_IE_1 ((uint32_t)0x08000000U) /*!< Divide-by-zero Interrupt enable */ | |
| 6562 #define SYSCFG_CFGR1_FPU_IE_2 ((uint32_t)0x10000000U) /*!< Underflow Interrupt enable */ | |
| 6563 #define SYSCFG_CFGR1_FPU_IE_3 ((uint32_t)0x20000000U) /*!< Overflow Interrupt enable */ | |
| 6564 #define SYSCFG_CFGR1_FPU_IE_4 ((uint32_t)0x40000000U) /*!< Input denormal Interrupt enable */ | |
| 6565 #define SYSCFG_CFGR1_FPU_IE_5 ((uint32_t)0x80000000U) /*!< Inexact Interrupt enable (interrupt disabled at reset) */ | |
| 6566 | |
| 6567 /***************** Bit definition for SYSCFG_EXTICR1 register ***************/ | |
| 6568 #define SYSCFG_EXTICR1_EXTI0 ((uint32_t)0x00000007U) /*!<EXTI 0 configuration */ | |
| 6569 #define SYSCFG_EXTICR1_EXTI1 ((uint32_t)0x00000070U) /*!<EXTI 1 configuration */ | |
| 6570 #define SYSCFG_EXTICR1_EXTI2 ((uint32_t)0x00000700U) /*!<EXTI 2 configuration */ | |
| 6571 #define SYSCFG_EXTICR1_EXTI3 ((uint32_t)0x00007000U) /*!<EXTI 3 configuration */ | |
| 6572 /** | |
| 6573 * @brief EXTI0 configuration | |
| 6574 */ | |
| 6575 #define SYSCFG_EXTICR1_EXTI0_PA ((uint32_t)0x00000000U) /*!<PA[0] pin */ | |
| 6576 #define SYSCFG_EXTICR1_EXTI0_PB ((uint32_t)0x00000001U) /*!<PB[0] pin */ | |
| 6577 #define SYSCFG_EXTICR1_EXTI0_PC ((uint32_t)0x00000002U) /*!<PC[0] pin */ | |
| 6578 #define SYSCFG_EXTICR1_EXTI0_PD ((uint32_t)0x00000003U) /*!<PD[0] pin */ | |
| 6579 #define SYSCFG_EXTICR1_EXTI0_PE ((uint32_t)0x00000004U) /*!<PE[0] pin */ | |
| 6580 #define SYSCFG_EXTICR1_EXTI0_PH ((uint32_t)0x00000007U) /*!<PH[0] pin */ | |
| 6581 | |
| 6582 | |
| 6583 /** | |
| 6584 * @brief EXTI1 configuration | |
| 6585 */ | |
| 6586 #define SYSCFG_EXTICR1_EXTI1_PA ((uint32_t)0x00000000U) /*!<PA[1] pin */ | |
| 6587 #define SYSCFG_EXTICR1_EXTI1_PB ((uint32_t)0x00000010U) /*!<PB[1] pin */ | |
| 6588 #define SYSCFG_EXTICR1_EXTI1_PC ((uint32_t)0x00000020U) /*!<PC[1] pin */ | |
| 6589 #define SYSCFG_EXTICR1_EXTI1_PD ((uint32_t)0x00000030U) /*!<PD[1] pin */ | |
| 6590 #define SYSCFG_EXTICR1_EXTI1_PE ((uint32_t)0x00000040U) /*!<PE[1] pin */ | |
| 6591 #define SYSCFG_EXTICR1_EXTI1_PH ((uint32_t)0x00000070U) /*!<PH[1] pin */ | |
| 6592 | |
| 6593 /** | |
| 6594 * @brief EXTI2 configuration | |
| 6595 */ | |
| 6596 #define SYSCFG_EXTICR1_EXTI2_PA ((uint32_t)0x00000000U) /*!<PA[2] pin */ | |
| 6597 #define SYSCFG_EXTICR1_EXTI2_PB ((uint32_t)0x00000100U) /*!<PB[2] pin */ | |
| 6598 #define SYSCFG_EXTICR1_EXTI2_PC ((uint32_t)0x00000200U) /*!<PC[2] pin */ | |
| 6599 #define SYSCFG_EXTICR1_EXTI2_PD ((uint32_t)0x00000300U) /*!<PD[2] pin */ | |
| 6600 #define SYSCFG_EXTICR1_EXTI2_PE ((uint32_t)0x00000400U) /*!<PE[2] pin */ | |
| 6601 | |
| 6602 | |
| 6603 /** | |
| 6604 * @brief EXTI3 configuration | |
| 6605 */ | |
| 6606 #define SYSCFG_EXTICR1_EXTI3_PA ((uint32_t)0x00000000U) /*!<PA[3] pin */ | |
| 6607 #define SYSCFG_EXTICR1_EXTI3_PB ((uint32_t)0x00001000U) /*!<PB[3] pin */ | |
| 6608 #define SYSCFG_EXTICR1_EXTI3_PC ((uint32_t)0x00002000U) /*!<PC[3] pin */ | |
| 6609 #define SYSCFG_EXTICR1_EXTI3_PD ((uint32_t)0x00003000U) /*!<PD[3] pin */ | |
| 6610 #define SYSCFG_EXTICR1_EXTI3_PE ((uint32_t)0x00004000U) /*!<PE[3] pin */ | |
| 6611 #define SYSCFG_EXTICR1_EXTI3_PG ((uint32_t)0x00007000U) /*!<PH[3] pin */ | |
| 6612 | |
| 6613 | |
| 6614 /***************** Bit definition for SYSCFG_EXTICR2 register ***************/ | |
| 6615 #define SYSCFG_EXTICR2_EXTI4 ((uint32_t)0x00000007U) /*!<EXTI 4 configuration */ | |
| 6616 #define SYSCFG_EXTICR2_EXTI5 ((uint32_t)0x00000070U) /*!<EXTI 5 configuration */ | |
| 6617 #define SYSCFG_EXTICR2_EXTI6 ((uint32_t)0x00000700U) /*!<EXTI 6 configuration */ | |
| 6618 #define SYSCFG_EXTICR2_EXTI7 ((uint32_t)0x00007000U) /*!<EXTI 7 configuration */ | |
| 6619 /** | |
| 6620 * @brief EXTI4 configuration | |
| 6621 */ | |
| 6622 #define SYSCFG_EXTICR2_EXTI4_PA ((uint32_t)0x00000000U) /*!<PA[4] pin */ | |
| 6623 #define SYSCFG_EXTICR2_EXTI4_PB ((uint32_t)0x00000001U) /*!<PB[4] pin */ | |
| 6624 #define SYSCFG_EXTICR2_EXTI4_PC ((uint32_t)0x00000002U) /*!<PC[4] pin */ | |
| 6625 #define SYSCFG_EXTICR2_EXTI4_PD ((uint32_t)0x00000003U) /*!<PD[4] pin */ | |
| 6626 #define SYSCFG_EXTICR2_EXTI4_PE ((uint32_t)0x00000004U) /*!<PE[4] pin */ | |
| 6627 | |
| 6628 /** | |
| 6629 * @brief EXTI5 configuration | |
| 6630 */ | |
| 6631 #define SYSCFG_EXTICR2_EXTI5_PA ((uint32_t)0x00000000U) /*!<PA[5] pin */ | |
| 6632 #define SYSCFG_EXTICR2_EXTI5_PB ((uint32_t)0x00000010U) /*!<PB[5] pin */ | |
| 6633 #define SYSCFG_EXTICR2_EXTI5_PC ((uint32_t)0x00000020U) /*!<PC[5] pin */ | |
| 6634 #define SYSCFG_EXTICR2_EXTI5_PD ((uint32_t)0x00000030U) /*!<PD[5] pin */ | |
| 6635 #define SYSCFG_EXTICR2_EXTI5_PE ((uint32_t)0x00000040U) /*!<PE[5] pin */ | |
| 6636 | |
| 6637 /** | |
| 6638 * @brief EXTI6 configuration | |
| 6639 */ | |
| 6640 #define SYSCFG_EXTICR2_EXTI6_PA ((uint32_t)0x00000000U) /*!<PA[6] pin */ | |
| 6641 #define SYSCFG_EXTICR2_EXTI6_PB ((uint32_t)0x00000100U) /*!<PB[6] pin */ | |
| 6642 #define SYSCFG_EXTICR2_EXTI6_PC ((uint32_t)0x00000200U) /*!<PC[6] pin */ | |
| 6643 #define SYSCFG_EXTICR2_EXTI6_PD ((uint32_t)0x00000300U) /*!<PD[6] pin */ | |
| 6644 #define SYSCFG_EXTICR2_EXTI6_PE ((uint32_t)0x00000400U) /*!<PE[6] pin */ | |
| 6645 | |
| 6646 /** | |
| 6647 * @brief EXTI7 configuration | |
| 6648 */ | |
| 6649 #define SYSCFG_EXTICR2_EXTI7_PA ((uint32_t)0x00000000U) /*!<PA[7] pin */ | |
| 6650 #define SYSCFG_EXTICR2_EXTI7_PB ((uint32_t)0x00001000U) /*!<PB[7] pin */ | |
| 6651 #define SYSCFG_EXTICR2_EXTI7_PC ((uint32_t)0x00002000U) /*!<PC[7] pin */ | |
| 6652 #define SYSCFG_EXTICR2_EXTI7_PD ((uint32_t)0x00003000U) /*!<PD[7] pin */ | |
| 6653 #define SYSCFG_EXTICR2_EXTI7_PE ((uint32_t)0x00004000U) /*!<PE[7] pin */ | |
| 6654 | |
| 6655 | |
| 6656 /***************** Bit definition for SYSCFG_EXTICR3 register ***************/ | |
| 6657 #define SYSCFG_EXTICR3_EXTI8 ((uint32_t)0x00000007U) /*!<EXTI 8 configuration */ | |
| 6658 #define SYSCFG_EXTICR3_EXTI9 ((uint32_t)0x00000070U) /*!<EXTI 9 configuration */ | |
| 6659 #define SYSCFG_EXTICR3_EXTI10 ((uint32_t)0x00000700U) /*!<EXTI 10 configuration */ | |
| 6660 #define SYSCFG_EXTICR3_EXTI11 ((uint32_t)0x00007000U) /*!<EXTI 11 configuration */ | |
| 6661 | |
| 6662 /** | |
| 6663 * @brief EXTI8 configuration | |
| 6664 */ | |
| 6665 #define SYSCFG_EXTICR3_EXTI8_PA ((uint32_t)0x00000000U) /*!<PA[8] pin */ | |
| 6666 #define SYSCFG_EXTICR3_EXTI8_PB ((uint32_t)0x00000001U) /*!<PB[8] pin */ | |
| 6667 #define SYSCFG_EXTICR3_EXTI8_PC ((uint32_t)0x00000002U) /*!<PC[8] pin */ | |
| 6668 #define SYSCFG_EXTICR3_EXTI8_PD ((uint32_t)0x00000003U) /*!<PD[8] pin */ | |
| 6669 #define SYSCFG_EXTICR3_EXTI8_PE ((uint32_t)0x00000004U) /*!<PE[8] pin */ | |
| 6670 | |
| 6671 /** | |
| 6672 * @brief EXTI9 configuration | |
| 6673 */ | |
| 6674 #define SYSCFG_EXTICR3_EXTI9_PA ((uint32_t)0x00000000U) /*!<PA[9] pin */ | |
| 6675 #define SYSCFG_EXTICR3_EXTI9_PB ((uint32_t)0x00000010U) /*!<PB[9] pin */ | |
| 6676 #define SYSCFG_EXTICR3_EXTI9_PC ((uint32_t)0x00000020U) /*!<PC[9] pin */ | |
| 6677 #define SYSCFG_EXTICR3_EXTI9_PD ((uint32_t)0x00000030U) /*!<PD[9] pin */ | |
| 6678 #define SYSCFG_EXTICR3_EXTI9_PE ((uint32_t)0x00000040U) /*!<PE[9] pin */ | |
| 6679 | |
| 6680 /** | |
| 6681 * @brief EXTI10 configuration | |
| 6682 */ | |
| 6683 #define SYSCFG_EXTICR3_EXTI10_PA ((uint32_t)0x00000000U) /*!<PA[10] pin */ | |
| 6684 #define SYSCFG_EXTICR3_EXTI10_PB ((uint32_t)0x00000100U) /*!<PB[10] pin */ | |
| 6685 #define SYSCFG_EXTICR3_EXTI10_PC ((uint32_t)0x00000200U) /*!<PC[10] pin */ | |
| 6686 #define SYSCFG_EXTICR3_EXTI10_PD ((uint32_t)0x00000300U) /*!<PD[10] pin */ | |
| 6687 #define SYSCFG_EXTICR3_EXTI10_PE ((uint32_t)0x00000400U) /*!<PE[10] pin */ | |
| 6688 | |
| 6689 /** | |
| 6690 * @brief EXTI11 configuration | |
| 6691 */ | |
| 6692 #define SYSCFG_EXTICR3_EXTI11_PA ((uint32_t)0x00000000U) /*!<PA[11] pin */ | |
| 6693 #define SYSCFG_EXTICR3_EXTI11_PB ((uint32_t)0x00001000U) /*!<PB[11] pin */ | |
| 6694 #define SYSCFG_EXTICR3_EXTI11_PC ((uint32_t)0x00002000U) /*!<PC[11] pin */ | |
| 6695 #define SYSCFG_EXTICR3_EXTI11_PD ((uint32_t)0x00003000U) /*!<PD[11] pin */ | |
| 6696 #define SYSCFG_EXTICR3_EXTI11_PE ((uint32_t)0x00004000U) /*!<PE[11] pin */ | |
| 6697 | |
| 6698 /***************** Bit definition for SYSCFG_EXTICR4 register ***************/ | |
| 6699 #define SYSCFG_EXTICR4_EXTI12 ((uint32_t)0x00000007U) /*!<EXTI 12 configuration */ | |
| 6700 #define SYSCFG_EXTICR4_EXTI13 ((uint32_t)0x00000070U) /*!<EXTI 13 configuration */ | |
| 6701 #define SYSCFG_EXTICR4_EXTI14 ((uint32_t)0x00000700U) /*!<EXTI 14 configuration */ | |
| 6702 #define SYSCFG_EXTICR4_EXTI15 ((uint32_t)0x00007000U) /*!<EXTI 15 configuration */ | |
| 6703 /** | |
| 6704 * @brief EXTI12 configuration | |
| 6705 */ | |
| 6706 #define SYSCFG_EXTICR4_EXTI12_PA ((uint32_t)0x00000000U) /*!<PA[12] pin */ | |
| 6707 #define SYSCFG_EXTICR4_EXTI12_PB ((uint32_t)0x00000001U) /*!<PB[12] pin */ | |
| 6708 #define SYSCFG_EXTICR4_EXTI12_PC ((uint32_t)0x00000002U) /*!<PC[12] pin */ | |
| 6709 #define SYSCFG_EXTICR4_EXTI12_PD ((uint32_t)0x00000003U) /*!<PD[12] pin */ | |
| 6710 #define SYSCFG_EXTICR4_EXTI12_PE ((uint32_t)0x00000004U) /*!<PE[12] pin */ | |
| 6711 | |
| 6712 /** | |
| 6713 * @brief EXTI13 configuration | |
| 6714 */ | |
| 6715 #define SYSCFG_EXTICR4_EXTI13_PA ((uint32_t)0x00000000U) /*!<PA[13] pin */ | |
| 6716 #define SYSCFG_EXTICR4_EXTI13_PB ((uint32_t)0x00000010U) /*!<PB[13] pin */ | |
| 6717 #define SYSCFG_EXTICR4_EXTI13_PC ((uint32_t)0x00000020U) /*!<PC[13] pin */ | |
| 6718 #define SYSCFG_EXTICR4_EXTI13_PD ((uint32_t)0x00000030U) /*!<PD[13] pin */ | |
| 6719 #define SYSCFG_EXTICR4_EXTI13_PE ((uint32_t)0x00000040U) /*!<PE[13] pin */ | |
| 6720 | |
| 6721 /** | |
| 6722 * @brief EXTI14 configuration | |
| 6723 */ | |
| 6724 #define SYSCFG_EXTICR4_EXTI14_PA ((uint32_t)0x00000000U) /*!<PA[14] pin */ | |
| 6725 #define SYSCFG_EXTICR4_EXTI14_PB ((uint32_t)0x00000100U) /*!<PB[14] pin */ | |
| 6726 #define SYSCFG_EXTICR4_EXTI14_PC ((uint32_t)0x00000200U) /*!<PC[14] pin */ | |
| 6727 #define SYSCFG_EXTICR4_EXTI14_PD ((uint32_t)0x00000300U) /*!<PD[14] pin */ | |
| 6728 #define SYSCFG_EXTICR4_EXTI14_PE ((uint32_t)0x00000400U) /*!<PE[14] pin */ | |
| 6729 | |
| 6730 /** | |
| 6731 * @brief EXTI15 configuration | |
| 6732 */ | |
| 6733 #define SYSCFG_EXTICR4_EXTI15_PA ((uint32_t)0x00000000U) /*!<PA[15] pin */ | |
| 6734 #define SYSCFG_EXTICR4_EXTI15_PB ((uint32_t)0x00001000U) /*!<PB[15] pin */ | |
| 6735 #define SYSCFG_EXTICR4_EXTI15_PC ((uint32_t)0x00002000U) /*!<PC[15] pin */ | |
| 6736 #define SYSCFG_EXTICR4_EXTI15_PD ((uint32_t)0x00003000U) /*!<PD[15] pin */ | |
| 6737 #define SYSCFG_EXTICR4_EXTI15_PE ((uint32_t)0x00004000U) /*!<PE[15] pin */ | |
| 6738 | |
| 6739 /****************** Bit definition for SYSCFG_SCSR register ****************/ | |
| 6740 #define SYSCFG_SCSR_SRAM2ER ((uint32_t)0x00000001U) /*!< SRAM2 Erase Request */ | |
| 6741 #define SYSCFG_SCSR_SRAM2BSY ((uint32_t)0x00000002U) /*!< SRAM2 Erase Ongoing */ | |
| 6742 | |
| 6743 /****************** Bit definition for SYSCFG_CFGR2 register ****************/ | |
| 6744 #define SYSCFG_CFGR2_CLL ((uint32_t)0x00000001U) /*!< Core Lockup Lock */ | |
| 6745 #define SYSCFG_CFGR2_SPL ((uint32_t)0x00000002U) /*!< SRAM Parity Lock*/ | |
| 6746 #define SYSCFG_CFGR2_PVDL ((uint32_t)0x00000004U) /*!< PVD Lock */ | |
| 6747 #define SYSCFG_CFGR2_ECCL ((uint32_t)0x00000008U) /*!< ECC Lock*/ | |
| 6748 #define SYSCFG_CFGR2_SPF ((uint32_t)0x00000100U) /*!< SRAM Parity Flag */ | |
| 6749 | |
| 6750 /****************** Bit definition for SYSCFG_SWPR register ****************/ | |
| 6751 #define SYSCFG_SWPR_PAGE0 ((uint32_t)0x00000001U) /*!< SRAM2 Write protection page 0 */ | |
| 6752 #define SYSCFG_SWPR_PAGE1 ((uint32_t)0x00000002U) /*!< SRAM2 Write protection page 1 */ | |
| 6753 #define SYSCFG_SWPR_PAGE2 ((uint32_t)0x00000004U) /*!< SRAM2 Write protection page 2 */ | |
| 6754 #define SYSCFG_SWPR_PAGE3 ((uint32_t)0x00000008U) /*!< SRAM2 Write protection page 3 */ | |
| 6755 #define SYSCFG_SWPR_PAGE4 ((uint32_t)0x00000010U) /*!< SRAM2 Write protection page 4 */ | |
| 6756 #define SYSCFG_SWPR_PAGE5 ((uint32_t)0x00000020U) /*!< SRAM2 Write protection page 5 */ | |
| 6757 #define SYSCFG_SWPR_PAGE6 ((uint32_t)0x00000040U) /*!< SRAM2 Write protection page 6 */ | |
| 6758 #define SYSCFG_SWPR_PAGE7 ((uint32_t)0x00000080U) /*!< SRAM2 Write protection page 7 */ | |
| 6759 #define SYSCFG_SWPR_PAGE8 ((uint32_t)0x00000100U) /*!< SRAM2 Write protection page 8 */ | |
| 6760 #define SYSCFG_SWPR_PAGE9 ((uint32_t)0x00000200U) /*!< SRAM2 Write protection page 9 */ | |
| 6761 #define SYSCFG_SWPR_PAGE10 ((uint32_t)0x00000400U) /*!< SRAM2 Write protection page 10*/ | |
| 6762 #define SYSCFG_SWPR_PAGE11 ((uint32_t)0x00000800U) /*!< SRAM2 Write protection page 11*/ | |
| 6763 #define SYSCFG_SWPR_PAGE12 ((uint32_t)0x00001000U) /*!< SRAM2 Write protection page 12*/ | |
| 6764 #define SYSCFG_SWPR_PAGE13 ((uint32_t)0x00002000U) /*!< SRAM2 Write protection page 13*/ | |
| 6765 #define SYSCFG_SWPR_PAGE14 ((uint32_t)0x00004000U) /*!< SRAM2 Write protection page 14*/ | |
| 6766 #define SYSCFG_SWPR_PAGE15 ((uint32_t)0x00008000U) /*!< SRAM2 Write protection page 15*/ | |
| 6767 | |
| 6768 /****************** Bit definition for SYSCFG_SKR register ****************/ | |
| 6769 #define SYSCFG_SKR_KEY ((uint32_t)0x000000FFU) /*!< SRAM2 write protection key for software erase */ | |
| 6770 | |
| 6771 | |
| 6772 | |
| 6773 | |
| 6774 /******************************************************************************/ | |
| 6775 /* */ | |
| 6776 /* TIM */ | |
| 6777 /* */ | |
| 6778 /******************************************************************************/ | |
| 6779 /******************* Bit definition for TIM_CR1 register ********************/ | |
| 6780 #define TIM_CR1_CEN ((uint32_t)0x00000001U) /*!<Counter enable */ | |
| 6781 #define TIM_CR1_UDIS ((uint32_t)0x00000002U) /*!<Update disable */ | |
| 6782 #define TIM_CR1_URS ((uint32_t)0x00000004U) /*!<Update request source */ | |
| 6783 #define TIM_CR1_OPM ((uint32_t)0x00000008U) /*!<One pulse mode */ | |
| 6784 #define TIM_CR1_DIR ((uint32_t)0x00000010U) /*!<Direction */ | |
| 6785 | |
| 6786 #define TIM_CR1_CMS ((uint32_t)0x00000060U) /*!<CMS[1:0] bits (Center-aligned mode selection) */ | |
| 6787 #define TIM_CR1_CMS_0 ((uint32_t)0x00000020U) /*!<Bit 0 */ | |
| 6788 #define TIM_CR1_CMS_1 ((uint32_t)0x00000040U) /*!<Bit 1 */ | |
| 6789 | |
| 6790 #define TIM_CR1_ARPE ((uint32_t)0x00000080U) /*!<Auto-reload preload enable */ | |
| 6791 | |
| 6792 #define TIM_CR1_CKD ((uint32_t)0x00000300U) /*!<CKD[1:0] bits (clock division) */ | |
| 6793 #define TIM_CR1_CKD_0 ((uint32_t)0x00000100U) /*!<Bit 0 */ | |
| 6794 #define TIM_CR1_CKD_1 ((uint32_t)0x00000200U) /*!<Bit 1 */ | |
| 6795 | |
| 6796 #define TIM_CR1_UIFREMAP ((uint32_t)0x00000800U) /*!<Update interrupt flag remap */ | |
| 6797 | |
| 6798 /******************* Bit definition for TIM_CR2 register ********************/ | |
| 6799 #define TIM_CR2_CCPC ((uint32_t)0x00000001U) /*!<Capture/Compare Preloaded Control */ | |
| 6800 #define TIM_CR2_CCUS ((uint32_t)0x00000004U) /*!<Capture/Compare Control Update Selection */ | |
| 6801 #define TIM_CR2_CCDS ((uint32_t)0x00000008U) /*!<Capture/Compare DMA Selection */ | |
| 6802 | |
| 6803 #define TIM_CR2_MMS ((uint32_t)0x00000070U) /*!<MMS[2:0] bits (Master Mode Selection) */ | |
| 6804 #define TIM_CR2_MMS_0 ((uint32_t)0x00000010U) /*!<Bit 0 */ | |
| 6805 #define TIM_CR2_MMS_1 ((uint32_t)0x00000020U) /*!<Bit 1 */ | |
| 6806 #define TIM_CR2_MMS_2 ((uint32_t)0x00000040U) /*!<Bit 2 */ | |
| 6807 | |
| 6808 #define TIM_CR2_TI1S ((uint32_t)0x00000080U) /*!<TI1 Selection */ | |
| 6809 #define TIM_CR2_OIS1 ((uint32_t)0x00000100U) /*!<Output Idle state 1 (OC1 output) */ | |
| 6810 #define TIM_CR2_OIS1N ((uint32_t)0x00000200U) /*!<Output Idle state 1 (OC1N output) */ | |
| 6811 #define TIM_CR2_OIS2 ((uint32_t)0x00000400U) /*!<Output Idle state 2 (OC2 output) */ | |
| 6812 #define TIM_CR2_OIS2N ((uint32_t)0x00000800U) /*!<Output Idle state 2 (OC2N output) */ | |
| 6813 #define TIM_CR2_OIS3 ((uint32_t)0x00001000U) /*!<Output Idle state 3 (OC3 output) */ | |
| 6814 #define TIM_CR2_OIS3N ((uint32_t)0x00002000U) /*!<Output Idle state 3 (OC3N output) */ | |
| 6815 #define TIM_CR2_OIS4 ((uint32_t)0x00004000U) /*!<Output Idle state 4 (OC4 output) */ | |
| 6816 #define TIM_CR2_OIS5 ((uint32_t)0x00010000U) /*!<Output Idle state 5 (OC5 output) */ | |
| 6817 #define TIM_CR2_OIS6 ((uint32_t)0x00040000U) /*!<Output Idle state 6 (OC6 output) */ | |
| 6818 | |
| 6819 #define TIM_CR2_MMS2 ((uint32_t)0x00F00000U) /*!<MMS[2:0] bits (Master Mode Selection) */ | |
| 6820 #define TIM_CR2_MMS2_0 ((uint32_t)0x00100000U) /*!<Bit 0 */ | |
| 6821 #define TIM_CR2_MMS2_1 ((uint32_t)0x00200000U) /*!<Bit 1 */ | |
| 6822 #define TIM_CR2_MMS2_2 ((uint32_t)0x00400000U) /*!<Bit 2 */ | |
| 6823 #define TIM_CR2_MMS2_3 ((uint32_t)0x00800000U) /*!<Bit 2 */ | |
| 6824 | |
| 6825 /******************* Bit definition for TIM_SMCR register *******************/ | |
| 6826 #define TIM_SMCR_SMS ((uint32_t)0x00010007U) /*!<SMS[2:0] bits (Slave mode selection) */ | |
| 6827 #define TIM_SMCR_SMS_0 ((uint32_t)0x00000001U) /*!<Bit 0 */ | |
| 6828 #define TIM_SMCR_SMS_1 ((uint32_t)0x00000002U) /*!<Bit 1 */ | |
| 6829 #define TIM_SMCR_SMS_2 ((uint32_t)0x00000004U) /*!<Bit 2 */ | |
| 6830 #define TIM_SMCR_SMS_3 ((uint32_t)0x00010000U) /*!<Bit 3 */ | |
| 6831 | |
| 6832 #define TIM_SMCR_OCCS ((uint32_t)0x00000008U) /*!< OCREF clear selection */ | |
| 6833 | |
| 6834 #define TIM_SMCR_TS ((uint32_t)0x00000070U) /*!<TS[2:0] bits (Trigger selection) */ | |
| 6835 #define TIM_SMCR_TS_0 ((uint32_t)0x00000010U) /*!<Bit 0 */ | |
| 6836 #define TIM_SMCR_TS_1 ((uint32_t)0x00000020U) /*!<Bit 1 */ | |
| 6837 #define TIM_SMCR_TS_2 ((uint32_t)0x00000040U) /*!<Bit 2 */ | |
| 6838 | |
| 6839 #define TIM_SMCR_MSM ((uint32_t)0x00000080U) /*!<Master/slave mode */ | |
| 6840 | |
| 6841 #define TIM_SMCR_ETF ((uint32_t)0x00000F00U) /*!<ETF[3:0] bits (External trigger filter) */ | |
| 6842 #define TIM_SMCR_ETF_0 ((uint32_t)0x00000100U) /*!<Bit 0 */ | |
| 6843 #define TIM_SMCR_ETF_1 ((uint32_t)0x00000200U) /*!<Bit 1 */ | |
| 6844 #define TIM_SMCR_ETF_2 ((uint32_t)0x00000400U) /*!<Bit 2 */ | |
| 6845 #define TIM_SMCR_ETF_3 ((uint32_t)0x00000800U) /*!<Bit 3 */ | |
| 6846 | |
| 6847 #define TIM_SMCR_ETPS ((uint32_t)0x00003000U) /*!<ETPS[1:0] bits (External trigger prescaler) */ | |
| 6848 #define TIM_SMCR_ETPS_0 ((uint32_t)0x00001000U) /*!<Bit 0 */ | |
| 6849 #define TIM_SMCR_ETPS_1 ((uint32_t)0x00002000U) /*!<Bit 1 */ | |
| 6850 | |
| 6851 #define TIM_SMCR_ECE ((uint32_t)0x00004000U) /*!<External clock enable */ | |
| 6852 #define TIM_SMCR_ETP ((uint32_t)0x00008000U) /*!<External trigger polarity */ | |
| 6853 | |
| 6854 /******************* Bit definition for TIM_DIER register *******************/ | |
| 6855 #define TIM_DIER_UIE ((uint32_t)0x00000001U) /*!<Update interrupt enable */ | |
| 6856 #define TIM_DIER_CC1IE ((uint32_t)0x00000002U) /*!<Capture/Compare 1 interrupt enable */ | |
| 6857 #define TIM_DIER_CC2IE ((uint32_t)0x00000004U) /*!<Capture/Compare 2 interrupt enable */ | |
| 6858 #define TIM_DIER_CC3IE ((uint32_t)0x00000008U) /*!<Capture/Compare 3 interrupt enable */ | |
| 6859 #define TIM_DIER_CC4IE ((uint32_t)0x00000010U) /*!<Capture/Compare 4 interrupt enable */ | |
| 6860 #define TIM_DIER_COMIE ((uint32_t)0x00000020U) /*!<COM interrupt enable */ | |
| 6861 #define TIM_DIER_TIE ((uint32_t)0x00000040U) /*!<Trigger interrupt enable */ | |
| 6862 #define TIM_DIER_BIE ((uint32_t)0x00000080U) /*!<Break interrupt enable */ | |
| 6863 #define TIM_DIER_UDE ((uint32_t)0x00000100U) /*!<Update DMA request enable */ | |
| 6864 #define TIM_DIER_CC1DE ((uint32_t)0x00000200U) /*!<Capture/Compare 1 DMA request enable */ | |
| 6865 #define TIM_DIER_CC2DE ((uint32_t)0x00000400U) /*!<Capture/Compare 2 DMA request enable */ | |
| 6866 #define TIM_DIER_CC3DE ((uint32_t)0x00000800U) /*!<Capture/Compare 3 DMA request enable */ | |
| 6867 #define TIM_DIER_CC4DE ((uint32_t)0x00001000U) /*!<Capture/Compare 4 DMA request enable */ | |
| 6868 #define TIM_DIER_COMDE ((uint32_t)0x00002000U) /*!<COM DMA request enable */ | |
| 6869 #define TIM_DIER_TDE ((uint32_t)0x00004000U) /*!<Trigger DMA request enable */ | |
| 6870 | |
| 6871 /******************** Bit definition for TIM_SR register ********************/ | |
| 6872 #define TIM_SR_UIF ((uint32_t)0x00000001U) /*!<Update interrupt Flag */ | |
| 6873 #define TIM_SR_CC1IF ((uint32_t)0x00000002U) /*!<Capture/Compare 1 interrupt Flag */ | |
| 6874 #define TIM_SR_CC2IF ((uint32_t)0x00000004U) /*!<Capture/Compare 2 interrupt Flag */ | |
| 6875 #define TIM_SR_CC3IF ((uint32_t)0x00000008U) /*!<Capture/Compare 3 interrupt Flag */ | |
| 6876 #define TIM_SR_CC4IF ((uint32_t)0x00000010U) /*!<Capture/Compare 4 interrupt Flag */ | |
| 6877 #define TIM_SR_COMIF ((uint32_t)0x00000020U) /*!<COM interrupt Flag */ | |
| 6878 #define TIM_SR_TIF ((uint32_t)0x00000040U) /*!<Trigger interrupt Flag */ | |
| 6879 #define TIM_SR_BIF ((uint32_t)0x00000080U) /*!<Break interrupt Flag */ | |
| 6880 #define TIM_SR_B2IF ((uint32_t)0x00000100U) /*!<Break 2 interrupt Flag */ | |
| 6881 #define TIM_SR_CC1OF ((uint32_t)0x00000200U) /*!<Capture/Compare 1 Overcapture Flag */ | |
| 6882 #define TIM_SR_CC2OF ((uint32_t)0x00000400U) /*!<Capture/Compare 2 Overcapture Flag */ | |
| 6883 #define TIM_SR_CC3OF ((uint32_t)0x00000800U) /*!<Capture/Compare 3 Overcapture Flag */ | |
| 6884 #define TIM_SR_CC4OF ((uint32_t)0x00001000U) /*!<Capture/Compare 4 Overcapture Flag */ | |
| 6885 #define TIM_SR_SBIF ((uint32_t)0x00002000U) /*!<System Break interrupt Flag */ | |
| 6886 #define TIM_SR_CC5IF ((uint32_t)0x00010000U) /*!<Capture/Compare 5 interrupt Flag */ | |
| 6887 #define TIM_SR_CC6IF ((uint32_t)0x00020000U) /*!<Capture/Compare 6 interrupt Flag */ | |
| 6888 | |
| 6889 | |
| 6890 /******************* Bit definition for TIM_EGR register ********************/ | |
| 6891 #define TIM_EGR_UG ((uint32_t)0x00000001U) /*!<Update Generation */ | |
| 6892 #define TIM_EGR_CC1G ((uint32_t)0x00000002U) /*!<Capture/Compare 1 Generation */ | |
| 6893 #define TIM_EGR_CC2G ((uint32_t)0x00000004U) /*!<Capture/Compare 2 Generation */ | |
| 6894 #define TIM_EGR_CC3G ((uint32_t)0x00000008U) /*!<Capture/Compare 3 Generation */ | |
| 6895 #define TIM_EGR_CC4G ((uint32_t)0x00000010U) /*!<Capture/Compare 4 Generation */ | |
| 6896 #define TIM_EGR_COMG ((uint32_t)0x00000020U) /*!<Capture/Compare Control Update Generation */ | |
| 6897 #define TIM_EGR_TG ((uint32_t)0x00000040U) /*!<Trigger Generation */ | |
| 6898 #define TIM_EGR_BG ((uint32_t)0x00000080U) /*!<Break Generation */ | |
| 6899 #define TIM_EGR_B2G ((uint32_t)0x00000100U) /*!<Break 2 Generation */ | |
| 6900 | |
| 6901 | |
| 6902 /****************** Bit definition for TIM_CCMR1 register *******************/ | |
| 6903 #define TIM_CCMR1_CC1S ((uint32_t)0x00000003U) /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */ | |
| 6904 #define TIM_CCMR1_CC1S_0 ((uint32_t)0x00000001U) /*!<Bit 0 */ | |
| 6905 #define TIM_CCMR1_CC1S_1 ((uint32_t)0x00000002U) /*!<Bit 1 */ | |
| 6906 | |
| 6907 #define TIM_CCMR1_OC1FE ((uint32_t)0x00000004U) /*!<Output Compare 1 Fast enable */ | |
| 6908 #define TIM_CCMR1_OC1PE ((uint32_t)0x00000008U) /*!<Output Compare 1 Preload enable */ | |
| 6909 | |
| 6910 #define TIM_CCMR1_OC1M ((uint32_t)0x00010070U) /*!<OC1M[2:0] bits (Output Compare 1 Mode) */ | |
| 6911 #define TIM_CCMR1_OC1M_0 ((uint32_t)0x00000010U) /*!<Bit 0 */ | |
| 6912 #define TIM_CCMR1_OC1M_1 ((uint32_t)0x00000020U) /*!<Bit 1 */ | |
| 6913 #define TIM_CCMR1_OC1M_2 ((uint32_t)0x00000040U) /*!<Bit 2 */ | |
| 6914 #define TIM_CCMR1_OC1M_3 ((uint32_t)0x00010000U) /*!<Bit 3 */ | |
| 6915 | |
| 6916 #define TIM_CCMR1_OC1CE ((uint32_t)0x00000080U) /*!<Output Compare 1 Clear Enable */ | |
| 6917 | |
| 6918 #define TIM_CCMR1_CC2S ((uint32_t)0x00000300U) /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */ | |
| 6919 #define TIM_CCMR1_CC2S_0 ((uint32_t)0x00000100U) /*!<Bit 0 */ | |
| 6920 #define TIM_CCMR1_CC2S_1 ((uint32_t)0x00000200U) /*!<Bit 1 */ | |
| 6921 | |
| 6922 #define TIM_CCMR1_OC2FE ((uint32_t)0x00000400U) /*!<Output Compare 2 Fast enable */ | |
| 6923 #define TIM_CCMR1_OC2PE ((uint32_t)0x00000800U) /*!<Output Compare 2 Preload enable */ | |
| 6924 | |
| 6925 #define TIM_CCMR1_OC2M ((uint32_t)0x01007000U) /*!<OC2M[2:0] bits (Output Compare 2 Mode) */ | |
| 6926 #define TIM_CCMR1_OC2M_0 ((uint32_t)0x00001000U) /*!<Bit 0 */ | |
| 6927 #define TIM_CCMR1_OC2M_1 ((uint32_t)0x00002000U) /*!<Bit 1 */ | |
| 6928 #define TIM_CCMR1_OC2M_2 ((uint32_t)0x00004000U) /*!<Bit 2 */ | |
| 6929 #define TIM_CCMR1_OC2M_3 ((uint32_t)0x01000000U) /*!<Bit 3 */ | |
| 6930 | |
| 6931 #define TIM_CCMR1_OC2CE ((uint32_t)0x00008000U) /*!<Output Compare 2 Clear Enable */ | |
| 6932 | |
| 6933 /*----------------------------------------------------------------------------*/ | |
| 6934 #define TIM_CCMR1_IC1PSC ((uint32_t)0x0000000CU) /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */ | |
| 6935 #define TIM_CCMR1_IC1PSC_0 ((uint32_t)0x00000004U) /*!<Bit 0 */ | |
| 6936 #define TIM_CCMR1_IC1PSC_1 ((uint32_t)0x00000008U) /*!<Bit 1 */ | |
| 6937 | |
| 6938 #define TIM_CCMR1_IC1F ((uint32_t)0x000000F0U) /*!<IC1F[3:0] bits (Input Capture 1 Filter) */ | |
| 6939 #define TIM_CCMR1_IC1F_0 ((uint32_t)0x00000010U) /*!<Bit 0 */ | |
| 6940 #define TIM_CCMR1_IC1F_1 ((uint32_t)0x00000020U) /*!<Bit 1 */ | |
| 6941 #define TIM_CCMR1_IC1F_2 ((uint32_t)0x00000040U) /*!<Bit 2 */ | |
| 6942 #define TIM_CCMR1_IC1F_3 ((uint32_t)0x00000080U) /*!<Bit 3 */ | |
| 6943 | |
| 6944 #define TIM_CCMR1_IC2PSC ((uint32_t)0x00000C00U) /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */ | |
| 6945 #define TIM_CCMR1_IC2PSC_0 ((uint32_t)0x00000400U) /*!<Bit 0 */ | |
| 6946 #define TIM_CCMR1_IC2PSC_1 ((uint32_t)0x00000800U) /*!<Bit 1 */ | |
| 6947 | |
| 6948 #define TIM_CCMR1_IC2F ((uint32_t)0x0000F000U) /*!<IC2F[3:0] bits (Input Capture 2 Filter) */ | |
| 6949 #define TIM_CCMR1_IC2F_0 ((uint32_t)0x00001000U) /*!<Bit 0 */ | |
| 6950 #define TIM_CCMR1_IC2F_1 ((uint32_t)0x00002000U) /*!<Bit 1 */ | |
| 6951 #define TIM_CCMR1_IC2F_2 ((uint32_t)0x00004000U) /*!<Bit 2 */ | |
| 6952 #define TIM_CCMR1_IC2F_3 ((uint32_t)0x00008000U) /*!<Bit 3 */ | |
| 6953 | |
| 6954 /****************** Bit definition for TIM_CCMR2 register *******************/ | |
| 6955 #define TIM_CCMR2_CC3S ((uint32_t)0x00000003U) /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */ | |
| 6956 #define TIM_CCMR2_CC3S_0 ((uint32_t)0x00000001U) /*!<Bit 0 */ | |
| 6957 #define TIM_CCMR2_CC3S_1 ((uint32_t)0x00000002U) /*!<Bit 1 */ | |
| 6958 | |
| 6959 #define TIM_CCMR2_OC3FE ((uint32_t)0x00000004U) /*!<Output Compare 3 Fast enable */ | |
| 6960 #define TIM_CCMR2_OC3PE ((uint32_t)0x00000008U) /*!<Output Compare 3 Preload enable */ | |
| 6961 | |
| 6962 #define TIM_CCMR2_OC3M ((uint32_t)0x00010070U) /*!<OC3M[2:0] bits (Output Compare 3 Mode) */ | |
| 6963 #define TIM_CCMR2_OC3M_0 ((uint32_t)0x00000010U) /*!<Bit 0 */ | |
| 6964 #define TIM_CCMR2_OC3M_1 ((uint32_t)0x00000020U) /*!<Bit 1 */ | |
| 6965 #define TIM_CCMR2_OC3M_2 ((uint32_t)0x00000040U) /*!<Bit 2 */ | |
| 6966 #define TIM_CCMR2_OC3M_3 ((uint32_t)0x00010000U) /*!<Bit 3 */ | |
| 6967 | |
| 6968 #define TIM_CCMR2_OC3CE ((uint32_t)0x00000080U) /*!<Output Compare 3 Clear Enable */ | |
| 6969 | |
| 6970 #define TIM_CCMR2_CC4S ((uint32_t)0x00000300U) /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */ | |
| 6971 #define TIM_CCMR2_CC4S_0 ((uint32_t)0x00000100U) /*!<Bit 0 */ | |
| 6972 #define TIM_CCMR2_CC4S_1 ((uint32_t)0x00000200U) /*!<Bit 1 */ | |
| 6973 | |
| 6974 #define TIM_CCMR2_OC4FE ((uint32_t)0x00000400U) /*!<Output Compare 4 Fast enable */ | |
| 6975 #define TIM_CCMR2_OC4PE ((uint32_t)0x00000800U) /*!<Output Compare 4 Preload enable */ | |
| 6976 | |
| 6977 #define TIM_CCMR2_OC4M ((uint32_t)0x01007000U) /*!<OC4M[2:0] bits (Output Compare 4 Mode) */ | |
| 6978 #define TIM_CCMR2_OC4M_0 ((uint32_t)0x00001000U) /*!<Bit 0 */ | |
| 6979 #define TIM_CCMR2_OC4M_1 ((uint32_t)0x00002000U) /*!<Bit 1 */ | |
| 6980 #define TIM_CCMR2_OC4M_2 ((uint32_t)0x00004000U) /*!<Bit 2 */ | |
| 6981 #define TIM_CCMR2_OC4M_3 ((uint32_t)0x01000000U) /*!<Bit 3 */ | |
| 6982 | |
| 6983 #define TIM_CCMR2_OC4CE ((uint32_t)0x00008000U) /*!<Output Compare 4 Clear Enable */ | |
| 6984 | |
| 6985 /*----------------------------------------------------------------------------*/ | |
| 6986 #define TIM_CCMR2_IC3PSC ((uint32_t)0x0000000CU) /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */ | |
| 6987 #define TIM_CCMR2_IC3PSC_0 ((uint32_t)0x00000004U) /*!<Bit 0 */ | |
| 6988 #define TIM_CCMR2_IC3PSC_1 ((uint32_t)0x00000008U) /*!<Bit 1 */ | |
| 6989 | |
| 6990 #define TIM_CCMR2_IC3F ((uint32_t)0x000000F0U) /*!<IC3F[3:0] bits (Input Capture 3 Filter) */ | |
| 6991 #define TIM_CCMR2_IC3F_0 ((uint32_t)0x00000010U) /*!<Bit 0 */ | |
| 6992 #define TIM_CCMR2_IC3F_1 ((uint32_t)0x00000020U) /*!<Bit 1 */ | |
| 6993 #define TIM_CCMR2_IC3F_2 ((uint32_t)0x00000040U) /*!<Bit 2 */ | |
| 6994 #define TIM_CCMR2_IC3F_3 ((uint32_t)0x00000080U) /*!<Bit 3 */ | |
| 6995 | |
| 6996 #define TIM_CCMR2_IC4PSC ((uint32_t)0x00000C00U) /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */ | |
| 6997 #define TIM_CCMR2_IC4PSC_0 ((uint32_t)0x00000400U) /*!<Bit 0 */ | |
| 6998 #define TIM_CCMR2_IC4PSC_1 ((uint32_t)0x00000800U) /*!<Bit 1 */ | |
| 6999 | |
| 7000 #define TIM_CCMR2_IC4F ((uint32_t)0x0000F000U) /*!<IC4F[3:0] bits (Input Capture 4 Filter) */ | |
| 7001 #define TIM_CCMR2_IC4F_0 ((uint32_t)0x00001000U) /*!<Bit 0 */ | |
| 7002 #define TIM_CCMR2_IC4F_1 ((uint32_t)0x00002000U) /*!<Bit 1 */ | |
| 7003 #define TIM_CCMR2_IC4F_2 ((uint32_t)0x00004000U) /*!<Bit 2 */ | |
| 7004 #define TIM_CCMR2_IC4F_3 ((uint32_t)0x00008000U) /*!<Bit 3 */ | |
| 7005 | |
| 7006 /****************** Bit definition for TIM_CCMR3 register *******************/ | |
| 7007 #define TIM_CCMR3_OC5FE ((uint32_t)0x00000004U) /*!<Output Compare 5 Fast enable */ | |
| 7008 #define TIM_CCMR3_OC5PE ((uint32_t)0x00000008U) /*!<Output Compare 5 Preload enable */ | |
| 7009 | |
| 7010 #define TIM_CCMR3_OC5M ((uint32_t)0x00010070U) /*!<OC5M[3:0] bits (Output Compare 5 Mode) */ | |
| 7011 #define TIM_CCMR3_OC5M_0 ((uint32_t)0x00000010U) /*!<Bit 0 */ | |
| 7012 #define TIM_CCMR3_OC5M_1 ((uint32_t)0x00000020U) /*!<Bit 1 */ | |
| 7013 #define TIM_CCMR3_OC5M_2 ((uint32_t)0x00000040U) /*!<Bit 2 */ | |
| 7014 #define TIM_CCMR3_OC5M_3 ((uint32_t)0x00010000U) /*!<Bit 3 */ | |
| 7015 | |
| 7016 #define TIM_CCMR3_OC5CE ((uint32_t)0x00000080U) /*!<Output Compare 5 Clear Enable */ | |
| 7017 | |
| 7018 #define TIM_CCMR3_OC6FE ((uint32_t)0x00000400U) /*!<Output Compare 6 Fast enable */ | |
| 7019 #define TIM_CCMR3_OC6PE ((uint32_t)0x00000800U) /*!<Output Compare 6 Preload enable */ | |
| 7020 | |
| 7021 #define TIM_CCMR3_OC6M ((uint32_t)0x01007000U) /*!<OC6M[3:0] bits (Output Compare 6 Mode) */ | |
| 7022 #define TIM_CCMR3_OC6M_0 ((uint32_t)0x00001000U) /*!<Bit 0 */ | |
| 7023 #define TIM_CCMR3_OC6M_1 ((uint32_t)0x00002000U) /*!<Bit 1 */ | |
| 7024 #define TIM_CCMR3_OC6M_2 ((uint32_t)0x00004000U) /*!<Bit 2 */ | |
| 7025 #define TIM_CCMR3_OC6M_3 ((uint32_t)0x01000000U) /*!<Bit 3 */ | |
| 7026 | |
| 7027 #define TIM_CCMR3_OC6CE ((uint32_t)0x00008000U) /*!<Output Compare 6 Clear Enable */ | |
| 7028 | |
| 7029 /******************* Bit definition for TIM_CCER register *******************/ | |
| 7030 #define TIM_CCER_CC1E ((uint32_t)0x00000001U) /*!<Capture/Compare 1 output enable */ | |
| 7031 #define TIM_CCER_CC1P ((uint32_t)0x00000002U) /*!<Capture/Compare 1 output Polarity */ | |
| 7032 #define TIM_CCER_CC1NE ((uint32_t)0x00000004U) /*!<Capture/Compare 1 Complementary output enable */ | |
| 7033 #define TIM_CCER_CC1NP ((uint32_t)0x00000008U) /*!<Capture/Compare 1 Complementary output Polarity */ | |
| 7034 #define TIM_CCER_CC2E ((uint32_t)0x00000010U) /*!<Capture/Compare 2 output enable */ | |
| 7035 #define TIM_CCER_CC2P ((uint32_t)0x00000020U) /*!<Capture/Compare 2 output Polarity */ | |
| 7036 #define TIM_CCER_CC2NE ((uint32_t)0x00000040U) /*!<Capture/Compare 2 Complementary output enable */ | |
| 7037 #define TIM_CCER_CC2NP ((uint32_t)0x00000080U) /*!<Capture/Compare 2 Complementary output Polarity */ | |
| 7038 #define TIM_CCER_CC3E ((uint32_t)0x00000100U) /*!<Capture/Compare 3 output enable */ | |
| 7039 #define TIM_CCER_CC3P ((uint32_t)0x00000200U) /*!<Capture/Compare 3 output Polarity */ | |
| 7040 #define TIM_CCER_CC3NE ((uint32_t)0x00000400U) /*!<Capture/Compare 3 Complementary output enable */ | |
| 7041 #define TIM_CCER_CC3NP ((uint32_t)0x00000800U) /*!<Capture/Compare 3 Complementary output Polarity */ | |
| 7042 #define TIM_CCER_CC4E ((uint32_t)0x00001000U) /*!<Capture/Compare 4 output enable */ | |
| 7043 #define TIM_CCER_CC4P ((uint32_t)0x00002000U) /*!<Capture/Compare 4 output Polarity */ | |
| 7044 #define TIM_CCER_CC4NP ((uint32_t)0x00008000U) /*!<Capture/Compare 4 Complementary output Polarity */ | |
| 7045 #define TIM_CCER_CC5E ((uint32_t)0x00010000U) /*!<Capture/Compare 5 output enable */ | |
| 7046 #define TIM_CCER_CC5P ((uint32_t)0x00020000U) /*!<Capture/Compare 5 output Polarity */ | |
| 7047 #define TIM_CCER_CC6E ((uint32_t)0x00100000U) /*!<Capture/Compare 6 output enable */ | |
| 7048 #define TIM_CCER_CC6P ((uint32_t)0x00200000U) /*!<Capture/Compare 6 output Polarity */ | |
| 7049 | |
| 7050 /******************* Bit definition for TIM_CNT register ********************/ | |
| 7051 #define TIM_CNT_CNT ((uint32_t)0xFFFFFFFFU) /*!<Counter Value */ | |
| 7052 #define TIM_CNT_UIFCPY ((uint32_t)0x80000000U) /*!<Update interrupt flag copy (if UIFREMAP=1) */ | |
| 7053 | |
| 7054 /******************* Bit definition for TIM_PSC register ********************/ | |
| 7055 #define TIM_PSC_PSC ((uint32_t)0x0000FFFFU) /*!<Prescaler Value */ | |
| 7056 | |
| 7057 /******************* Bit definition for TIM_ARR register ********************/ | |
| 7058 #define TIM_ARR_ARR ((uint32_t)0xFFFFFFFFU) /*!<Actual auto-reload Value */ | |
| 7059 | |
| 7060 /******************* Bit definition for TIM_RCR register ********************/ | |
| 7061 #define TIM_RCR_REP ((uint32_t)0x0000FFFFU) /*!<Repetition Counter Value */ | |
| 7062 | |
| 7063 /******************* Bit definition for TIM_CCR1 register *******************/ | |
| 7064 #define TIM_CCR1_CCR1 ((uint32_t)0x0000FFFFU) /*!<Capture/Compare 1 Value */ | |
| 7065 | |
| 7066 /******************* Bit definition for TIM_CCR2 register *******************/ | |
| 7067 #define TIM_CCR2_CCR2 ((uint32_t)0x0000FFFFU) /*!<Capture/Compare 2 Value */ | |
| 7068 | |
| 7069 /******************* Bit definition for TIM_CCR3 register *******************/ | |
| 7070 #define TIM_CCR3_CCR3 ((uint32_t)0x0000FFFFU) /*!<Capture/Compare 3 Value */ | |
| 7071 | |
| 7072 /******************* Bit definition for TIM_CCR4 register *******************/ | |
| 7073 #define TIM_CCR4_CCR4 ((uint32_t)0x0000FFFFU) /*!<Capture/Compare 4 Value */ | |
| 7074 | |
| 7075 /******************* Bit definition for TIM_CCR5 register *******************/ | |
| 7076 #define TIM_CCR5_CCR5 ((uint32_t)0xFFFFFFFFU) /*!<Capture/Compare 5 Value */ | |
| 7077 #define TIM_CCR5_GC5C1 ((uint32_t)0x20000000U) /*!<Group Channel 5 and Channel 1 */ | |
| 7078 #define TIM_CCR5_GC5C2 ((uint32_t)0x40000000U) /*!<Group Channel 5 and Channel 2 */ | |
| 7079 #define TIM_CCR5_GC5C3 ((uint32_t)0x80000000U) /*!<Group Channel 5 and Channel 3 */ | |
| 7080 | |
| 7081 /******************* Bit definition for TIM_CCR6 register *******************/ | |
| 7082 #define TIM_CCR6_CCR6 ((uint32_t)0x0000FFFFU) /*!<Capture/Compare 6 Value */ | |
| 7083 | |
| 7084 /******************* Bit definition for TIM_BDTR register *******************/ | |
| 7085 #define TIM_BDTR_DTG ((uint32_t)0x000000FFU) /*!<DTG[0:7] bits (Dead-Time Generator set-up) */ | |
| 7086 #define TIM_BDTR_DTG_0 ((uint32_t)0x00000001U) /*!<Bit 0 */ | |
| 7087 #define TIM_BDTR_DTG_1 ((uint32_t)0x00000002U) /*!<Bit 1 */ | |
| 7088 #define TIM_BDTR_DTG_2 ((uint32_t)0x00000004U) /*!<Bit 2 */ | |
| 7089 #define TIM_BDTR_DTG_3 ((uint32_t)0x00000008U) /*!<Bit 3 */ | |
| 7090 #define TIM_BDTR_DTG_4 ((uint32_t)0x00000010U) /*!<Bit 4 */ | |
| 7091 #define TIM_BDTR_DTG_5 ((uint32_t)0x00000020U) /*!<Bit 5 */ | |
| 7092 #define TIM_BDTR_DTG_6 ((uint32_t)0x00000040U) /*!<Bit 6 */ | |
| 7093 #define TIM_BDTR_DTG_7 ((uint32_t)0x00000080U) /*!<Bit 7 */ | |
| 7094 | |
| 7095 #define TIM_BDTR_LOCK ((uint32_t)0x00000300U) /*!<LOCK[1:0] bits (Lock Configuration) */ | |
| 7096 #define TIM_BDTR_LOCK_0 ((uint32_t)0x00000100U) /*!<Bit 0 */ | |
| 7097 #define TIM_BDTR_LOCK_1 ((uint32_t)0x00000200U) /*!<Bit 1 */ | |
| 7098 | |
| 7099 #define TIM_BDTR_OSSI ((uint32_t)0x00000400U) /*!<Off-State Selection for Idle mode */ | |
| 7100 #define TIM_BDTR_OSSR ((uint32_t)0x00000800U) /*!<Off-State Selection for Run mode */ | |
| 7101 #define TIM_BDTR_BKE ((uint32_t)0x00001000U) /*!<Break enable for Break 1 */ | |
| 7102 #define TIM_BDTR_BKP ((uint32_t)0x00002000U) /*!<Break Polarity for Break 1 */ | |
| 7103 #define TIM_BDTR_AOE ((uint32_t)0x00004000U) /*!<Automatic Output enable */ | |
| 7104 #define TIM_BDTR_MOE ((uint32_t)0x00008000U) /*!<Main Output enable */ | |
| 7105 | |
| 7106 #define TIM_BDTR_BKF ((uint32_t)0x000F0000U) /*!<Break Filter for Break 1 */ | |
| 7107 #define TIM_BDTR_BK2F ((uint32_t)0x00F00000U) /*!<Break Filter for Break 2 */ | |
| 7108 | |
| 7109 #define TIM_BDTR_BK2E ((uint32_t)0x01000000U) /*!<Break enable for Break 2 */ | |
| 7110 #define TIM_BDTR_BK2P ((uint32_t)0x02000000U) /*!<Break Polarity for Break 2 */ | |
| 7111 | |
| 7112 /******************* Bit definition for TIM_DCR register ********************/ | |
| 7113 #define TIM_DCR_DBA ((uint32_t)0x0000001FU) /*!<DBA[4:0] bits (DMA Base Address) */ | |
| 7114 #define TIM_DCR_DBA_0 ((uint32_t)0x00000001U) /*!<Bit 0 */ | |
| 7115 #define TIM_DCR_DBA_1 ((uint32_t)0x00000002U) /*!<Bit 1 */ | |
| 7116 #define TIM_DCR_DBA_2 ((uint32_t)0x00000004U) /*!<Bit 2 */ | |
| 7117 #define TIM_DCR_DBA_3 ((uint32_t)0x00000008U) /*!<Bit 3 */ | |
| 7118 #define TIM_DCR_DBA_4 ((uint32_t)0x00000010U) /*!<Bit 4 */ | |
| 7119 | |
| 7120 #define TIM_DCR_DBL ((uint32_t)0x00001F00U) /*!<DBL[4:0] bits (DMA Burst Length) */ | |
| 7121 #define TIM_DCR_DBL_0 ((uint32_t)0x00000100U) /*!<Bit 0 */ | |
| 7122 #define TIM_DCR_DBL_1 ((uint32_t)0x00000200U) /*!<Bit 1 */ | |
| 7123 #define TIM_DCR_DBL_2 ((uint32_t)0x00000400U) /*!<Bit 2 */ | |
| 7124 #define TIM_DCR_DBL_3 ((uint32_t)0x00000800U) /*!<Bit 3 */ | |
| 7125 #define TIM_DCR_DBL_4 ((uint32_t)0x00001000U) /*!<Bit 4 */ | |
| 7126 | |
| 7127 /******************* Bit definition for TIM_DMAR register *******************/ | |
| 7128 #define TIM_DMAR_DMAB ((uint32_t)0x0000FFFFU) /*!<DMA register for burst accesses */ | |
| 7129 | |
| 7130 /******************* Bit definition for TIM1_OR1 register *******************/ | |
| 7131 #define TIM1_OR1_ETR_ADC1_RMP ((uint32_t)0x00000003U) /*!<ETR_ADC1_RMP[1:0] bits (TIM1 ETR remap on ADC1) */ | |
| 7132 #define TIM1_OR1_ETR_ADC1_RMP_0 ((uint32_t)0x00000001U) /*!<Bit 0 */ | |
| 7133 #define TIM1_OR1_ETR_ADC1_RMP_1 ((uint32_t)0x00000002U) /*!<Bit 1 */ | |
| 7134 | |
| 7135 #define TIM1_OR1_TI1_RMP ((uint32_t)0x00000010U) /*!<TIM1 Input Capture 1 remap */ | |
| 7136 | |
| 7137 /******************* Bit definition for TIM1_OR2 register *******************/ | |
| 7138 #define TIM1_OR2_BKINE ((uint32_t)0x00000001U) /*!<BRK BKIN input enable */ | |
| 7139 #define TIM1_OR2_BKCMP1E ((uint32_t)0x00000002U) /*!<BRK COMP1 enable */ | |
| 7140 #define TIM1_OR2_BKCMP2E ((uint32_t)0x00000004U) /*!<BRK COMP2 enable */ | |
| 7141 #define TIM1_OR2_BKINP ((uint32_t)0x00000200U) /*!<BRK BKIN input polarity */ | |
| 7142 #define TIM1_OR2_BKCMP1P ((uint32_t)0x00000400U) /*!<BRK COMP1 input polarity */ | |
| 7143 #define TIM1_OR2_BKCMP2P ((uint32_t)0x00000800U) /*!<BRK COMP2 input polarity */ | |
| 7144 | |
| 7145 #define TIM1_OR2_ETRSEL ((uint32_t)0x0001C000U) /*!<ETRSEL[2:0] bits (TIM1 ETR source selection) */ | |
| 7146 #define TIM1_OR2_ETRSEL_0 ((uint32_t)0x00004000U) /*!<Bit 0 */ | |
| 7147 #define TIM1_OR2_ETRSEL_1 ((uint32_t)0x00008000U) /*!<Bit 1 */ | |
| 7148 #define TIM1_OR2_ETRSEL_2 ((uint32_t)0x00010000U) /*!<Bit 2 */ | |
| 7149 | |
| 7150 /******************* Bit definition for TIM1_OR3 register *******************/ | |
| 7151 #define TIM1_OR3_BK2INE ((uint32_t)0x00000001U) /*!<BRK2 BKIN2 input enable */ | |
| 7152 #define TIM1_OR3_BK2CMP1E ((uint32_t)0x00000002U) /*!<BRK2 COMP1 enable */ | |
| 7153 #define TIM1_OR3_BK2CMP2E ((uint32_t)0x00000004U) /*!<BRK2 COMP2 enable */ | |
| 7154 #define TIM1_OR3_BK2INP ((uint32_t)0x00000200U) /*!<BRK2 BKIN2 input polarity */ | |
| 7155 #define TIM1_OR3_BK2CMP1P ((uint32_t)0x00000400U) /*!<BRK2 COMP1 input polarity */ | |
| 7156 #define TIM1_OR3_BK2CMP2P ((uint32_t)0x00000800U) /*!<BRK2 COMP2 input polarity */ | |
| 7157 | |
| 7158 | |
| 7159 /******************* Bit definition for TIM2_OR1 register *******************/ | |
| 7160 #define TIM2_OR1_ITR1_RMP ((uint32_t)0x00000001U) /*!<TIM2 Internal trigger 1 remap */ | |
| 7161 #define TIM2_OR1_ETR1_RMP ((uint32_t)0x00000002U) /*!<TIM2 External trigger 1 remap */ | |
| 7162 | |
| 7163 #define TIM2_OR1_TI4_RMP ((uint32_t)0x0000000CU) /*!<TI4_RMP[1:0] bits (TIM2 Input Capture 4 remap) */ | |
| 7164 #define TIM2_OR1_TI4_RMP_0 ((uint32_t)0x00000004U) /*!<Bit 0 */ | |
| 7165 #define TIM2_OR1_TI4_RMP_1 ((uint32_t)0x00000008U) /*!<Bit 1 */ | |
| 7166 | |
| 7167 /******************* Bit definition for TIM2_OR2 register *******************/ | |
| 7168 #define TIM2_OR2_ETRSEL ((uint32_t)0x0001C000U) /*!<ETRSEL[2:0] bits (TIM2 ETR source selection) */ | |
| 7169 #define TIM2_OR2_ETRSEL_0 ((uint32_t)0x00004000U) /*!<Bit 0 */ | |
| 7170 #define TIM2_OR2_ETRSEL_1 ((uint32_t)0x00008000U) /*!<Bit 1 */ | |
| 7171 #define TIM2_OR2_ETRSEL_2 ((uint32_t)0x00010000U) /*!<Bit 2 */ | |
| 7172 | |
| 7173 | |
| 7174 /******************* Bit definition for TIM15_OR1 register ******************/ | |
| 7175 #define TIM15_OR1_TI1_RMP ((uint32_t)0x00000001U) /*!<TIM15 Input Capture 1 remap */ | |
| 7176 | |
| 7177 #define TIM15_OR1_ENCODER_MODE ((uint32_t)0x00000006U) /*!<ENCODER_MODE[1:0] bits (TIM15 Encoder mode) */ | |
| 7178 #define TIM15_OR1_ENCODER_MODE_0 ((uint32_t)0x00000002U) /*!<Bit 0 */ | |
| 7179 #define TIM15_OR1_ENCODER_MODE_1 ((uint32_t)0x00000004U) /*!<Bit 1 */ | |
| 7180 | |
| 7181 /******************* Bit definition for TIM15_OR2 register ******************/ | |
| 7182 #define TIM15_OR2_BKINE ((uint32_t)0x00000001U) /*!<BRK BKIN input enable */ | |
| 7183 #define TIM15_OR2_BKCMP1E ((uint32_t)0x00000002U) /*!<BRK COMP1 enable */ | |
| 7184 #define TIM15_OR2_BKCMP2E ((uint32_t)0x00000004U) /*!<BRK COMP2 enable */ | |
| 7185 #define TIM15_OR2_BKINP ((uint32_t)0x00000200U) /*!<BRK BKIN input polarity */ | |
| 7186 #define TIM15_OR2_BKCMP1P ((uint32_t)0x00000400U) /*!<BRK COMP1 input polarity */ | |
| 7187 #define TIM15_OR2_BKCMP2P ((uint32_t)0x00000800U) /*!<BRK COMP2 input polarity */ | |
| 7188 | |
| 7189 /******************* Bit definition for TIM16_OR1 register ******************/ | |
| 7190 #define TIM16_OR1_TI1_RMP ((uint32_t)0x00000007U) /*!<TI1_RMP[2:0] bits (TIM16 Input Capture 1 remap) */ | |
| 7191 #define TIM16_OR1_TI1_RMP_0 ((uint32_t)0x00000001U) /*!<Bit 0 */ | |
| 7192 #define TIM16_OR1_TI1_RMP_1 ((uint32_t)0x00000002U) /*!<Bit 1 */ | |
| 7193 #define TIM16_OR1_TI1_RMP_2 ((uint32_t)0x00000004U) /*!<Bit 2 */ | |
| 7194 | |
| 7195 /******************* Bit definition for TIM16_OR2 register ******************/ | |
| 7196 #define TIM16_OR2_BKINE ((uint32_t)0x00000001U) /*!<BRK BKIN input enable */ | |
| 7197 #define TIM16_OR2_BKCMP1E ((uint32_t)0x00000002U) /*!<BRK COMP1 enable */ | |
| 7198 #define TIM16_OR2_BKCMP2E ((uint32_t)0x00000004U) /*!<BRK COMP2 enable */ | |
| 7199 #define TIM16_OR2_BKINP ((uint32_t)0x00000200U) /*!<BRK BKIN input polarity */ | |
| 7200 #define TIM16_OR2_BKCMP1P ((uint32_t)0x00000400U) /*!<BRK COMP1 input polarity */ | |
| 7201 #define TIM16_OR2_BKCMP2P ((uint32_t)0x00000800U) /*!<BRK COMP2 input polarity */ | |
| 7202 | |
| 7203 | |
| 7204 /******************************************************************************/ | |
| 7205 /* */ | |
| 7206 /* Low Power Timer (LPTTIM) */ | |
| 7207 /* */ | |
| 7208 /******************************************************************************/ | |
| 7209 /****************** Bit definition for LPTIM_ISR register *******************/ | |
| 7210 #define LPTIM_ISR_CMPM ((uint32_t)0x00000001U) /*!< Compare match */ | |
| 7211 #define LPTIM_ISR_ARRM ((uint32_t)0x00000002U) /*!< Autoreload match */ | |
| 7212 #define LPTIM_ISR_EXTTRIG ((uint32_t)0x00000004U) /*!< External trigger edge event */ | |
| 7213 #define LPTIM_ISR_CMPOK ((uint32_t)0x00000008U) /*!< Compare register update OK */ | |
| 7214 #define LPTIM_ISR_ARROK ((uint32_t)0x00000010U) /*!< Autoreload register update OK */ | |
| 7215 #define LPTIM_ISR_UP ((uint32_t)0x00000020U) /*!< Counter direction change down to up */ | |
| 7216 #define LPTIM_ISR_DOWN ((uint32_t)0x00000040U) /*!< Counter direction change up to down */ | |
| 7217 | |
| 7218 /****************** Bit definition for LPTIM_ICR register *******************/ | |
| 7219 #define LPTIM_ICR_CMPMCF ((uint32_t)0x00000001U) /*!< Compare match Clear Flag */ | |
| 7220 #define LPTIM_ICR_ARRMCF ((uint32_t)0x00000002U) /*!< Autoreload match Clear Flag */ | |
| 7221 #define LPTIM_ICR_EXTTRIGCF ((uint32_t)0x00000004U) /*!< External trigger edge event Clear Flag */ | |
| 7222 #define LPTIM_ICR_CMPOKCF ((uint32_t)0x00000008U) /*!< Compare register update OK Clear Flag */ | |
| 7223 #define LPTIM_ICR_ARROKCF ((uint32_t)0x00000010U) /*!< Autoreload register update OK Clear Flag */ | |
| 7224 #define LPTIM_ICR_UPCF ((uint32_t)0x00000020U) /*!< Counter direction change down to up Clear Flag */ | |
| 7225 #define LPTIM_ICR_DOWNCF ((uint32_t)0x00000040U) /*!< Counter direction change up to down Clear Flag */ | |
| 7226 | |
| 7227 /****************** Bit definition for LPTIM_IER register ********************/ | |
| 7228 #define LPTIM_IER_CMPMIE ((uint32_t)0x00000001U) /*!< Compare match Interrupt Enable */ | |
| 7229 #define LPTIM_IER_ARRMIE ((uint32_t)0x00000002U) /*!< Autoreload match Interrupt Enable */ | |
| 7230 #define LPTIM_IER_EXTTRIGIE ((uint32_t)0x00000004U) /*!< External trigger edge event Interrupt Enable */ | |
| 7231 #define LPTIM_IER_CMPOKIE ((uint32_t)0x00000008U) /*!< Compare register update OK Interrupt Enable */ | |
| 7232 #define LPTIM_IER_ARROKIE ((uint32_t)0x00000010U) /*!< Autoreload register update OK Interrupt Enable */ | |
| 7233 #define LPTIM_IER_UPIE ((uint32_t)0x00000020U) /*!< Counter direction change down to up Interrupt Enable */ | |
| 7234 #define LPTIM_IER_DOWNIE ((uint32_t)0x00000040U) /*!< Counter direction change up to down Interrupt Enable */ | |
| 7235 | |
| 7236 /****************** Bit definition for LPTIM_CFGR register *******************/ | |
| 7237 #define LPTIM_CFGR_CKSEL ((uint32_t)0x00000001U) /*!< Clock selector */ | |
| 7238 | |
| 7239 #define LPTIM_CFGR_CKPOL ((uint32_t)0x00000006U) /*!< CKPOL[1:0] bits (Clock polarity) */ | |
| 7240 #define LPTIM_CFGR_CKPOL_0 ((uint32_t)0x00000002U) /*!< Bit 0 */ | |
| 7241 #define LPTIM_CFGR_CKPOL_1 ((uint32_t)0x00000004U) /*!< Bit 1 */ | |
| 7242 | |
| 7243 #define LPTIM_CFGR_CKFLT ((uint32_t)0x00000018U) /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */ | |
| 7244 #define LPTIM_CFGR_CKFLT_0 ((uint32_t)0x00000008U) /*!< Bit 0 */ | |
| 7245 #define LPTIM_CFGR_CKFLT_1 ((uint32_t)0x00000010U) /*!< Bit 1 */ | |
| 7246 | |
| 7247 #define LPTIM_CFGR_TRGFLT ((uint32_t)0x000000C0U) /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */ | |
| 7248 #define LPTIM_CFGR_TRGFLT_0 ((uint32_t)0x00000040U) /*!< Bit 0 */ | |
| 7249 #define LPTIM_CFGR_TRGFLT_1 ((uint32_t)0x00000080U) /*!< Bit 1 */ | |
| 7250 | |
| 7251 #define LPTIM_CFGR_PRESC ((uint32_t)0x00000E00U) /*!< PRESC[2:0] bits (Clock prescaler) */ | |
| 7252 #define LPTIM_CFGR_PRESC_0 ((uint32_t)0x00000200U) /*!< Bit 0 */ | |
| 7253 #define LPTIM_CFGR_PRESC_1 ((uint32_t)0x00000400U) /*!< Bit 1 */ | |
| 7254 #define LPTIM_CFGR_PRESC_2 ((uint32_t)0x00000800U) /*!< Bit 2 */ | |
| 7255 | |
| 7256 #define LPTIM_CFGR_TRIGSEL ((uint32_t)0x0000E000U) /*!< TRIGSEL[2:0]] bits (Trigger selector) */ | |
| 7257 #define LPTIM_CFGR_TRIGSEL_0 ((uint32_t)0x00002000U) /*!< Bit 0 */ | |
| 7258 #define LPTIM_CFGR_TRIGSEL_1 ((uint32_t)0x00004000U) /*!< Bit 1 */ | |
| 7259 #define LPTIM_CFGR_TRIGSEL_2 ((uint32_t)0x00008000U) /*!< Bit 2 */ | |
| 7260 | |
| 7261 #define LPTIM_CFGR_TRIGEN ((uint32_t)0x00060000U) /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */ | |
| 7262 #define LPTIM_CFGR_TRIGEN_0 ((uint32_t)0x00020000U) /*!< Bit 0 */ | |
| 7263 #define LPTIM_CFGR_TRIGEN_1 ((uint32_t)0x00040000U) /*!< Bit 1 */ | |
| 7264 | |
| 7265 #define LPTIM_CFGR_TIMOUT ((uint32_t)0x00080000U) /*!< Timout enable */ | |
| 7266 #define LPTIM_CFGR_WAVE ((uint32_t)0x00100000U) /*!< Waveform shape */ | |
| 7267 #define LPTIM_CFGR_WAVPOL ((uint32_t)0x00200000U) /*!< Waveform shape polarity */ | |
| 7268 #define LPTIM_CFGR_PRELOAD ((uint32_t)0x00400000U) /*!< Reg update mode */ | |
| 7269 #define LPTIM_CFGR_COUNTMODE ((uint32_t)0x00800000U) /*!< Counter mode enable */ | |
| 7270 #define LPTIM_CFGR_ENC ((uint32_t)0x01000000U) /*!< Encoder mode enable */ | |
| 7271 | |
| 7272 /****************** Bit definition for LPTIM_CR register ********************/ | |
| 7273 #define LPTIM_CR_ENABLE ((uint32_t)0x00000001U) /*!< LPTIMer enable */ | |
| 7274 #define LPTIM_CR_SNGSTRT ((uint32_t)0x00000002U) /*!< Timer start in single mode */ | |
| 7275 #define LPTIM_CR_CNTSTRT ((uint32_t)0x00000004U) /*!< Timer start in continuous mode */ | |
| 7276 | |
| 7277 /****************** Bit definition for LPTIM_CMP register *******************/ | |
| 7278 #define LPTIM_CMP_CMP ((uint32_t)0x0000FFFFU) /*!< Compare register */ | |
| 7279 | |
| 7280 /****************** Bit definition for LPTIM_ARR register *******************/ | |
| 7281 #define LPTIM_ARR_ARR ((uint32_t)0x0000FFFFU) /*!< Auto reload register */ | |
| 7282 | |
| 7283 /****************** Bit definition for LPTIM_CNT register *******************/ | |
| 7284 #define LPTIM_CNT_CNT ((uint32_t)0x0000FFFFU) /*!< Counter register */ | |
| 7285 | |
| 7286 /****************** Bit definition for LPTIM_OR register *******************/ | |
| 7287 #define LPTIM_OR_OR ((uint32_t)0x00000003U) /*!< LPTIMER[1:0] bits (Remap selection) */ | |
| 7288 #define LPTIM_OR_OR_0 ((uint32_t)0x00000001U) /*!< Bit 0 */ | |
| 7289 #define LPTIM_OR_OR_1 ((uint32_t)0x00000002U) /*!< Bit 1 */ | |
| 7290 | |
| 7291 /******************************************************************************/ | |
| 7292 /* */ | |
| 7293 /* Analog Comparators (COMP) */ | |
| 7294 /* */ | |
| 7295 /******************************************************************************/ | |
| 7296 /********************** Bit definition for COMPx_CSR register ***************/ | |
| 7297 #define COMP_CSR_EN ((uint32_t)0x00000001U) /*!< COMPx enable */ | |
| 7298 | |
| 7299 #define COMP_CSR_PWRMODE ((uint32_t)0x0000000CU) /*!< COMPx power mode */ | |
| 7300 #define COMP_CSR_PWRMODE_0 ((uint32_t)0x00000004U) /*!< COMPx power mode bit 0 */ | |
| 7301 #define COMP_CSR_PWRMODE_1 ((uint32_t)0x00000008U) /*!< COMPx power mode bit 1 */ | |
| 7302 | |
| 7303 #define COMP_CSR_INMSEL ((uint32_t)0x00000070U) /*!< COMPx inverting input (minus) selection */ | |
| 7304 #define COMP_CSR_INMSEL_0 ((uint32_t)0x00000010U) /*!< COMPx inverting input (minus) selection bit 0 */ | |
| 7305 #define COMP_CSR_INMSEL_1 ((uint32_t)0x00000020U) /*!< COMPx inverting input (minus) selection bit 1 */ | |
| 7306 #define COMP_CSR_INMSEL_2 ((uint32_t)0x00000040U) /*!< COMPx inverting input (minus) selection bit 2 */ | |
| 7307 | |
| 7308 #define COMP_CSR_INPSEL ((uint32_t)0x00000180U) /*!< COMPx non inverting input (plus) selection */ | |
| 7309 #define COMP_CSR_INPSEL_0 ((uint32_t)0x00000080U) /*!< COMPx non inverting input (plus) selection bit 0*/ | |
| 7310 #define COMP_CSR_INPSEL_1 ((uint32_t)0x00000100U) /*!< COMPx non inverting input (plus) selection bit 1*/ | |
| 7311 | |
| 7312 #define COMP_CSR_WINMODE ((uint32_t)0x00000200U) /*!< COMPx window mode. Bit intended to be used with COMP common instance (COMP_Common_TypeDef) */ | |
| 7313 #define COMP_CSR_POLARITY ((uint32_t)0x00008000U) /*!< COMPx output polarity */ | |
| 7314 | |
| 7315 #define COMP_CSR_HYST ((uint32_t)0x00030000U) /*!< COMPx hysteresis */ | |
| 7316 #define COMP_CSR_HYST_0 ((uint32_t)0x00010000U) /*!< COMPx hysteresis bit 0 */ | |
| 7317 #define COMP_CSR_HYST_1 ((uint32_t)0x00020000U) /*!< COMPx hysteresis bit 1 */ | |
| 7318 | |
| 7319 #define COMP_CSR_BLANKING ((uint32_t)0x001C0000U) /*!< COMPx blanking source */ | |
| 7320 #define COMP_CSR_BLANKING_0 ((uint32_t)0x00040000U) /*!< COMPx blanking source bit 0 */ | |
| 7321 #define COMP_CSR_BLANKING_1 ((uint32_t)0x00080000U) /*!< COMPx blanking source bit 1 */ | |
| 7322 #define COMP_CSR_BLANKING_2 ((uint32_t)0x00100000U) /*!< COMPx blanking source bit 2 */ | |
| 7323 | |
| 7324 #define COMP_CSR_BRGEN ((uint32_t)0x00400000U) /*!< COMPx voltage scaler enable */ | |
| 7325 #define COMP_CSR_SCALEN ((uint32_t)0x00800000U) /*!< COMPx scaler bridge enable */ | |
| 7326 | |
| 7327 #define COMP_CSR_INMESEL ((uint32_t)0x06000000U) /*!< COMPx inverting input (minus) extended selection */ | |
| 7328 #define COMP_CSR_INMESEL_0 ((uint32_t)0x02000000U) /*!< COMPx inverting input (minus) extended selection bit 0*/ | |
| 7329 #define COMP_CSR_INMESEL_1 ((uint32_t)0x04000000U) /*!< COMPx inverting input (minus) extended selection bit 1*/ | |
| 7330 | |
| 7331 #define COMP_CSR_VALUE ((uint32_t)0x40000000U) /*!< COMPx value */ | |
| 7332 #define COMP_CSR_LOCK ((uint32_t)0x80000000U) /*!< COMPx lock */ | |
| 7333 | |
| 7334 /******************************************************************************/ | |
| 7335 /* */ | |
| 7336 /* Operational Amplifier (OPAMP) */ | |
| 7337 /* */ | |
| 7338 /******************************************************************************/ | |
| 7339 /********************* Bit definition for OPAMPx_CSR register ***************/ | |
| 7340 #define OPAMP_CSR_OPAMPxEN ((uint32_t)0x00000001U) /*!< OPAMP enable */ | |
| 7341 #define OPAMP_CSR_OPALPM ((uint32_t)0x00000002U) /*!< Operational amplifier Low Power Mode */ | |
| 7342 | |
| 7343 #define OPAMP_CSR_OPAMODE ((uint32_t)0x0000000CU) /*!< Operational amplifier PGA mode */ | |
| 7344 #define OPAMP_CSR_OPAMODE_0 ((uint32_t)0x00000004U) /*!< Bit 0 */ | |
| 7345 #define OPAMP_CSR_OPAMODE_1 ((uint32_t)0x00000008U) /*!< Bit 1 */ | |
| 7346 | |
| 7347 #define OPAMP_CSR_PGGAIN ((uint32_t)0x00000030U) /*!< Operational amplifier Programmable amplifier gain value */ | |
| 7348 #define OPAMP_CSR_PGGAIN_0 ((uint32_t)0x00000010U) /*!< Bit 0 */ | |
| 7349 #define OPAMP_CSR_PGGAIN_1 ((uint32_t)0x00000020U) /*!< Bit 1 */ | |
| 7350 | |
| 7351 #define OPAMP_CSR_VMSEL ((uint32_t)0x00000300U) /*!< Inverting input selection */ | |
| 7352 #define OPAMP_CSR_VMSEL_0 ((uint32_t)0x00000100U) /*!< Bit 0 */ | |
| 7353 #define OPAMP_CSR_VMSEL_1 ((uint32_t)0x00000200U) /*!< Bit 1 */ | |
| 7354 | |
| 7355 #define OPAMP_CSR_VPSEL ((uint32_t)0x00000400U) /*!< Non inverted input selection */ | |
| 7356 #define OPAMP_CSR_CALON ((uint32_t)0x00001000U) /*!< Calibration mode enable */ | |
| 7357 #define OPAMP_CSR_CALSEL ((uint32_t)0x00002000U) /*!< Calibration selection */ | |
| 7358 #define OPAMP_CSR_USERTRIM ((uint32_t)0x00004000U) /*!< User trimming enable */ | |
| 7359 #define OPAMP_CSR_CALOUT ((uint32_t)0x00008000U) /*!< Operational amplifier1 calibration output */ | |
| 7360 | |
| 7361 /********************* Bit definition for OPAMP1_CSR register ***************/ | |
| 7362 #define OPAMP1_CSR_OPAEN ((uint32_t)0x00000001U) /*!< Operational amplifier1 Enable */ | |
| 7363 #define OPAMP1_CSR_OPALPM ((uint32_t)0x00000002U) /*!< Operational amplifier1 Low Power Mode */ | |
| 7364 | |
| 7365 #define OPAMP1_CSR_OPAMODE ((uint32_t)0x0000000CU) /*!< Operational amplifier1 PGA mode */ | |
| 7366 #define OPAMP1_CSR_OPAMODE_0 ((uint32_t)0x00000004U) /*!< Bit 0 */ | |
| 7367 #define OPAMP1_CSR_OPAMODE_1 ((uint32_t)0x00000008U) /*!< Bit 1 */ | |
| 7368 | |
| 7369 #define OPAMP1_CSR_PGAGAIN ((uint32_t)0x00000030U) /*!< Operational amplifier1 Programmable amplifier gain value */ | |
| 7370 #define OPAMP1_CSR_PGAGAIN_0 ((uint32_t)0x00000010U) /*!< Bit 0 */ | |
| 7371 #define OPAMP1_CSR_PGAGAIN_1 ((uint32_t)0x00000020U) /*!< Bit 1 */ | |
| 7372 | |
| 7373 #define OPAMP1_CSR_VMSEL ((uint32_t)0x00000300U) /*!< Inverting input selection */ | |
| 7374 #define OPAMP1_CSR_VMSEL_0 ((uint32_t)0x00000100U) /*!< Bit 0 */ | |
| 7375 #define OPAMP1_CSR_VMSEL_1 ((uint32_t)0x00000200U) /*!< Bit 1 */ | |
| 7376 | |
| 7377 #define OPAMP1_CSR_VPSEL ((uint32_t)0x00000400U) /*!< Non inverted input selection */ | |
| 7378 #define OPAMP1_CSR_CALON ((uint32_t)0x00001000U) /*!< Calibration mode enable */ | |
| 7379 #define OPAMP1_CSR_CALSEL ((uint32_t)0x00002000U) /*!< Calibration selection */ | |
| 7380 #define OPAMP1_CSR_USERTRIM ((uint32_t)0x00004000U) /*!< User trimming enable */ | |
| 7381 #define OPAMP1_CSR_CALOUT ((uint32_t)0x00008000U) /*!< Operational amplifier1 calibration output */ | |
| 7382 #define OPAMP1_CSR_OPARANGE ((uint32_t)0x80000000U) /*!< Operational amplifiers power supply range for stability */ | |
| 7383 | |
| 7384 /******************* Bit definition for OPAMP_OTR register ******************/ | |
| 7385 #define OPAMP_OTR_TRIMOFFSETN ((uint32_t)0x0000001FU) /*!< Trim for NMOS differential pairs */ | |
| 7386 #define OPAMP_OTR_TRIMOFFSETP ((uint32_t)0x00001F00U) /*!< Trim for PMOS differential pairs */ | |
| 7387 | |
| 7388 /******************* Bit definition for OPAMP1_OTR register ******************/ | |
| 7389 #define OPAMP1_OTR_TRIMOFFSETN ((uint32_t)0x0000001FU) /*!< Trim for NMOS differential pairs */ | |
| 7390 #define OPAMP1_OTR_TRIMOFFSETP ((uint32_t)0x00001F00U) /*!< Trim for PMOS differential pairs */ | |
| 7391 | |
| 7392 /******************* Bit definition for OPAMP_LPOTR register ****************/ | |
| 7393 #define OPAMP_LPOTR_TRIMLPOFFSETN ((uint32_t)0x0000001FU) /*!< Trim for NMOS differential pairs */ | |
| 7394 #define OPAMP_LPOTR_TRIMLPOFFSETP ((uint32_t)0x00001F00U) /*!< Trim for PMOS differential pairs */ | |
| 7395 | |
| 7396 /******************* Bit definition for OPAMP1_LPOTR register ****************/ | |
| 7397 #define OPAMP1_LPOTR_TRIMLPOFFSETN ((uint32_t)0x0000001FU) /*!< Trim for NMOS differential pairs */ | |
| 7398 #define OPAMP1_LPOTR_TRIMLPOFFSETP ((uint32_t)0x00001F00U) /*!< Trim for PMOS differential pairs */ | |
| 7399 | |
| 7400 /******************************************************************************/ | |
| 7401 /* */ | |
| 7402 /* Touch Sensing Controller (TSC) */ | |
| 7403 /* */ | |
| 7404 /******************************************************************************/ | |
| 7405 /******************* Bit definition for TSC_CR register *********************/ | |
| 7406 #define TSC_CR_TSCE ((uint32_t)0x00000001U) /*!<Touch sensing controller enable */ | |
| 7407 #define TSC_CR_START ((uint32_t)0x00000002U) /*!<Start acquisition */ | |
| 7408 #define TSC_CR_AM ((uint32_t)0x00000004U) /*!<Acquisition mode */ | |
| 7409 #define TSC_CR_SYNCPOL ((uint32_t)0x00000008U) /*!<Synchronization pin polarity */ | |
| 7410 #define TSC_CR_IODEF ((uint32_t)0x00000010U) /*!<IO default mode */ | |
| 7411 | |
| 7412 #define TSC_CR_MCV ((uint32_t)0x000000E0U) /*!<MCV[2:0] bits (Max Count Value) */ | |
| 7413 #define TSC_CR_MCV_0 ((uint32_t)0x00000020U) /*!<Bit 0 */ | |
| 7414 #define TSC_CR_MCV_1 ((uint32_t)0x00000040U) /*!<Bit 1 */ | |
| 7415 #define TSC_CR_MCV_2 ((uint32_t)0x00000080U) /*!<Bit 2 */ | |
| 7416 | |
| 7417 #define TSC_CR_PGPSC ((uint32_t)0x00007000U) /*!<PGPSC[2:0] bits (Pulse Generator Prescaler) */ | |
| 7418 #define TSC_CR_PGPSC_0 ((uint32_t)0x00001000U) /*!<Bit 0 */ | |
| 7419 #define TSC_CR_PGPSC_1 ((uint32_t)0x00002000U) /*!<Bit 1 */ | |
| 7420 #define TSC_CR_PGPSC_2 ((uint32_t)0x00004000U) /*!<Bit 2 */ | |
| 7421 | |
| 7422 #define TSC_CR_SSPSC ((uint32_t)0x00008000U) /*!<Spread Spectrum Prescaler */ | |
| 7423 #define TSC_CR_SSE ((uint32_t)0x00010000U) /*!<Spread Spectrum Enable */ | |
| 7424 | |
| 7425 #define TSC_CR_SSD ((uint32_t)0x00FE0000U) /*!<SSD[6:0] bits (Spread Spectrum Deviation) */ | |
| 7426 #define TSC_CR_SSD_0 ((uint32_t)0x00020000U) /*!<Bit 0 */ | |
| 7427 #define TSC_CR_SSD_1 ((uint32_t)0x00040000U) /*!<Bit 1 */ | |
| 7428 #define TSC_CR_SSD_2 ((uint32_t)0x00080000U) /*!<Bit 2 */ | |
| 7429 #define TSC_CR_SSD_3 ((uint32_t)0x00100000U) /*!<Bit 3 */ | |
| 7430 #define TSC_CR_SSD_4 ((uint32_t)0x00200000U) /*!<Bit 4 */ | |
| 7431 #define TSC_CR_SSD_5 ((uint32_t)0x00400000U) /*!<Bit 5 */ | |
| 7432 #define TSC_CR_SSD_6 ((uint32_t)0x00800000U) /*!<Bit 6 */ | |
| 7433 | |
| 7434 #define TSC_CR_CTPL ((uint32_t)0x0F000000U) /*!<CTPL[3:0] bits (Charge Transfer pulse low) */ | |
| 7435 #define TSC_CR_CTPL_0 ((uint32_t)0x01000000U) /*!<Bit 0 */ | |
| 7436 #define TSC_CR_CTPL_1 ((uint32_t)0x02000000U) /*!<Bit 1 */ | |
| 7437 #define TSC_CR_CTPL_2 ((uint32_t)0x04000000U) /*!<Bit 2 */ | |
| 7438 #define TSC_CR_CTPL_3 ((uint32_t)0x08000000U) /*!<Bit 3 */ | |
| 7439 | |
| 7440 #define TSC_CR_CTPH ((uint32_t)0xF0000000U) /*!<CTPH[3:0] bits (Charge Transfer pulse high) */ | |
| 7441 #define TSC_CR_CTPH_0 ((uint32_t)0x10000000U) /*!<Bit 0 */ | |
| 7442 #define TSC_CR_CTPH_1 ((uint32_t)0x20000000U) /*!<Bit 1 */ | |
| 7443 #define TSC_CR_CTPH_2 ((uint32_t)0x40000000U) /*!<Bit 2 */ | |
| 7444 #define TSC_CR_CTPH_3 ((uint32_t)0x80000000U) /*!<Bit 3 */ | |
| 7445 | |
| 7446 /******************* Bit definition for TSC_IER register ********************/ | |
| 7447 #define TSC_IER_EOAIE ((uint32_t)0x00000001U) /*!<End of acquisition interrupt enable */ | |
| 7448 #define TSC_IER_MCEIE ((uint32_t)0x00000002U) /*!<Max count error interrupt enable */ | |
| 7449 | |
| 7450 /******************* Bit definition for TSC_ICR register ********************/ | |
| 7451 #define TSC_ICR_EOAIC ((uint32_t)0x00000001U) /*!<End of acquisition interrupt clear */ | |
| 7452 #define TSC_ICR_MCEIC ((uint32_t)0x00000002U) /*!<Max count error interrupt clear */ | |
| 7453 | |
| 7454 /******************* Bit definition for TSC_ISR register ********************/ | |
| 7455 #define TSC_ISR_EOAF ((uint32_t)0x00000001U) /*!<End of acquisition flag */ | |
| 7456 #define TSC_ISR_MCEF ((uint32_t)0x00000002U) /*!<Max count error flag */ | |
| 7457 | |
| 7458 /******************* Bit definition for TSC_IOHCR register ******************/ | |
| 7459 #define TSC_IOHCR_G1_IO1 ((uint32_t)0x00000001U) /*!<GROUP1_IO1 schmitt trigger hysteresis mode */ | |
| 7460 #define TSC_IOHCR_G1_IO2 ((uint32_t)0x00000002U) /*!<GROUP1_IO2 schmitt trigger hysteresis mode */ | |
| 7461 #define TSC_IOHCR_G1_IO3 ((uint32_t)0x00000004U) /*!<GROUP1_IO3 schmitt trigger hysteresis mode */ | |
| 7462 #define TSC_IOHCR_G1_IO4 ((uint32_t)0x00000008U) /*!<GROUP1_IO4 schmitt trigger hysteresis mode */ | |
| 7463 #define TSC_IOHCR_G2_IO1 ((uint32_t)0x00000010U) /*!<GROUP2_IO1 schmitt trigger hysteresis mode */ | |
| 7464 #define TSC_IOHCR_G2_IO2 ((uint32_t)0x00000020U) /*!<GROUP2_IO2 schmitt trigger hysteresis mode */ | |
| 7465 #define TSC_IOHCR_G2_IO3 ((uint32_t)0x00000040U) /*!<GROUP2_IO3 schmitt trigger hysteresis mode */ | |
| 7466 #define TSC_IOHCR_G2_IO4 ((uint32_t)0x00000080U) /*!<GROUP2_IO4 schmitt trigger hysteresis mode */ | |
| 7467 #define TSC_IOHCR_G3_IO1 ((uint32_t)0x00000100U) /*!<GROUP3_IO1 schmitt trigger hysteresis mode */ | |
| 7468 #define TSC_IOHCR_G3_IO2 ((uint32_t)0x00000200U) /*!<GROUP3_IO2 schmitt trigger hysteresis mode */ | |
| 7469 #define TSC_IOHCR_G3_IO3 ((uint32_t)0x00000400U) /*!<GROUP3_IO3 schmitt trigger hysteresis mode */ | |
| 7470 #define TSC_IOHCR_G3_IO4 ((uint32_t)0x00000800U) /*!<GROUP3_IO4 schmitt trigger hysteresis mode */ | |
| 7471 #define TSC_IOHCR_G4_IO1 ((uint32_t)0x00001000U) /*!<GROUP4_IO1 schmitt trigger hysteresis mode */ | |
| 7472 #define TSC_IOHCR_G4_IO2 ((uint32_t)0x00002000U) /*!<GROUP4_IO2 schmitt trigger hysteresis mode */ | |
| 7473 #define TSC_IOHCR_G4_IO3 ((uint32_t)0x00004000U) /*!<GROUP4_IO3 schmitt trigger hysteresis mode */ | |
| 7474 #define TSC_IOHCR_G4_IO4 ((uint32_t)0x00008000U) /*!<GROUP4_IO4 schmitt trigger hysteresis mode */ | |
| 7475 #define TSC_IOHCR_G5_IO1 ((uint32_t)0x00010000U) /*!<GROUP5_IO1 schmitt trigger hysteresis mode */ | |
| 7476 #define TSC_IOHCR_G5_IO2 ((uint32_t)0x00020000U) /*!<GROUP5_IO2 schmitt trigger hysteresis mode */ | |
| 7477 #define TSC_IOHCR_G5_IO3 ((uint32_t)0x00040000U) /*!<GROUP5_IO3 schmitt trigger hysteresis mode */ | |
| 7478 #define TSC_IOHCR_G5_IO4 ((uint32_t)0x00080000U) /*!<GROUP5_IO4 schmitt trigger hysteresis mode */ | |
| 7479 #define TSC_IOHCR_G6_IO1 ((uint32_t)0x00100000U) /*!<GROUP6_IO1 schmitt trigger hysteresis mode */ | |
| 7480 #define TSC_IOHCR_G6_IO2 ((uint32_t)0x00200000U) /*!<GROUP6_IO2 schmitt trigger hysteresis mode */ | |
| 7481 #define TSC_IOHCR_G6_IO3 ((uint32_t)0x00400000U) /*!<GROUP6_IO3 schmitt trigger hysteresis mode */ | |
| 7482 #define TSC_IOHCR_G6_IO4 ((uint32_t)0x00800000U) /*!<GROUP6_IO4 schmitt trigger hysteresis mode */ | |
| 7483 #define TSC_IOHCR_G7_IO1 ((uint32_t)0x01000000U) /*!<GROUP7_IO1 schmitt trigger hysteresis mode */ | |
| 7484 #define TSC_IOHCR_G7_IO2 ((uint32_t)0x02000000U) /*!<GROUP7_IO2 schmitt trigger hysteresis mode */ | |
| 7485 #define TSC_IOHCR_G7_IO3 ((uint32_t)0x04000000U) /*!<GROUP7_IO3 schmitt trigger hysteresis mode */ | |
| 7486 #define TSC_IOHCR_G7_IO4 ((uint32_t)0x08000000U) /*!<GROUP7_IO4 schmitt trigger hysteresis mode */ | |
| 7487 | |
| 7488 /******************* Bit definition for TSC_IOASCR register *****************/ | |
| 7489 #define TSC_IOASCR_G1_IO1 ((uint32_t)0x00000001U) /*!<GROUP1_IO1 analog switch enable */ | |
| 7490 #define TSC_IOASCR_G1_IO2 ((uint32_t)0x00000002U) /*!<GROUP1_IO2 analog switch enable */ | |
| 7491 #define TSC_IOASCR_G1_IO3 ((uint32_t)0x00000004U) /*!<GROUP1_IO3 analog switch enable */ | |
| 7492 #define TSC_IOASCR_G1_IO4 ((uint32_t)0x00000008U) /*!<GROUP1_IO4 analog switch enable */ | |
| 7493 #define TSC_IOASCR_G2_IO1 ((uint32_t)0x00000010U) /*!<GROUP2_IO1 analog switch enable */ | |
| 7494 #define TSC_IOASCR_G2_IO2 ((uint32_t)0x00000020U) /*!<GROUP2_IO2 analog switch enable */ | |
| 7495 #define TSC_IOASCR_G2_IO3 ((uint32_t)0x00000040U) /*!<GROUP2_IO3 analog switch enable */ | |
| 7496 #define TSC_IOASCR_G2_IO4 ((uint32_t)0x00000080U) /*!<GROUP2_IO4 analog switch enable */ | |
| 7497 #define TSC_IOASCR_G3_IO1 ((uint32_t)0x00000100U) /*!<GROUP3_IO1 analog switch enable */ | |
| 7498 #define TSC_IOASCR_G3_IO2 ((uint32_t)0x00000200U) /*!<GROUP3_IO2 analog switch enable */ | |
| 7499 #define TSC_IOASCR_G3_IO3 ((uint32_t)0x00000400U) /*!<GROUP3_IO3 analog switch enable */ | |
| 7500 #define TSC_IOASCR_G3_IO4 ((uint32_t)0x00000800U) /*!<GROUP3_IO4 analog switch enable */ | |
| 7501 #define TSC_IOASCR_G4_IO1 ((uint32_t)0x00001000U) /*!<GROUP4_IO1 analog switch enable */ | |
| 7502 #define TSC_IOASCR_G4_IO2 ((uint32_t)0x00002000U) /*!<GROUP4_IO2 analog switch enable */ | |
| 7503 #define TSC_IOASCR_G4_IO3 ((uint32_t)0x00004000U) /*!<GROUP4_IO3 analog switch enable */ | |
| 7504 #define TSC_IOASCR_G4_IO4 ((uint32_t)0x00008000U) /*!<GROUP4_IO4 analog switch enable */ | |
| 7505 #define TSC_IOASCR_G5_IO1 ((uint32_t)0x00010000U) /*!<GROUP5_IO1 analog switch enable */ | |
| 7506 #define TSC_IOASCR_G5_IO2 ((uint32_t)0x00020000U) /*!<GROUP5_IO2 analog switch enable */ | |
| 7507 #define TSC_IOASCR_G5_IO3 ((uint32_t)0x00040000U) /*!<GROUP5_IO3 analog switch enable */ | |
| 7508 #define TSC_IOASCR_G5_IO4 ((uint32_t)0x00080000U) /*!<GROUP5_IO4 analog switch enable */ | |
| 7509 #define TSC_IOASCR_G6_IO1 ((uint32_t)0x00100000U) /*!<GROUP6_IO1 analog switch enable */ | |
| 7510 #define TSC_IOASCR_G6_IO2 ((uint32_t)0x00200000U) /*!<GROUP6_IO2 analog switch enable */ | |
| 7511 #define TSC_IOASCR_G6_IO3 ((uint32_t)0x00400000U) /*!<GROUP6_IO3 analog switch enable */ | |
| 7512 #define TSC_IOASCR_G6_IO4 ((uint32_t)0x00800000U) /*!<GROUP6_IO4 analog switch enable */ | |
| 7513 #define TSC_IOASCR_G7_IO1 ((uint32_t)0x01000000U) /*!<GROUP7_IO1 analog switch enable */ | |
| 7514 #define TSC_IOASCR_G7_IO2 ((uint32_t)0x02000000U) /*!<GROUP7_IO2 analog switch enable */ | |
| 7515 #define TSC_IOASCR_G7_IO3 ((uint32_t)0x04000000U) /*!<GROUP7_IO3 analog switch enable */ | |
| 7516 #define TSC_IOASCR_G7_IO4 ((uint32_t)0x08000000U) /*!<GROUP7_IO4 analog switch enable */ | |
| 7517 | |
| 7518 /******************* Bit definition for TSC_IOSCR register ******************/ | |
| 7519 #define TSC_IOSCR_G1_IO1 ((uint32_t)0x00000001U) /*!<GROUP1_IO1 sampling mode */ | |
| 7520 #define TSC_IOSCR_G1_IO2 ((uint32_t)0x00000002U) /*!<GROUP1_IO2 sampling mode */ | |
| 7521 #define TSC_IOSCR_G1_IO3 ((uint32_t)0x00000004U) /*!<GROUP1_IO3 sampling mode */ | |
| 7522 #define TSC_IOSCR_G1_IO4 ((uint32_t)0x00000008U) /*!<GROUP1_IO4 sampling mode */ | |
| 7523 #define TSC_IOSCR_G2_IO1 ((uint32_t)0x00000010U) /*!<GROUP2_IO1 sampling mode */ | |
| 7524 #define TSC_IOSCR_G2_IO2 ((uint32_t)0x00000020U) /*!<GROUP2_IO2 sampling mode */ | |
| 7525 #define TSC_IOSCR_G2_IO3 ((uint32_t)0x00000040U) /*!<GROUP2_IO3 sampling mode */ | |
| 7526 #define TSC_IOSCR_G2_IO4 ((uint32_t)0x00000080U) /*!<GROUP2_IO4 sampling mode */ | |
| 7527 #define TSC_IOSCR_G3_IO1 ((uint32_t)0x00000100U) /*!<GROUP3_IO1 sampling mode */ | |
| 7528 #define TSC_IOSCR_G3_IO2 ((uint32_t)0x00000200U) /*!<GROUP3_IO2 sampling mode */ | |
| 7529 #define TSC_IOSCR_G3_IO3 ((uint32_t)0x00000400U) /*!<GROUP3_IO3 sampling mode */ | |
| 7530 #define TSC_IOSCR_G3_IO4 ((uint32_t)0x00000800U) /*!<GROUP3_IO4 sampling mode */ | |
| 7531 #define TSC_IOSCR_G4_IO1 ((uint32_t)0x00001000U) /*!<GROUP4_IO1 sampling mode */ | |
| 7532 #define TSC_IOSCR_G4_IO2 ((uint32_t)0x00002000U) /*!<GROUP4_IO2 sampling mode */ | |
| 7533 #define TSC_IOSCR_G4_IO3 ((uint32_t)0x00004000U) /*!<GROUP4_IO3 sampling mode */ | |
| 7534 #define TSC_IOSCR_G4_IO4 ((uint32_t)0x00008000U) /*!<GROUP4_IO4 sampling mode */ | |
| 7535 #define TSC_IOSCR_G5_IO1 ((uint32_t)0x00010000U) /*!<GROUP5_IO1 sampling mode */ | |
| 7536 #define TSC_IOSCR_G5_IO2 ((uint32_t)0x00020000U) /*!<GROUP5_IO2 sampling mode */ | |
| 7537 #define TSC_IOSCR_G5_IO3 ((uint32_t)0x00040000U) /*!<GROUP5_IO3 sampling mode */ | |
| 7538 #define TSC_IOSCR_G5_IO4 ((uint32_t)0x00080000U) /*!<GROUP5_IO4 sampling mode */ | |
| 7539 #define TSC_IOSCR_G6_IO1 ((uint32_t)0x00100000U) /*!<GROUP6_IO1 sampling mode */ | |
| 7540 #define TSC_IOSCR_G6_IO2 ((uint32_t)0x00200000U) /*!<GROUP6_IO2 sampling mode */ | |
| 7541 #define TSC_IOSCR_G6_IO3 ((uint32_t)0x00400000U) /*!<GROUP6_IO3 sampling mode */ | |
| 7542 #define TSC_IOSCR_G6_IO4 ((uint32_t)0x00800000U) /*!<GROUP6_IO4 sampling mode */ | |
| 7543 #define TSC_IOSCR_G7_IO1 ((uint32_t)0x01000000U) /*!<GROUP7_IO1 sampling mode */ | |
| 7544 #define TSC_IOSCR_G7_IO2 ((uint32_t)0x02000000U) /*!<GROUP7_IO2 sampling mode */ | |
| 7545 #define TSC_IOSCR_G7_IO3 ((uint32_t)0x04000000U) /*!<GROUP7_IO3 sampling mode */ | |
| 7546 #define TSC_IOSCR_G7_IO4 ((uint32_t)0x08000000U) /*!<GROUP7_IO4 sampling mode */ | |
| 7547 | |
| 7548 /******************* Bit definition for TSC_IOCCR register ******************/ | |
| 7549 #define TSC_IOCCR_G1_IO1 ((uint32_t)0x00000001U) /*!<GROUP1_IO1 channel mode */ | |
| 7550 #define TSC_IOCCR_G1_IO2 ((uint32_t)0x00000002U) /*!<GROUP1_IO2 channel mode */ | |
| 7551 #define TSC_IOCCR_G1_IO3 ((uint32_t)0x00000004U) /*!<GROUP1_IO3 channel mode */ | |
| 7552 #define TSC_IOCCR_G1_IO4 ((uint32_t)0x00000008U) /*!<GROUP1_IO4 channel mode */ | |
| 7553 #define TSC_IOCCR_G2_IO1 ((uint32_t)0x00000010U) /*!<GROUP2_IO1 channel mode */ | |
| 7554 #define TSC_IOCCR_G2_IO2 ((uint32_t)0x00000020U) /*!<GROUP2_IO2 channel mode */ | |
| 7555 #define TSC_IOCCR_G2_IO3 ((uint32_t)0x00000040U) /*!<GROUP2_IO3 channel mode */ | |
| 7556 #define TSC_IOCCR_G2_IO4 ((uint32_t)0x00000080U) /*!<GROUP2_IO4 channel mode */ | |
| 7557 #define TSC_IOCCR_G3_IO1 ((uint32_t)0x00000100U) /*!<GROUP3_IO1 channel mode */ | |
| 7558 #define TSC_IOCCR_G3_IO2 ((uint32_t)0x00000200U) /*!<GROUP3_IO2 channel mode */ | |
| 7559 #define TSC_IOCCR_G3_IO3 ((uint32_t)0x00000400U) /*!<GROUP3_IO3 channel mode */ | |
| 7560 #define TSC_IOCCR_G3_IO4 ((uint32_t)0x00000800U) /*!<GROUP3_IO4 channel mode */ | |
| 7561 #define TSC_IOCCR_G4_IO1 ((uint32_t)0x00001000U) /*!<GROUP4_IO1 channel mode */ | |
| 7562 #define TSC_IOCCR_G4_IO2 ((uint32_t)0x00002000U) /*!<GROUP4_IO2 channel mode */ | |
| 7563 #define TSC_IOCCR_G4_IO3 ((uint32_t)0x00004000U) /*!<GROUP4_IO3 channel mode */ | |
| 7564 #define TSC_IOCCR_G4_IO4 ((uint32_t)0x00008000U) /*!<GROUP4_IO4 channel mode */ | |
| 7565 #define TSC_IOCCR_G5_IO1 ((uint32_t)0x00010000U) /*!<GROUP5_IO1 channel mode */ | |
| 7566 #define TSC_IOCCR_G5_IO2 ((uint32_t)0x00020000U) /*!<GROUP5_IO2 channel mode */ | |
| 7567 #define TSC_IOCCR_G5_IO3 ((uint32_t)0x00040000U) /*!<GROUP5_IO3 channel mode */ | |
| 7568 #define TSC_IOCCR_G5_IO4 ((uint32_t)0x00080000U) /*!<GROUP5_IO4 channel mode */ | |
| 7569 #define TSC_IOCCR_G6_IO1 ((uint32_t)0x00100000U) /*!<GROUP6_IO1 channel mode */ | |
| 7570 #define TSC_IOCCR_G6_IO2 ((uint32_t)0x00200000U) /*!<GROUP6_IO2 channel mode */ | |
| 7571 #define TSC_IOCCR_G6_IO3 ((uint32_t)0x00400000U) /*!<GROUP6_IO3 channel mode */ | |
| 7572 #define TSC_IOCCR_G6_IO4 ((uint32_t)0x00800000U) /*!<GROUP6_IO4 channel mode */ | |
| 7573 #define TSC_IOCCR_G7_IO1 ((uint32_t)0x01000000U) /*!<GROUP7_IO1 channel mode */ | |
| 7574 #define TSC_IOCCR_G7_IO2 ((uint32_t)0x02000000U) /*!<GROUP7_IO2 channel mode */ | |
| 7575 #define TSC_IOCCR_G7_IO3 ((uint32_t)0x04000000U) /*!<GROUP7_IO3 channel mode */ | |
| 7576 #define TSC_IOCCR_G7_IO4 ((uint32_t)0x08000000U) /*!<GROUP7_IO4 channel mode */ | |
| 7577 | |
| 7578 /******************* Bit definition for TSC_IOGCSR register *****************/ | |
| 7579 #define TSC_IOGCSR_G1E ((uint32_t)0x00000001U) /*!<Analog IO GROUP1 enable */ | |
| 7580 #define TSC_IOGCSR_G2E ((uint32_t)0x00000002U) /*!<Analog IO GROUP2 enable */ | |
| 7581 #define TSC_IOGCSR_G3E ((uint32_t)0x00000004U) /*!<Analog IO GROUP3 enable */ | |
| 7582 #define TSC_IOGCSR_G4E ((uint32_t)0x00000008U) /*!<Analog IO GROUP4 enable */ | |
| 7583 #define TSC_IOGCSR_G5E ((uint32_t)0x00000010U) /*!<Analog IO GROUP5 enable */ | |
| 7584 #define TSC_IOGCSR_G6E ((uint32_t)0x00000020U) /*!<Analog IO GROUP6 enable */ | |
| 7585 #define TSC_IOGCSR_G7E ((uint32_t)0x00000040U) /*!<Analog IO GROUP7 enable */ | |
| 7586 #define TSC_IOGCSR_G1S ((uint32_t)0x00010000U) /*!<Analog IO GROUP1 status */ | |
| 7587 #define TSC_IOGCSR_G2S ((uint32_t)0x00020000U) /*!<Analog IO GROUP2 status */ | |
| 7588 #define TSC_IOGCSR_G3S ((uint32_t)0x00040000U) /*!<Analog IO GROUP3 status */ | |
| 7589 #define TSC_IOGCSR_G4S ((uint32_t)0x00080000U) /*!<Analog IO GROUP4 status */ | |
| 7590 #define TSC_IOGCSR_G5S ((uint32_t)0x00100000U) /*!<Analog IO GROUP5 status */ | |
| 7591 #define TSC_IOGCSR_G6S ((uint32_t)0x00200000U) /*!<Analog IO GROUP6 status */ | |
| 7592 #define TSC_IOGCSR_G7S ((uint32_t)0x00400000U) /*!<Analog IO GROUP7 status */ | |
| 7593 | |
| 7594 /******************* Bit definition for TSC_IOGXCR register *****************/ | |
| 7595 #define TSC_IOGXCR_CNT ((uint32_t)0x00003FFFU) /*!<CNT[13:0] bits (Counter value) */ | |
| 7596 | |
| 7597 /******************************************************************************/ | |
| 7598 /* */ | |
| 7599 /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */ | |
| 7600 /* */ | |
| 7601 /******************************************************************************/ | |
| 7602 | |
| 7603 /* | |
| 7604 * @brief Specific device feature definitions (not present on all devices in the STM32L4 family) | |
| 7605 */ | |
| 7606 | |
| 7607 /* Support of TCBGT feature : Supported from USART IP version c7amba_sci3 v1.3 */ | |
| 7608 #define USART_TCBGT_SUPPORT | |
| 7609 | |
| 7610 /****************** Bit definition for USART_CR1 register *******************/ | |
| 7611 #define USART_CR1_UE ((uint32_t)0x00000001U) /*!< USART Enable */ | |
| 7612 #define USART_CR1_UESM ((uint32_t)0x00000002U) /*!< USART Enable in STOP Mode */ | |
| 7613 #define USART_CR1_RE ((uint32_t)0x00000004U) /*!< Receiver Enable */ | |
| 7614 #define USART_CR1_TE ((uint32_t)0x00000008U) /*!< Transmitter Enable */ | |
| 7615 #define USART_CR1_IDLEIE ((uint32_t)0x00000010U) /*!< IDLE Interrupt Enable */ | |
| 7616 #define USART_CR1_RXNEIE ((uint32_t)0x00000020U) /*!< RXNE Interrupt Enable */ | |
| 7617 #define USART_CR1_TCIE ((uint32_t)0x00000040U) /*!< Transmission Complete Interrupt Enable */ | |
| 7618 #define USART_CR1_TXEIE ((uint32_t)0x00000080U) /*!< TXE Interrupt Enable */ | |
| 7619 #define USART_CR1_PEIE ((uint32_t)0x00000100U) /*!< PE Interrupt Enable */ | |
| 7620 #define USART_CR1_PS ((uint32_t)0x00000200U) /*!< Parity Selection */ | |
| 7621 #define USART_CR1_PCE ((uint32_t)0x00000400U) /*!< Parity Control Enable */ | |
| 7622 #define USART_CR1_WAKE ((uint32_t)0x00000800U) /*!< Receiver Wakeup method */ | |
| 7623 #define USART_CR1_M ((uint32_t)0x10001000U) /*!< Word length */ | |
| 7624 #define USART_CR1_M0 ((uint32_t)0x00001000U) /*!< Word length - Bit 0 */ | |
| 7625 #define USART_CR1_MME ((uint32_t)0x00002000U) /*!< Mute Mode Enable */ | |
| 7626 #define USART_CR1_CMIE ((uint32_t)0x00004000U) /*!< Character match interrupt enable */ | |
| 7627 #define USART_CR1_OVER8 ((uint32_t)0x00008000U) /*!< Oversampling by 8-bit or 16-bit mode */ | |
| 7628 #define USART_CR1_DEDT ((uint32_t)0x001F0000U) /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */ | |
| 7629 #define USART_CR1_DEDT_0 ((uint32_t)0x00010000U) /*!< Bit 0 */ | |
| 7630 #define USART_CR1_DEDT_1 ((uint32_t)0x00020000U) /*!< Bit 1 */ | |
| 7631 #define USART_CR1_DEDT_2 ((uint32_t)0x00040000U) /*!< Bit 2 */ | |
| 7632 #define USART_CR1_DEDT_3 ((uint32_t)0x00080000U) /*!< Bit 3 */ | |
| 7633 #define USART_CR1_DEDT_4 ((uint32_t)0x00100000U) /*!< Bit 4 */ | |
| 7634 #define USART_CR1_DEAT ((uint32_t)0x03E00000U) /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */ | |
| 7635 #define USART_CR1_DEAT_0 ((uint32_t)0x00200000U) /*!< Bit 0 */ | |
| 7636 #define USART_CR1_DEAT_1 ((uint32_t)0x00400000U) /*!< Bit 1 */ | |
| 7637 #define USART_CR1_DEAT_2 ((uint32_t)0x00800000U) /*!< Bit 2 */ | |
| 7638 #define USART_CR1_DEAT_3 ((uint32_t)0x01000000U) /*!< Bit 3 */ | |
| 7639 #define USART_CR1_DEAT_4 ((uint32_t)0x02000000U) /*!< Bit 4 */ | |
| 7640 #define USART_CR1_RTOIE ((uint32_t)0x04000000U) /*!< Receive Time Out interrupt enable */ | |
| 7641 #define USART_CR1_EOBIE ((uint32_t)0x08000000U) /*!< End of Block interrupt enable */ | |
| 7642 #define USART_CR1_M1 ((uint32_t)0x10000000U) /*!< Word length - Bit 1 */ | |
| 7643 | |
| 7644 /****************** Bit definition for USART_CR2 register *******************/ | |
| 7645 #define USART_CR2_ADDM7 ((uint32_t)0x00000010U) /*!< 7-bit or 4-bit Address Detection */ | |
| 7646 #define USART_CR2_LBDL ((uint32_t)0x00000020U) /*!< LIN Break Detection Length */ | |
| 7647 #define USART_CR2_LBDIE ((uint32_t)0x00000040U) /*!< LIN Break Detection Interrupt Enable */ | |
| 7648 #define USART_CR2_LBCL ((uint32_t)0x00000100U) /*!< Last Bit Clock pulse */ | |
| 7649 #define USART_CR2_CPHA ((uint32_t)0x00000200U) /*!< Clock Phase */ | |
| 7650 #define USART_CR2_CPOL ((uint32_t)0x00000400U) /*!< Clock Polarity */ | |
| 7651 #define USART_CR2_CLKEN ((uint32_t)0x00000800U) /*!< Clock Enable */ | |
| 7652 #define USART_CR2_STOP ((uint32_t)0x00003000U) /*!< STOP[1:0] bits (STOP bits) */ | |
| 7653 #define USART_CR2_STOP_0 ((uint32_t)0x00001000U) /*!< Bit 0 */ | |
| 7654 #define USART_CR2_STOP_1 ((uint32_t)0x00002000U) /*!< Bit 1 */ | |
| 7655 #define USART_CR2_LINEN ((uint32_t)0x00004000U) /*!< LIN mode enable */ | |
| 7656 #define USART_CR2_SWAP ((uint32_t)0x00008000U) /*!< SWAP TX/RX pins */ | |
| 7657 #define USART_CR2_RXINV ((uint32_t)0x00010000U) /*!< RX pin active level inversion */ | |
| 7658 #define USART_CR2_TXINV ((uint32_t)0x00020000U) /*!< TX pin active level inversion */ | |
| 7659 #define USART_CR2_DATAINV ((uint32_t)0x00040000U) /*!< Binary data inversion */ | |
| 7660 #define USART_CR2_MSBFIRST ((uint32_t)0x00080000U) /*!< Most Significant Bit First */ | |
| 7661 #define USART_CR2_ABREN ((uint32_t)0x00100000U) /*!< Auto Baud-Rate Enable*/ | |
| 7662 #define USART_CR2_ABRMODE ((uint32_t)0x00600000U) /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */ | |
| 7663 #define USART_CR2_ABRMODE_0 ((uint32_t)0x00200000U) /*!< Bit 0 */ | |
| 7664 #define USART_CR2_ABRMODE_1 ((uint32_t)0x00400000U) /*!< Bit 1 */ | |
| 7665 #define USART_CR2_RTOEN ((uint32_t)0x00800000U) /*!< Receiver Time-Out enable */ | |
| 7666 #define USART_CR2_ADD ((uint32_t)0xFF000000U) /*!< Address of the USART node */ | |
| 7667 | |
| 7668 /****************** Bit definition for USART_CR3 register *******************/ | |
| 7669 #define USART_CR3_EIE ((uint32_t)0x00000001U) /*!< Error Interrupt Enable */ | |
| 7670 #define USART_CR3_IREN ((uint32_t)0x00000002U) /*!< IrDA mode Enable */ | |
| 7671 #define USART_CR3_IRLP ((uint32_t)0x00000004U) /*!< IrDA Low-Power */ | |
| 7672 #define USART_CR3_HDSEL ((uint32_t)0x00000008U) /*!< Half-Duplex Selection */ | |
| 7673 #define USART_CR3_NACK ((uint32_t)0x00000010U) /*!< SmartCard NACK enable */ | |
| 7674 #define USART_CR3_SCEN ((uint32_t)0x00000020U) /*!< SmartCard mode enable */ | |
| 7675 #define USART_CR3_DMAR ((uint32_t)0x00000040U) /*!< DMA Enable Receiver */ | |
| 7676 #define USART_CR3_DMAT ((uint32_t)0x00000080U) /*!< DMA Enable Transmitter */ | |
| 7677 #define USART_CR3_RTSE ((uint32_t)0x00000100U) /*!< RTS Enable */ | |
| 7678 #define USART_CR3_CTSE ((uint32_t)0x00000200U) /*!< CTS Enable */ | |
| 7679 #define USART_CR3_CTSIE ((uint32_t)0x00000400U) /*!< CTS Interrupt Enable */ | |
| 7680 #define USART_CR3_ONEBIT ((uint32_t)0x00000800U) /*!< One sample bit method enable */ | |
| 7681 #define USART_CR3_OVRDIS ((uint32_t)0x00001000U) /*!< Overrun Disable */ | |
| 7682 #define USART_CR3_DDRE ((uint32_t)0x00002000U) /*!< DMA Disable on Reception Error */ | |
| 7683 #define USART_CR3_DEM ((uint32_t)0x00004000U) /*!< Driver Enable Mode */ | |
| 7684 #define USART_CR3_DEP ((uint32_t)0x00008000U) /*!< Driver Enable Polarity Selection */ | |
| 7685 #define USART_CR3_SCARCNT ((uint32_t)0x000E0000U) /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */ | |
| 7686 #define USART_CR3_SCARCNT_0 ((uint32_t)0x00020000U) /*!< Bit 0 */ | |
| 7687 #define USART_CR3_SCARCNT_1 ((uint32_t)0x00040000U) /*!< Bit 1 */ | |
| 7688 #define USART_CR3_SCARCNT_2 ((uint32_t)0x00080000U) /*!< Bit 2 */ | |
| 7689 #define USART_CR3_WUS ((uint32_t)0x00300000U) /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */ | |
| 7690 #define USART_CR3_WUS_0 ((uint32_t)0x00100000U) /*!< Bit 0 */ | |
| 7691 #define USART_CR3_WUS_1 ((uint32_t)0x00200000U) /*!< Bit 1 */ | |
| 7692 #define USART_CR3_WUFIE ((uint32_t)0x00400000U) /*!< Wake Up Interrupt Enable */ | |
| 7693 #define USART_CR3_TCBGTIE ((uint32_t)0x01000000U) /*!< Transmission Complete Before Guard Time Interrupt Enable */ | |
| 7694 | |
| 7695 /****************** Bit definition for USART_BRR register *******************/ | |
| 7696 #define USART_BRR_DIV_FRACTION ((uint16_t)0x000FU) /*!< Fraction of USARTDIV */ | |
| 7697 #define USART_BRR_DIV_MANTISSA ((uint16_t)0xFFF0U) /*!< Mantissa of USARTDIV */ | |
| 7698 | |
| 7699 /****************** Bit definition for USART_GTPR register ******************/ | |
| 7700 #define USART_GTPR_PSC ((uint32_t)0x000000FFU) /*!< PSC[7:0] bits (Prescaler value) */ | |
| 7701 #define USART_GTPR_GT ((uint32_t)0x0000FF00U) /*!< GT[7:0] bits (Guard time value) */ | |
| 7702 | |
| 7703 | |
| 7704 /******************* Bit definition for USART_RTOR register *****************/ | |
| 7705 #define USART_RTOR_RTO ((uint32_t)0x00FFFFFFU) /*!< Receiver Time Out Value */ | |
| 7706 #define USART_RTOR_BLEN ((uint32_t)0xFF000000U) /*!< Block Length */ | |
| 7707 | |
| 7708 /******************* Bit definition for USART_RQR register ******************/ | |
| 7709 #define USART_RQR_ABRRQ ((uint16_t)0x0001U) /*!< Auto-Baud Rate Request */ | |
| 7710 #define USART_RQR_SBKRQ ((uint16_t)0x0002U) /*!< Send Break Request */ | |
| 7711 #define USART_RQR_MMRQ ((uint16_t)0x0004U) /*!< Mute Mode Request */ | |
| 7712 #define USART_RQR_RXFRQ ((uint16_t)0x0008U) /*!< Receive Data flush Request */ | |
| 7713 #define USART_RQR_TXFRQ ((uint16_t)0x0010U) /*!< Transmit data flush Request */ | |
| 7714 | |
| 7715 /******************* Bit definition for USART_ISR register ******************/ | |
| 7716 #define USART_ISR_PE ((uint32_t)0x00000001U) /*!< Parity Error */ | |
| 7717 #define USART_ISR_FE ((uint32_t)0x00000002U) /*!< Framing Error */ | |
| 7718 #define USART_ISR_NE ((uint32_t)0x00000004U) /*!< Noise detected Flag */ | |
| 7719 #define USART_ISR_ORE ((uint32_t)0x00000008U) /*!< OverRun Error */ | |
| 7720 #define USART_ISR_IDLE ((uint32_t)0x00000010U) /*!< IDLE line detected */ | |
| 7721 #define USART_ISR_RXNE ((uint32_t)0x00000020U) /*!< Read Data Register Not Empty */ | |
| 7722 #define USART_ISR_TC ((uint32_t)0x00000040U) /*!< Transmission Complete */ | |
| 7723 #define USART_ISR_TXE ((uint32_t)0x00000080U) /*!< Transmit Data Register Empty */ | |
| 7724 #define USART_ISR_LBDF ((uint32_t)0x00000100U) /*!< LIN Break Detection Flag */ | |
| 7725 #define USART_ISR_CTSIF ((uint32_t)0x00000200U) /*!< CTS interrupt flag */ | |
| 7726 #define USART_ISR_CTS ((uint32_t)0x00000400U) /*!< CTS flag */ | |
| 7727 #define USART_ISR_RTOF ((uint32_t)0x00000800U) /*!< Receiver Time Out */ | |
| 7728 #define USART_ISR_EOBF ((uint32_t)0x00001000U) /*!< End Of Block Flag */ | |
| 7729 #define USART_ISR_ABRE ((uint32_t)0x00004000U) /*!< Auto-Baud Rate Error */ | |
| 7730 #define USART_ISR_ABRF ((uint32_t)0x00008000U) /*!< Auto-Baud Rate Flag */ | |
| 7731 #define USART_ISR_BUSY ((uint32_t)0x00010000U) /*!< Busy Flag */ | |
| 7732 #define USART_ISR_CMF ((uint32_t)0x00020000U) /*!< Character Match Flag */ | |
| 7733 #define USART_ISR_SBKF ((uint32_t)0x00040000U) /*!< Send Break Flag */ | |
| 7734 #define USART_ISR_RWU ((uint32_t)0x00080000U) /*!< Receive Wake Up from mute mode Flag */ | |
| 7735 #define USART_ISR_WUF ((uint32_t)0x00100000U) /*!< Wake Up from stop mode Flag */ | |
| 7736 #define USART_ISR_TEACK ((uint32_t)0x00200000U) /*!< Transmit Enable Acknowledge Flag */ | |
| 7737 #define USART_ISR_REACK ((uint32_t)0x00400000U) /*!< Receive Enable Acknowledge Flag */ | |
| 7738 #define USART_ISR_TCBGT ((uint32_t)0x02000000U) /*!< Transmission Complete Before Guard Time Completion Flag */ | |
| 7739 | |
| 7740 /******************* Bit definition for USART_ICR register ******************/ | |
| 7741 #define USART_ICR_PECF ((uint32_t)0x00000001U) /*!< Parity Error Clear Flag */ | |
| 7742 #define USART_ICR_FECF ((uint32_t)0x00000002U) /*!< Framing Error Clear Flag */ | |
| 7743 #define USART_ICR_NCF ((uint32_t)0x00000004U) /*!< Noise detected Clear Flag */ | |
| 7744 #define USART_ICR_ORECF ((uint32_t)0x00000008U) /*!< OverRun Error Clear Flag */ | |
| 7745 #define USART_ICR_IDLECF ((uint32_t)0x00000010U) /*!< IDLE line detected Clear Flag */ | |
| 7746 #define USART_ICR_TCCF ((uint32_t)0x00000040U) /*!< Transmission Complete Clear Flag */ | |
| 7747 #define USART_ICR_TCBGTCF ((uint32_t)0x00000080U) /*!< Transmission Complete Before Guard Time Clear Flag */ | |
| 7748 #define USART_ICR_LBDCF ((uint32_t)0x00000100U) /*!< LIN Break Detection Clear Flag */ | |
| 7749 #define USART_ICR_CTSCF ((uint32_t)0x00000200U) /*!< CTS Interrupt Clear Flag */ | |
| 7750 #define USART_ICR_RTOCF ((uint32_t)0x00000800U) /*!< Receiver Time Out Clear Flag */ | |
| 7751 #define USART_ICR_EOBCF ((uint32_t)0x00001000U) /*!< End Of Block Clear Flag */ | |
| 7752 #define USART_ICR_CMCF ((uint32_t)0x00020000U) /*!< Character Match Clear Flag */ | |
| 7753 #define USART_ICR_WUCF ((uint32_t)0x00100000U) /*!< Wake Up from stop mode Clear Flag */ | |
| 7754 | |
| 7755 /******************* Bit definition for USART_RDR register ******************/ | |
| 7756 #define USART_RDR_RDR ((uint16_t)0x01FFU) /*!< RDR[8:0] bits (Receive Data value) */ | |
| 7757 | |
| 7758 /******************* Bit definition for USART_TDR register ******************/ | |
| 7759 #define USART_TDR_TDR ((uint16_t)0x01FFU) /*!< TDR[8:0] bits (Transmit Data value) */ | |
| 7760 | |
| 7761 /******************************************************************************/ | |
| 7762 /* */ | |
| 7763 /* Single Wire Protocol Master Interface (SWPMI) */ | |
| 7764 /* */ | |
| 7765 /******************************************************************************/ | |
| 7766 | |
| 7767 /******************* Bit definition for SWPMI_CR register ********************/ | |
| 7768 #define SWPMI_CR_RXDMA ((uint32_t)0x00000001U) /*!<Reception DMA enable */ | |
| 7769 #define SWPMI_CR_TXDMA ((uint32_t)0x00000002U) /*!<Transmission DMA enable */ | |
| 7770 #define SWPMI_CR_RXMODE ((uint32_t)0x00000004U) /*!<Reception buffering mode */ | |
| 7771 #define SWPMI_CR_TXMODE ((uint32_t)0x00000008U) /*!<Transmission buffering mode */ | |
| 7772 #define SWPMI_CR_LPBK ((uint32_t)0x00000010U) /*!<Loopback mode enable */ | |
| 7773 #define SWPMI_CR_SWPACT ((uint32_t)0x00000020U) /*!<Single wire protocol master interface activate */ | |
| 7774 #define SWPMI_CR_DEACT ((uint32_t)0x00000400U) /*!<Single wire protocol master interface deactivate */ | |
| 7775 | |
| 7776 /******************* Bit definition for SWPMI_BRR register ********************/ | |
| 7777 #define SWPMI_BRR_BR ((uint32_t)0x0000003FU) /*!<BR[5:0] bits (Bitrate prescaler) */ | |
| 7778 | |
| 7779 /******************* Bit definition for SWPMI_ISR register ********************/ | |
| 7780 #define SWPMI_ISR_RXBFF ((uint32_t)0x00000001U) /*!<Receive buffer full flag */ | |
| 7781 #define SWPMI_ISR_TXBEF ((uint32_t)0x00000002U) /*!<Transmit buffer empty flag */ | |
| 7782 #define SWPMI_ISR_RXBERF ((uint32_t)0x00000004U) /*!<Receive CRC error flag */ | |
| 7783 #define SWPMI_ISR_RXOVRF ((uint32_t)0x00000008U) /*!<Receive overrun error flag */ | |
| 7784 #define SWPMI_ISR_TXUNRF ((uint32_t)0x00000010U) /*!<Transmit underrun error flag */ | |
| 7785 #define SWPMI_ISR_RXNE ((uint32_t)0x00000020U) /*!<Receive data register not empty */ | |
| 7786 #define SWPMI_ISR_TXE ((uint32_t)0x00000040U) /*!<Transmit data register empty */ | |
| 7787 #define SWPMI_ISR_TCF ((uint32_t)0x00000080U) /*!<Transfer complete flag */ | |
| 7788 #define SWPMI_ISR_SRF ((uint32_t)0x00000100U) /*!<Slave resume flag */ | |
| 7789 #define SWPMI_ISR_SUSP ((uint32_t)0x00000200U) /*!<SUSPEND flag */ | |
| 7790 #define SWPMI_ISR_DEACTF ((uint32_t)0x00000400U) /*!<DEACTIVATED flag */ | |
| 7791 | |
| 7792 /******************* Bit definition for SWPMI_ICR register ********************/ | |
| 7793 #define SWPMI_ICR_CRXBFF ((uint32_t)0x00000001U) /*!<Clear receive buffer full flag */ | |
| 7794 #define SWPMI_ICR_CTXBEF ((uint32_t)0x00000002U) /*!<Clear transmit buffer empty flag */ | |
| 7795 #define SWPMI_ICR_CRXBERF ((uint32_t)0x00000004U) /*!<Clear receive CRC error flag */ | |
| 7796 #define SWPMI_ICR_CRXOVRF ((uint32_t)0x00000008U) /*!<Clear receive overrun error flag */ | |
| 7797 #define SWPMI_ICR_CTXUNRF ((uint32_t)0x00000010U) /*!<Clear transmit underrun error flag */ | |
| 7798 #define SWPMI_ICR_CTCF ((uint32_t)0x00000080U) /*!<Clear transfer complete flag */ | |
| 7799 #define SWPMI_ICR_CSRF ((uint32_t)0x00000100U) /*!<Clear slave resume flag */ | |
| 7800 | |
| 7801 /******************* Bit definition for SWPMI_IER register ********************/ | |
| 7802 #define SWPMI_IER_SRIE ((uint32_t)0x00000100U) /*!<Slave resume interrupt enable */ | |
| 7803 #define SWPMI_IER_TCIE ((uint32_t)0x00000080U) /*!<Transmit complete interrupt enable */ | |
| 7804 #define SWPMI_IER_TIE ((uint32_t)0x00000040U) /*!<Transmit interrupt enable */ | |
| 7805 #define SWPMI_IER_RIE ((uint32_t)0x00000020U) /*!<Receive interrupt enable */ | |
| 7806 #define SWPMI_IER_TXUNRIE ((uint32_t)0x00000010U) /*!<Transmit underrun error interrupt enable */ | |
| 7807 #define SWPMI_IER_RXOVRIE ((uint32_t)0x00000008U) /*!<Receive overrun error interrupt enable */ | |
| 7808 #define SWPMI_IER_RXBERIE ((uint32_t)0x00000004U) /*!<Receive CRC error interrupt enable */ | |
| 7809 #define SWPMI_IER_TXBEIE ((uint32_t)0x00000002U) /*!<Transmit buffer empty interrupt enable */ | |
| 7810 #define SWPMI_IER_RXBFIE ((uint32_t)0x00000001U) /*!<Receive buffer full interrupt enable */ | |
| 7811 | |
| 7812 /******************* Bit definition for SWPMI_RFL register ********************/ | |
| 7813 #define SWPMI_RFL_RFL ((uint32_t)0x0000001FU) /*!<RFL[4:0] bits (Receive Frame length) */ | |
| 7814 #define SWPMI_RFL_RFL_0_1 ((uint32_t)0x00000003U) /*!<RFL[1:0] bits (number of relevant bytes for the last SWPMI_RDR register read.) */ | |
| 7815 | |
| 7816 /******************* Bit definition for SWPMI_TDR register ********************/ | |
| 7817 #define SWPMI_TDR_TD ((uint32_t)0xFFFFFFFFU) /*!<Transmit Data Register */ | |
| 7818 | |
| 7819 /******************* Bit definition for SWPMI_RDR register ********************/ | |
| 7820 #define SWPMI_RDR_RD ((uint32_t)0xFFFFFFFFU) /*!<Receive Data Register */ | |
| 7821 | |
| 7822 /******************* Bit definition for SWPMI_OR register ********************/ | |
| 7823 #define SWPMI_OR_TBYP ((uint32_t)0x00000001U) /*!<SWP Transceiver Bypass */ | |
| 7824 #define SWPMI_OR_CLASS ((uint32_t)0x00000002U) /*!<SWP Voltage Class selection */ | |
| 7825 | |
| 7826 /******************************************************************************/ | |
| 7827 /* */ | |
| 7828 /* VREFBUF */ | |
| 7829 /* */ | |
| 7830 /******************************************************************************/ | |
| 7831 /******************* Bit definition for VREFBUF_CSR register ****************/ | |
| 7832 #define VREFBUF_CSR_ENVR ((uint32_t)0x00000001U) /*!<Voltage reference buffer enable */ | |
| 7833 #define VREFBUF_CSR_HIZ ((uint32_t)0x00000002U) /*!<High impedance mode */ | |
| 7834 #define VREFBUF_CSR_VRS ((uint32_t)0x00000004U) /*!<Voltage reference scale */ | |
| 7835 #define VREFBUF_CSR_VRR ((uint32_t)0x00000008U) /*!<Voltage reference buffer ready */ | |
| 7836 | |
| 7837 /******************* Bit definition for VREFBUF_CCR register ******************/ | |
| 7838 #define VREFBUF_CCR_TRIM ((uint32_t)0x0000003FU) /*!<TRIM[5:0] bits (Trimming code) */ | |
| 7839 | |
| 7840 /******************************************************************************/ | |
| 7841 /* */ | |
| 7842 /* Window WATCHDOG */ | |
| 7843 /* */ | |
| 7844 /******************************************************************************/ | |
| 7845 /******************* Bit definition for WWDG_CR register ********************/ | |
| 7846 #define WWDG_CR_T ((uint32_t)0x0000007FU) /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */ | |
| 7847 #define WWDG_CR_T_0 ((uint32_t)0x00000001U) /*!<Bit 0 */ | |
| 7848 #define WWDG_CR_T_1 ((uint32_t)0x00000002U) /*!<Bit 1 */ | |
| 7849 #define WWDG_CR_T_2 ((uint32_t)0x00000004U) /*!<Bit 2 */ | |
| 7850 #define WWDG_CR_T_3 ((uint32_t)0x00000008U) /*!<Bit 3 */ | |
| 7851 #define WWDG_CR_T_4 ((uint32_t)0x00000010U) /*!<Bit 4 */ | |
| 7852 #define WWDG_CR_T_5 ((uint32_t)0x00000020U) /*!<Bit 5 */ | |
| 7853 #define WWDG_CR_T_6 ((uint32_t)0x00000040U) /*!<Bit 6 */ | |
| 7854 | |
| 7855 #define WWDG_CR_WDGA ((uint32_t)0x00000080U) /*!<Activation bit */ | |
| 7856 | |
| 7857 /******************* Bit definition for WWDG_CFR register *******************/ | |
| 7858 #define WWDG_CFR_W ((uint32_t)0x0000007FU) /*!<W[6:0] bits (7-bit window value) */ | |
| 7859 #define WWDG_CFR_W_0 ((uint32_t)0x00000001U) /*!<Bit 0 */ | |
| 7860 #define WWDG_CFR_W_1 ((uint32_t)0x00000002U) /*!<Bit 1 */ | |
| 7861 #define WWDG_CFR_W_2 ((uint32_t)0x00000004U) /*!<Bit 2 */ | |
| 7862 #define WWDG_CFR_W_3 ((uint32_t)0x00000008U) /*!<Bit 3 */ | |
| 7863 #define WWDG_CFR_W_4 ((uint32_t)0x00000010U) /*!<Bit 4 */ | |
| 7864 #define WWDG_CFR_W_5 ((uint32_t)0x00000020U) /*!<Bit 5 */ | |
| 7865 #define WWDG_CFR_W_6 ((uint32_t)0x00000040U) /*!<Bit 6 */ | |
| 7866 | |
| 7867 #define WWDG_CFR_WDGTB ((uint32_t)0x00000180U) /*!<WDGTB[1:0] bits (Timer Base) */ | |
| 7868 #define WWDG_CFR_WDGTB_0 ((uint32_t)0x00000080U) /*!<Bit 0 */ | |
| 7869 #define WWDG_CFR_WDGTB_1 ((uint32_t)0x00000100U) /*!<Bit 1 */ | |
| 7870 | |
| 7871 #define WWDG_CFR_EWI ((uint32_t)0x00000200U) /*!<Early Wakeup Interrupt */ | |
| 7872 | |
| 7873 /******************* Bit definition for WWDG_SR register ********************/ | |
| 7874 #define WWDG_SR_EWIF ((uint32_t)0x00000001U) /*!<Early Wakeup Interrupt Flag */ | |
| 7875 | |
| 7876 | |
| 7877 /******************************************************************************/ | |
| 7878 /* */ | |
| 7879 /* Debug MCU */ | |
| 7880 /* */ | |
| 7881 /******************************************************************************/ | |
| 7882 /******************** Bit definition for DBGMCU_IDCODE register *************/ | |
| 7883 #define DBGMCU_IDCODE_DEV_ID ((uint32_t)0x00000FFFU) | |
| 7884 #define DBGMCU_IDCODE_REV_ID ((uint32_t)0xFFFF0000U) | |
| 7885 | |
| 7886 /******************** Bit definition for DBGMCU_CR register *****************/ | |
| 7887 #define DBGMCU_CR_DBG_SLEEP ((uint32_t)0x00000001U) | |
| 7888 #define DBGMCU_CR_DBG_STOP ((uint32_t)0x00000002U) | |
| 7889 #define DBGMCU_CR_DBG_STANDBY ((uint32_t)0x00000004U) | |
| 7890 #define DBGMCU_CR_TRACE_IOEN ((uint32_t)0x00000020U) | |
| 7891 | |
| 7892 #define DBGMCU_CR_TRACE_MODE ((uint32_t)0x000000C0U) | |
| 7893 #define DBGMCU_CR_TRACE_MODE_0 ((uint32_t)0x00000040U)/*!<Bit 0 */ | |
| 7894 #define DBGMCU_CR_TRACE_MODE_1 ((uint32_t)0x00000080U)/*!<Bit 1 */ | |
| 7895 | |
| 7896 /******************** Bit definition for DBGMCU_APB1FZR1 register ***********/ | |
| 7897 #define DBGMCU_APB1FZR1_DBG_TIM2_STOP ((uint32_t)0x00000001U) | |
| 7898 #define DBGMCU_APB1FZR1_DBG_TIM6_STOP ((uint32_t)0x00000010U) | |
| 7899 #define DBGMCU_APB1FZR1_DBG_TIM7_STOP ((uint32_t)0x00000020U) | |
| 7900 #define DBGMCU_APB1FZR1_DBG_RTC_STOP ((uint32_t)0x00000400U) | |
| 7901 #define DBGMCU_APB1FZR1_DBG_WWDG_STOP ((uint32_t)0x00000800U) | |
| 7902 #define DBGMCU_APB1FZR1_DBG_IWDG_STOP ((uint32_t)0x00001000U) | |
| 7903 #define DBGMCU_APB1FZR1_DBG_I2C1_STOP ((uint32_t)0x00200000U) | |
| 7904 #define DBGMCU_APB1FZR1_DBG_I2C2_STOP ((uint32_t)0x00400000U) | |
| 7905 #define DBGMCU_APB1FZR1_DBG_I2C3_STOP ((uint32_t)0x00800000U) | |
| 7906 #define DBGMCU_APB1FZR1_DBG_CAN_STOP ((uint32_t)0x02000000U) | |
| 7907 #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP ((uint32_t)0x80000000U) | |
| 7908 | |
| 7909 /******************** Bit definition for DBGMCU_APB1FZR2 register **********/ | |
| 7910 #define DBGMCU_APB1FZR2_DBG_LPTIM2_STOP ((uint32_t)0x00000020U) | |
| 7911 | |
| 7912 /******************** Bit definition for DBGMCU_APB2FZ register ************/ | |
| 7913 #define DBGMCU_APB2FZ_DBG_TIM1_STOP ((uint32_t)0x00000800U) | |
| 7914 #define DBGMCU_APB2FZ_DBG_TIM15_STOP ((uint32_t)0x00010000U) | |
| 7915 #define DBGMCU_APB2FZ_DBG_TIM16_STOP ((uint32_t)0x00020000U) | |
| 7916 | |
| 7917 /******************************************************************************/ | |
| 7918 /* */ | |
| 7919 /* USB Device FS Endpoint registers */ | |
| 7920 /* */ | |
| 7921 /******************************************************************************/ | |
| 7922 #define USB_EP0R USB_BASE /*!< endpoint 0 register address */ | |
| 7923 #define USB_EP1R (USB_BASE + 0x0x00000004) /*!< endpoint 1 register address */ | |
| 7924 #define USB_EP2R (USB_BASE + 0x0x00000008) /*!< endpoint 2 register address */ | |
| 7925 #define USB_EP3R (USB_BASE + 0x0x0000000C) /*!< endpoint 3 register address */ | |
| 7926 #define USB_EP4R (USB_BASE + 0x0x00000010) /*!< endpoint 4 register address */ | |
| 7927 #define USB_EP5R (USB_BASE + 0x0x00000014) /*!< endpoint 5 register address */ | |
| 7928 #define USB_EP6R (USB_BASE + 0x0x00000018) /*!< endpoint 6 register address */ | |
| 7929 #define USB_EP7R (USB_BASE + 0x0x0000001C) /*!< endpoint 7 register address */ | |
| 7930 | |
| 7931 /* bit positions */ | |
| 7932 #define USB_EP_CTR_RX ((uint16_t)0x8000U) /*!< EndPoint Correct TRansfer RX */ | |
| 7933 #define USB_EP_DTOG_RX ((uint16_t)0x4000U) /*!< EndPoint Data TOGGLE RX */ | |
| 7934 #define USB_EPRX_STAT ((uint16_t)0x3000U) /*!< EndPoint RX STATus bit field */ | |
| 7935 #define USB_EP_SETUP ((uint16_t)0x0800U) /*!< EndPoint SETUP */ | |
| 7936 #define USB_EP_T_FIELD ((uint16_t)0x0600U) /*!< EndPoint TYPE */ | |
| 7937 #define USB_EP_KIND ((uint16_t)0x0100U) /*!< EndPoint KIND */ | |
| 7938 #define USB_EP_CTR_TX ((uint16_t)0x0080U) /*!< EndPoint Correct TRansfer TX */ | |
| 7939 #define USB_EP_DTOG_TX ((uint16_t)0x0040U) /*!< EndPoint Data TOGGLE TX */ | |
| 7940 #define USB_EPTX_STAT ((uint16_t)0x0030U) /*!< EndPoint TX STATus bit field */ | |
| 7941 #define USB_EPADDR_FIELD ((uint16_t)0x000FU) /*!< EndPoint ADDRess FIELD */ | |
| 7942 | |
| 7943 /* EndPoint REGister MASK (no toggle fields) */ | |
| 7944 #define USB_EPREG_MASK (USB_EP_CTR_RX|USB_EP_SETUP|USB_EP_T_FIELD|USB_EP_KIND|USB_EP_CTR_TX|USB_EPADDR_FIELD) | |
| 7945 /*!< EP_TYPE[1:0] EndPoint TYPE */ | |
| 7946 #define USB_EP_TYPE_MASK ((uint16_t)0x0600U) /*!< EndPoint TYPE Mask */ | |
| 7947 #define USB_EP_BULK ((uint16_t)0x0000U) /*!< EndPoint BULK */ | |
| 7948 #define USB_EP_CONTROL ((uint16_t)0x0200U) /*!< EndPoint CONTROL */ | |
| 7949 #define USB_EP_ISOCHRONOUS ((uint16_t)0x0400U) /*!< EndPoint ISOCHRONOUS */ | |
| 7950 #define USB_EP_INTERRUPT ((uint16_t)0x0600U) /*!< EndPoint INTERRUPT */ | |
| 7951 #define USB_EP_T_MASK ((uint16_t) ~USB_EP_T_FIELD & USB_EPREG_MASK) | |
| 7952 | |
| 7953 #define USB_EPKIND_MASK ((uint16_t)~USB_EP_KIND & USB_EPREG_MASK) /*!< EP_KIND EndPoint KIND */ | |
| 7954 /*!< STAT_TX[1:0] STATus for TX transfer */ | |
| 7955 #define USB_EP_TX_DIS ((uint16_t)0x0000U) /*!< EndPoint TX DISabled */ | |
| 7956 #define USB_EP_TX_STALL ((uint16_t)0x0010U) /*!< EndPoint TX STALLed */ | |
| 7957 #define USB_EP_TX_NAK ((uint16_t)0x0020U) /*!< EndPoint TX NAKed */ | |
| 7958 #define USB_EP_TX_VALID ((uint16_t)0x0030U) /*!< EndPoint TX VALID */ | |
| 7959 #define USB_EPTX_DTOG1 ((uint16_t)0x0010U) /*!< EndPoint TX Data TOGgle bit1 */ | |
| 7960 #define USB_EPTX_DTOG2 ((uint16_t)0x0020U) /*!< EndPoint TX Data TOGgle bit2 */ | |
| 7961 #define USB_EPTX_DTOGMASK (USB_EPTX_STAT|USB_EPREG_MASK) | |
| 7962 /*!< STAT_RX[1:0] STATus for RX transfer */ | |
| 7963 #define USB_EP_RX_DIS ((uint16_t)0x0000U) /*!< EndPoint RX DISabled */ | |
| 7964 #define USB_EP_RX_STALL ((uint16_t)0x1000U) /*!< EndPoint RX STALLed */ | |
| 7965 #define USB_EP_RX_NAK ((uint16_t)0x2000U) /*!< EndPoint RX NAKed */ | |
| 7966 #define USB_EP_RX_VALID ((uint16_t)0x3000U) /*!< EndPoint RX VALID */ | |
| 7967 #define USB_EPRX_DTOG1 ((uint16_t)0x1000U) /*!< EndPoint RX Data TOGgle bit1 */ | |
| 7968 #define USB_EPRX_DTOG2 ((uint16_t)0x2000U) /*!< EndPoint RX Data TOGgle bit1 */ | |
| 7969 #define USB_EPRX_DTOGMASK (USB_EPRX_STAT|USB_EPREG_MASK) | |
| 7970 | |
| 7971 /******************************************************************************/ | |
| 7972 /* */ | |
| 7973 /* USB Device FS General registers */ | |
| 7974 /* */ | |
| 7975 /******************************************************************************/ | |
| 7976 #define USB_CNTR (USB_BASE + 0x00000040U) /*!< Control register */ | |
| 7977 #define USB_ISTR (USB_BASE + 0x00000044U) /*!< Interrupt status register */ | |
| 7978 #define USB_FNR (USB_BASE + 0x00000048U) /*!< Frame number register */ | |
| 7979 #define USB_DADDR (USB_BASE + 0x0000004CU) /*!< Device address register */ | |
| 7980 #define USB_BTABLE (USB_BASE + 0x00000050U) /*!< Buffer Table address register */ | |
| 7981 #define USB_LPMCSR (USB_BASE + 0x00000054U) /*!< LPM Control and Status register */ | |
| 7982 #define USB_BCDR (USB_BASE + 0x00000058U) /*!< Battery Charging detector register*/ | |
| 7983 | |
| 7984 /****************** Bits definition for USB_CNTR register *******************/ | |
| 7985 #define USB_CNTR_CTRM ((uint16_t)0x8000U) /*!< Correct TRansfer Mask */ | |
| 7986 #define USB_CNTR_PMAOVRM ((uint16_t)0x4000U) /*!< DMA OVeR/underrun Mask */ | |
| 7987 #define USB_CNTR_ERRM ((uint16_t)0x2000U) /*!< ERRor Mask */ | |
| 7988 #define USB_CNTR_WKUPM ((uint16_t)0x1000U) /*!< WaKe UP Mask */ | |
| 7989 #define USB_CNTR_SUSPM ((uint16_t)0x0800U) /*!< SUSPend Mask */ | |
| 7990 #define USB_CNTR_RESETM ((uint16_t)0x0400U) /*!< RESET Mask */ | |
| 7991 #define USB_CNTR_SOFM ((uint16_t)0x0200U) /*!< Start Of Frame Mask */ | |
| 7992 #define USB_CNTR_ESOFM ((uint16_t)0x0100U) /*!< Expected Start Of Frame Mask */ | |
| 7993 #define USB_CNTR_L1REQM ((uint16_t)0x0080U) /*!< LPM L1 state request interrupt mask */ | |
| 7994 #define USB_CNTR_L1RESUME ((uint16_t)0x0020U) /*!< LPM L1 Resume request */ | |
| 7995 #define USB_CNTR_RESUME ((uint16_t)0x0010U) /*!< RESUME request */ | |
| 7996 #define USB_CNTR_FSUSP ((uint16_t)0x0008U) /*!< Force SUSPend */ | |
| 7997 #define USB_CNTR_LPMODE ((uint16_t)0x0004U) /*!< Low-power MODE */ | |
| 7998 #define USB_CNTR_PDWN ((uint16_t)0x0002U) /*!< Power DoWN */ | |
| 7999 #define USB_CNTR_FRES ((uint16_t)0x0001U) /*!< Force USB RESet */ | |
| 8000 | |
| 8001 /****************** Bits definition for USB_ISTR register *******************/ | |
| 8002 #define USB_ISTR_EP_ID ((uint16_t)0x000FU) /*!< EndPoint IDentifier (read-only bit) */ | |
| 8003 #define USB_ISTR_DIR ((uint16_t)0x0010U) /*!< DIRection of transaction (read-only bit) */ | |
| 8004 #define USB_ISTR_L1REQ ((uint16_t)0x0080U) /*!< LPM L1 state request */ | |
| 8005 #define USB_ISTR_ESOF ((uint16_t)0x0100U) /*!< Expected Start Of Frame (clear-only bit) */ | |
| 8006 #define USB_ISTR_SOF ((uint16_t)0x0200U) /*!< Start Of Frame (clear-only bit) */ | |
| 8007 #define USB_ISTR_RESET ((uint16_t)0x0400U) /*!< RESET (clear-only bit) */ | |
| 8008 #define USB_ISTR_SUSP ((uint16_t)0x0800U) /*!< SUSPend (clear-only bit) */ | |
| 8009 #define USB_ISTR_WKUP ((uint16_t)0x1000U) /*!< WaKe UP (clear-only bit) */ | |
| 8010 #define USB_ISTR_ERR ((uint16_t)0x2000U) /*!< ERRor (clear-only bit) */ | |
| 8011 #define USB_ISTR_PMAOVR ((uint16_t)0x4000U) /*!< DMA OVeR/underrun (clear-only bit) */ | |
| 8012 #define USB_ISTR_CTR ((uint16_t)0x8000U) /*!< Correct TRansfer (clear-only bit) */ | |
| 8013 | |
| 8014 #define USB_CLR_L1REQ (~USB_ISTR_L1REQ) /*!< clear LPM L1 bit */ | |
| 8015 #define USB_CLR_ESOF (~USB_ISTR_ESOF) /*!< clear Expected Start Of Frame bit */ | |
| 8016 #define USB_CLR_SOF (~USB_ISTR_SOF) /*!< clear Start Of Frame bit */ | |
| 8017 #define USB_CLR_RESET (~USB_ISTR_RESET) /*!< clear RESET bit */ | |
| 8018 #define USB_CLR_SUSP (~USB_ISTR_SUSP) /*!< clear SUSPend bit */ | |
| 8019 #define USB_CLR_WKUP (~USB_ISTR_WKUP) /*!< clear WaKe UP bit */ | |
| 8020 #define USB_CLR_ERR (~USB_ISTR_ERR) /*!< clear ERRor bit */ | |
| 8021 #define USB_CLR_PMAOVR (~USB_ISTR_PMAOVR) /*!< clear DMA OVeR/underrun bit*/ | |
| 8022 #define USB_CLR_CTR (~USB_ISTR_CTR) /*!< clear Correct TRansfer bit */ | |
| 8023 | |
| 8024 /****************** Bits definition for USB_FNR register ********************/ | |
| 8025 #define USB_FNR_FN ((uint16_t)0x07FFU) /*!< Frame Number */ | |
| 8026 #define USB_FNR_LSOF ((uint16_t)0x1800U) /*!< Lost SOF */ | |
| 8027 #define USB_FNR_LCK ((uint16_t)0x2000U) /*!< LoCKed */ | |
| 8028 #define USB_FNR_RXDM ((uint16_t)0x4000U) /*!< status of D- data line */ | |
| 8029 #define USB_FNR_RXDP ((uint16_t)0x8000U) /*!< status of D+ data line */ | |
| 8030 | |
| 8031 /****************** Bits definition for USB_DADDR register ****************/ | |
| 8032 #define USB_DADDR_ADD ((uint8_t)0x7FU) /*!< ADD[6:0] bits (Device Address) */ | |
| 8033 #define USB_DADDR_ADD0 ((uint8_t)0x01U) /*!< Bit 0 */ | |
| 8034 #define USB_DADDR_ADD1 ((uint8_t)0x02U) /*!< Bit 1 */ | |
| 8035 #define USB_DADDR_ADD2 ((uint8_t)0x04U) /*!< Bit 2 */ | |
| 8036 #define USB_DADDR_ADD3 ((uint8_t)0x08U) /*!< Bit 3 */ | |
| 8037 #define USB_DADDR_ADD4 ((uint8_t)0x10U) /*!< Bit 4 */ | |
| 8038 #define USB_DADDR_ADD5 ((uint8_t)0x20U) /*!< Bit 5 */ | |
| 8039 #define USB_DADDR_ADD6 ((uint8_t)0x40U) /*!< Bit 6 */ | |
| 8040 | |
| 8041 #define USB_DADDR_EF ((uint8_t)0x80U) /*!< Enable Function */ | |
| 8042 | |
| 8043 /****************** Bit definition for USB_BTABLE register ******************/ | |
| 8044 #define USB_BTABLE_BTABLE ((uint16_t)0xFFF8U) /*!< Buffer Table */ | |
| 8045 | |
| 8046 /****************** Bits definition for USB_BCDR register *******************/ | |
| 8047 #define USB_BCDR_BCDEN ((uint16_t)0x0001U) /*!< Battery charging detector (BCD) enable */ | |
| 8048 #define USB_BCDR_DCDEN ((uint16_t)0x0002U) /*!< Data contact detection (DCD) mode enable */ | |
| 8049 #define USB_BCDR_PDEN ((uint16_t)0x0004U) /*!< Primary detection (PD) mode enable */ | |
| 8050 #define USB_BCDR_SDEN ((uint16_t)0x0008U) /*!< Secondary detection (SD) mode enable */ | |
| 8051 #define USB_BCDR_DCDET ((uint16_t)0x0010U) /*!< Data contact detection (DCD) status */ | |
| 8052 #define USB_BCDR_PDET ((uint16_t)0x0020U) /*!< Primary detection (PD) status */ | |
| 8053 #define USB_BCDR_SDET ((uint16_t)0x0040U) /*!< Secondary detection (SD) status */ | |
| 8054 #define USB_BCDR_PS2DET ((uint16_t)0x0080U) /*!< PS2 port or proprietary charger detected */ | |
| 8055 #define USB_BCDR_DPPU ((uint16_t)0x8000U) /*!< DP Pull-up Enable */ | |
| 8056 | |
| 8057 /******************* Bit definition for LPMCSR register *********************/ | |
| 8058 #define USB_LPMCSR_LMPEN ((uint16_t)0x0001U) /*!< LPM support enable */ | |
| 8059 #define USB_LPMCSR_LPMACK ((uint16_t)0x0002U) /*!< LPM Token acknowledge enable*/ | |
| 8060 #define USB_LPMCSR_REMWAKE ((uint16_t)0x0008U) /*!< bRemoteWake value received with last ACKed LPM Token */ | |
| 8061 #define USB_LPMCSR_BESL ((uint16_t)0x00F0U) /*!< BESL value received with last ACKed LPM Token */ | |
| 8062 | |
| 8063 /*!< Buffer descriptor table */ | |
| 8064 /***************** Bit definition for USB_ADDR0_TX register *****************/ | |
| 8065 #define USB_ADDR0_TX_ADDR0_TX ((uint32_t)0x0000FFFEU) /*!< Transmission Buffer Address 0 */ | |
| 8066 | |
| 8067 /***************** Bit definition for USB_ADDR1_TX register *****************/ | |
| 8068 #define USB_ADDR1_TX_ADDR1_TX ((uint32_t)0x0000FFFEU) /*!< Transmission Buffer Address 1 */ | |
| 8069 | |
| 8070 /***************** Bit definition for USB_ADDR2_TX register *****************/ | |
| 8071 #define USB_ADDR2_TX_ADDR2_TX ((uint32_t)0x0000FFFEU) /*!< Transmission Buffer Address 2 */ | |
| 8072 | |
| 8073 /***************** Bit definition for USB_ADDR3_TX register *****************/ | |
| 8074 #define USB_ADDR3_TX_ADDR3_TX ((uint32_t)0x0000FFFEU) /*!< Transmission Buffer Address 3 */ | |
| 8075 | |
| 8076 /***************** Bit definition for USB_ADDR4_TX register *****************/ | |
| 8077 #define USB_ADDR4_TX_ADDR4_TX ((uint32_t)0x0000FFFEU) /*!< Transmission Buffer Address 4 */ | |
| 8078 | |
| 8079 /***************** Bit definition for USB_ADDR5_TX register *****************/ | |
| 8080 #define USB_ADDR5_TX_ADDR5_TX ((uint32_t)0x0000FFFEU) /*!< Transmission Buffer Address 5 */ | |
| 8081 | |
| 8082 /***************** Bit definition for USB_ADDR6_TX register *****************/ | |
| 8083 #define USB_ADDR6_TX_ADDR6_TX ((uint32_t)0x0000FFFEU) /*!< Transmission Buffer Address 6 */ | |
| 8084 | |
| 8085 /***************** Bit definition for USB_ADDR7_TX register *****************/ | |
| 8086 #define USB_ADDR7_TX_ADDR7_TX ((uint32_t)0x0000FFFEU) /*!< Transmission Buffer Address 7 */ | |
| 8087 | |
| 8088 /*----------------------------------------------------------------------------*/ | |
| 8089 | |
| 8090 /***************** Bit definition for USB_COUNT0_TX register ****************/ | |
| 8091 #define USB_COUNT0_TX_COUNT0_TX ((uint32_t)0x000003FFU) /*!< Transmission Byte Count 0 */ | |
| 8092 | |
| 8093 /***************** Bit definition for USB_COUNT1_TX register ****************/ | |
| 8094 #define USB_COUNT1_TX_COUNT1_TX ((uint32_t)0x000003FFU) /*!< Transmission Byte Count 1 */ | |
| 8095 | |
| 8096 /***************** Bit definition for USB_COUNT2_TX register ****************/ | |
| 8097 #define USB_COUNT2_TX_COUNT2_TX ((uint32_t)0x000003FFU) /*!< Transmission Byte Count 2 */ | |
| 8098 | |
| 8099 /***************** Bit definition for USB_COUNT3_TX register ****************/ | |
| 8100 #define USB_COUNT3_TX_COUNT3_TX ((uint32_t)0x000003FFU) /*!< Transmission Byte Count 3 */ | |
| 8101 | |
| 8102 /***************** Bit definition for USB_COUNT4_TX register ****************/ | |
| 8103 #define USB_COUNT4_TX_COUNT4_TX ((uint32_t)0x000003FFU) /*!< Transmission Byte Count 4 */ | |
| 8104 | |
| 8105 /***************** Bit definition for USB_COUNT5_TX register ****************/ | |
| 8106 #define USB_COUNT5_TX_COUNT5_TX ((uint32_t)0x000003FFU) /*!< Transmission Byte Count 5 */ | |
| 8107 | |
| 8108 /***************** Bit definition for USB_COUNT6_TX register ****************/ | |
| 8109 #define USB_COUNT6_TX_COUNT6_TX ((uint32_t)0x000003FFU) /*!< Transmission Byte Count 6 */ | |
| 8110 | |
| 8111 /***************** Bit definition for USB_COUNT7_TX register ****************/ | |
| 8112 #define USB_COUNT7_TX_COUNT7_TX ((uint32_t)0x000003FFU) /*!< Transmission Byte Count 7 */ | |
| 8113 | |
| 8114 /*----------------------------------------------------------------------------*/ | |
| 8115 | |
| 8116 /**************** Bit definition for USB_COUNT0_TX_0 register ***************/ | |
| 8117 #define USB_COUNT0_TX_0_COUNT0_TX_0 ((uint32_t)0x000003FFU) /*!< Transmission Byte Count 0 (low) */ | |
| 8118 | |
| 8119 /**************** Bit definition for USB_COUNT0_TX_1 register ***************/ | |
| 8120 #define USB_COUNT0_TX_1_COUNT0_TX_1 ((uint32_t)0x03FF0000U) /*!< Transmission Byte Count 0 (high) */ | |
| 8121 | |
| 8122 /**************** Bit definition for USB_COUNT1_TX_0 register ***************/ | |
| 8123 #define USB_COUNT1_TX_0_COUNT1_TX_0 ((uint32_t)0x000003FFU) /*!< Transmission Byte Count 1 (low) */ | |
| 8124 | |
| 8125 /**************** Bit definition for USB_COUNT1_TX_1 register ***************/ | |
| 8126 #define USB_COUNT1_TX_1_COUNT1_TX_1 ((uint32_t)0x03FF0000U) /*!< Transmission Byte Count 1 (high) */ | |
| 8127 | |
| 8128 /**************** Bit definition for USB_COUNT2_TX_0 register ***************/ | |
| 8129 #define USB_COUNT2_TX_0_COUNT2_TX_0 ((uint32_t)0x000003FFU) /*!< Transmission Byte Count 2 (low) */ | |
| 8130 | |
| 8131 /**************** Bit definition for USB_COUNT2_TX_1 register ***************/ | |
| 8132 #define USB_COUNT2_TX_1_COUNT2_TX_1 ((uint32_t)0x03FF0000U) /*!< Transmission Byte Count 2 (high) */ | |
| 8133 | |
| 8134 /**************** Bit definition for USB_COUNT3_TX_0 register ***************/ | |
| 8135 #define USB_COUNT3_TX_0_COUNT3_TX_0 ((uint32_t)0x000003FFU) /*!< Transmission Byte Count 3 (low) */ | |
| 8136 | |
| 8137 /**************** Bit definition for USB_COUNT3_TX_1 register ***************/ | |
| 8138 #define USB_COUNT3_TX_1_COUNT3_TX_1 ((uint32_t)0x03FF0000U) /*!< Transmission Byte Count 3 (high) */ | |
| 8139 | |
| 8140 /**************** Bit definition for USB_COUNT4_TX_0 register ***************/ | |
| 8141 #define USB_COUNT4_TX_0_COUNT4_TX_0 ((uint32_t)0x000003FFU) /*!< Transmission Byte Count 4 (low) */ | |
| 8142 | |
| 8143 /**************** Bit definition for USB_COUNT4_TX_1 register ***************/ | |
| 8144 #define USB_COUNT4_TX_1_COUNT4_TX_1 ((uint32_t)0x03FF0000U) /*!< Transmission Byte Count 4 (high) */ | |
| 8145 | |
| 8146 /**************** Bit definition for USB_COUNT5_TX_0 register ***************/ | |
| 8147 #define USB_COUNT5_TX_0_COUNT5_TX_0 ((uint32_t)0x000003FFU) /*!< Transmission Byte Count 5 (low) */ | |
| 8148 | |
| 8149 /**************** Bit definition for USB_COUNT5_TX_1 register ***************/ | |
| 8150 #define USB_COUNT5_TX_1_COUNT5_TX_1 ((uint32_t)0x03FF0000U) /*!< Transmission Byte Count 5 (high) */ | |
| 8151 | |
| 8152 /**************** Bit definition for USB_COUNT6_TX_0 register ***************/ | |
| 8153 #define USB_COUNT6_TX_0_COUNT6_TX_0 ((uint32_t)0x000003FFU) /*!< Transmission Byte Count 6 (low) */ | |
| 8154 | |
| 8155 /**************** Bit definition for USB_COUNT6_TX_1 register ***************/ | |
| 8156 #define USB_COUNT6_TX_1_COUNT6_TX_1 ((uint32_t)0x03FF0000U) /*!< Transmission Byte Count 6 (high) */ | |
| 8157 | |
| 8158 /**************** Bit definition for USB_COUNT7_TX_0 register ***************/ | |
| 8159 #define USB_COUNT7_TX_0_COUNT7_TX_0 ((uint32_t)0x000003FFU) /*!< Transmission Byte Count 7 (low) */ | |
| 8160 | |
| 8161 /**************** Bit definition for USB_COUNT7_TX_1 register ***************/ | |
| 8162 #define USB_COUNT7_TX_1_COUNT7_TX_1 ((uint32_t)0x03FF0000U) /*!< Transmission Byte Count 7 (high) */ | |
| 8163 | |
| 8164 /*----------------------------------------------------------------------------*/ | |
| 8165 | |
| 8166 /***************** Bit definition for USB_ADDR0_RX register *****************/ | |
| 8167 #define USB_ADDR0_RX_ADDR0_RX ((uint32_t)0x0000FFFEU) /*!< Reception Buffer Address 0 */ | |
| 8168 | |
| 8169 /***************** Bit definition for USB_ADDR1_RX register *****************/ | |
| 8170 #define USB_ADDR1_RX_ADDR1_RX ((uint32_t)0x0000FFFEU) /*!< Reception Buffer Address 1 */ | |
| 8171 | |
| 8172 /***************** Bit definition for USB_ADDR2_RX register *****************/ | |
| 8173 #define USB_ADDR2_RX_ADDR2_RX ((uint32_t)0x0000FFFEU) /*!< Reception Buffer Address 2 */ | |
| 8174 | |
| 8175 /***************** Bit definition for USB_ADDR3_RX register *****************/ | |
| 8176 #define USB_ADDR3_RX_ADDR3_RX ((uint32_t)0x0000FFFEU) /*!< Reception Buffer Address 3 */ | |
| 8177 | |
| 8178 /***************** Bit definition for USB_ADDR4_RX register *****************/ | |
| 8179 #define USB_ADDR4_RX_ADDR4_RX ((uint32_t)0x0000FFFEU) /*!< Reception Buffer Address 4 */ | |
| 8180 | |
| 8181 /***************** Bit definition for USB_ADDR5_RX register *****************/ | |
| 8182 #define USB_ADDR5_RX_ADDR5_RX ((uint32_t)0x0000FFFEU) /*!< Reception Buffer Address 5 */ | |
| 8183 | |
| 8184 /***************** Bit definition for USB_ADDR6_RX register *****************/ | |
| 8185 #define USB_ADDR6_RX_ADDR6_RX ((uint32_t)0x0000FFFEU) /*!< Reception Buffer Address 6 */ | |
| 8186 | |
| 8187 /***************** Bit definition for USB_ADDR7_RX register *****************/ | |
| 8188 #define USB_ADDR7_RX_ADDR7_RX ((uint32_t)0x0000FFFEU) /*!< Reception Buffer Address 7 */ | |
| 8189 | |
| 8190 /*----------------------------------------------------------------------------*/ | |
| 8191 | |
| 8192 /***************** Bit definition for USB_COUNT0_RX register ****************/ | |
| 8193 #define USB_COUNT0_RX_COUNT0_RX ((uint32_t)0x000003FFU) /*!< Reception Byte Count */ | |
| 8194 | |
| 8195 #define USB_COUNT0_RX_NUM_BLOCK ((uint32_t)0x00007C00U) /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ | |
| 8196 #define USB_COUNT0_RX_NUM_BLOCK_0 ((uint32_t)0x00000400U) /*!< Bit 0 */ | |
| 8197 #define USB_COUNT0_RX_NUM_BLOCK_1 ((uint32_t)0x00000800U) /*!< Bit 1 */ | |
| 8198 #define USB_COUNT0_RX_NUM_BLOCK_2 ((uint32_t)0x00001000U) /*!< Bit 2 */ | |
| 8199 #define USB_COUNT0_RX_NUM_BLOCK_3 ((uint32_t)0x00002000U) /*!< Bit 3 */ | |
| 8200 #define USB_COUNT0_RX_NUM_BLOCK_4 ((uint32_t)0x00004000U) /*!< Bit 4 */ | |
| 8201 | |
| 8202 #define USB_COUNT0_RX_BLSIZE ((uint32_t)0x00008000U) /*!< BLock SIZE */ | |
| 8203 | |
| 8204 /***************** Bit definition for USB_COUNT1_RX register ****************/ | |
| 8205 #define USB_COUNT1_RX_COUNT1_RX ((uint32_t)0x000003FFU) /*!< Reception Byte Count */ | |
| 8206 | |
| 8207 #define USB_COUNT1_RX_NUM_BLOCK ((uint32_t)0x00007C00U) /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ | |
| 8208 #define USB_COUNT1_RX_NUM_BLOCK_0 ((uint32_t)0x00000400U) /*!< Bit 0 */ | |
| 8209 #define USB_COUNT1_RX_NUM_BLOCK_1 ((uint32_t)0x00000800U) /*!< Bit 1 */ | |
| 8210 #define USB_COUNT1_RX_NUM_BLOCK_2 ((uint32_t)0x00001000U) /*!< Bit 2 */ | |
| 8211 #define USB_COUNT1_RX_NUM_BLOCK_3 ((uint32_t)0x00002000U) /*!< Bit 3 */ | |
| 8212 #define USB_COUNT1_RX_NUM_BLOCK_4 ((uint32_t)0x00004000U) /*!< Bit 4 */ | |
| 8213 | |
| 8214 #define USB_COUNT1_RX_BLSIZE ((uint32_t)0x00008000U) /*!< BLock SIZE */ | |
| 8215 | |
| 8216 /***************** Bit definition for USB_COUNT2_RX register ****************/ | |
| 8217 #define USB_COUNT2_RX_COUNT2_RX ((uint32_t)0x000003FFU) /*!< Reception Byte Count */ | |
| 8218 | |
| 8219 #define USB_COUNT2_RX_NUM_BLOCK ((uint32_t)0x00007C00U) /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ | |
| 8220 #define USB_COUNT2_RX_NUM_BLOCK_0 ((uint32_t)0x00000400U) /*!< Bit 0 */ | |
| 8221 #define USB_COUNT2_RX_NUM_BLOCK_1 ((uint32_t)0x00000800U) /*!< Bit 1 */ | |
| 8222 #define USB_COUNT2_RX_NUM_BLOCK_2 ((uint32_t)0x00001000U) /*!< Bit 2 */ | |
| 8223 #define USB_COUNT2_RX_NUM_BLOCK_3 ((uint32_t)0x00002000U) /*!< Bit 3 */ | |
| 8224 #define USB_COUNT2_RX_NUM_BLOCK_4 ((uint32_t)0x00004000U) /*!< Bit 4 */ | |
| 8225 | |
| 8226 #define USB_COUNT2_RX_BLSIZE ((uint32_t)0x00008000U) /*!< BLock SIZE */ | |
| 8227 | |
| 8228 /***************** Bit definition for USB_COUNT3_RX register ****************/ | |
| 8229 #define USB_COUNT3_RX_COUNT3_RX ((uint32_t)0x000003FFU) /*!< Reception Byte Count */ | |
| 8230 | |
| 8231 #define USB_COUNT3_RX_NUM_BLOCK ((uint32_t)0x00007C00U) /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ | |
| 8232 #define USB_COUNT3_RX_NUM_BLOCK_0 ((uint32_t)0x00000400U) /*!< Bit 0 */ | |
| 8233 #define USB_COUNT3_RX_NUM_BLOCK_1 ((uint32_t)0x00000800U) /*!< Bit 1 */ | |
| 8234 #define USB_COUNT3_RX_NUM_BLOCK_2 ((uint32_t)0x00001000U) /*!< Bit 2 */ | |
| 8235 #define USB_COUNT3_RX_NUM_BLOCK_3 ((uint32_t)0x00002000U) /*!< Bit 3 */ | |
| 8236 #define USB_COUNT3_RX_NUM_BLOCK_4 ((uint32_t)0x00004000U) /*!< Bit 4 */ | |
| 8237 | |
| 8238 #define USB_COUNT3_RX_BLSIZE ((uint32_t)0x00008000U) /*!< BLock SIZE */ | |
| 8239 | |
| 8240 /***************** Bit definition for USB_COUNT4_RX register ****************/ | |
| 8241 #define USB_COUNT4_RX_COUNT4_RX ((uint32_t)0x000003FFU) /*!< Reception Byte Count */ | |
| 8242 | |
| 8243 #define USB_COUNT4_RX_NUM_BLOCK ((uint32_t)0x00007C00U) /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ | |
| 8244 #define USB_COUNT4_RX_NUM_BLOCK_0 ((uint32_t)0x00000400U) /*!< Bit 0 */ | |
| 8245 #define USB_COUNT4_RX_NUM_BLOCK_1 ((uint32_t)0x00000800U) /*!< Bit 1 */ | |
| 8246 #define USB_COUNT4_RX_NUM_BLOCK_2 ((uint32_t)0x00001000U) /*!< Bit 2 */ | |
| 8247 #define USB_COUNT4_RX_NUM_BLOCK_3 ((uint32_t)0x00002000U) /*!< Bit 3 */ | |
| 8248 #define USB_COUNT4_RX_NUM_BLOCK_4 ((uint32_t)0x00004000U) /*!< Bit 4 */ | |
| 8249 | |
| 8250 #define USB_COUNT4_RX_BLSIZE ((uint32_t)0x00008000U) /*!< BLock SIZE */ | |
| 8251 | |
| 8252 /***************** Bit definition for USB_COUNT5_RX register ****************/ | |
| 8253 #define USB_COUNT5_RX_COUNT5_RX ((uint32_t)0x000003FFU) /*!< Reception Byte Count */ | |
| 8254 | |
| 8255 #define USB_COUNT5_RX_NUM_BLOCK ((uint32_t)0x00007C00U) /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ | |
| 8256 #define USB_COUNT5_RX_NUM_BLOCK_0 ((uint32_t)0x00000400U) /*!< Bit 0 */ | |
| 8257 #define USB_COUNT5_RX_NUM_BLOCK_1 ((uint32_t)0x00000800U) /*!< Bit 1 */ | |
| 8258 #define USB_COUNT5_RX_NUM_BLOCK_2 ((uint32_t)0x00001000U) /*!< Bit 2 */ | |
| 8259 #define USB_COUNT5_RX_NUM_BLOCK_3 ((uint32_t)0x00002000U) /*!< Bit 3 */ | |
| 8260 #define USB_COUNT5_RX_NUM_BLOCK_4 ((uint32_t)0x00004000U) /*!< Bit 4 */ | |
| 8261 | |
| 8262 #define USB_COUNT5_RX_BLSIZE ((uint32_t)0x00008000U) /*!< BLock SIZE */ | |
| 8263 | |
| 8264 /***************** Bit definition for USB_COUNT6_RX register ****************/ | |
| 8265 #define USB_COUNT6_RX_COUNT6_RX ((uint32_t)0x000003FFU) /*!< Reception Byte Count */ | |
| 8266 | |
| 8267 #define USB_COUNT6_RX_NUM_BLOCK ((uint32_t)0x00007C00U) /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ | |
| 8268 #define USB_COUNT6_RX_NUM_BLOCK_0 ((uint32_t)0x00000400U) /*!< Bit 0 */ | |
| 8269 #define USB_COUNT6_RX_NUM_BLOCK_1 ((uint32_t)0x00000800U) /*!< Bit 1 */ | |
| 8270 #define USB_COUNT6_RX_NUM_BLOCK_2 ((uint32_t)0x00001000U) /*!< Bit 2 */ | |
| 8271 #define USB_COUNT6_RX_NUM_BLOCK_3 ((uint32_t)0x00002000U) /*!< Bit 3 */ | |
| 8272 #define USB_COUNT6_RX_NUM_BLOCK_4 ((uint32_t)0x00004000U) /*!< Bit 4 */ | |
| 8273 | |
| 8274 #define USB_COUNT6_RX_BLSIZE ((uint32_t)0x00008000U) /*!< BLock SIZE */ | |
| 8275 | |
| 8276 /***************** Bit definition for USB_COUNT7_RX register ****************/ | |
| 8277 #define USB_COUNT7_RX_COUNT7_RX ((uint32_t)0x000003FFU) /*!< Reception Byte Count */ | |
| 8278 | |
| 8279 #define USB_COUNT7_RX_NUM_BLOCK ((uint32_t)0x00007C00U) /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ | |
| 8280 #define USB_COUNT7_RX_NUM_BLOCK_0 ((uint32_t)0x00000400U) /*!< Bit 0 */ | |
| 8281 #define USB_COUNT7_RX_NUM_BLOCK_1 ((uint32_t)0x00000800U) /*!< Bit 1 */ | |
| 8282 #define USB_COUNT7_RX_NUM_BLOCK_2 ((uint32_t)0x00001000U) /*!< Bit 2 */ | |
| 8283 #define USB_COUNT7_RX_NUM_BLOCK_3 ((uint32_t)0x00002000U) /*!< Bit 3 */ | |
| 8284 #define USB_COUNT7_RX_NUM_BLOCK_4 ((uint32_t)0x00004000U) /*!< Bit 4 */ | |
| 8285 | |
| 8286 #define USB_COUNT7_RX_BLSIZE ((uint32_t)0x00008000U) /*!< BLock SIZE */ | |
| 8287 | |
| 8288 /*----------------------------------------------------------------------------*/ | |
| 8289 | |
| 8290 /**************** Bit definition for USB_COUNT0_RX_0 register ***************/ | |
| 8291 #define USB_COUNT0_RX_0_COUNT0_RX_0 ((uint32_t)0x000003FFU) /*!< Reception Byte Count (low) */ | |
| 8292 | |
| 8293 #define USB_COUNT0_RX_0_NUM_BLOCK_0 ((uint32_t)0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ | |
| 8294 #define USB_COUNT0_RX_0_NUM_BLOCK_0_0 ((uint32_t)0x00000400U) /*!< Bit 0 */ | |
| 8295 #define USB_COUNT0_RX_0_NUM_BLOCK_0_1 ((uint32_t)0x00000800U) /*!< Bit 1 */ | |
| 8296 #define USB_COUNT0_RX_0_NUM_BLOCK_0_2 ((uint32_t)0x00001000U) /*!< Bit 2 */ | |
| 8297 #define USB_COUNT0_RX_0_NUM_BLOCK_0_3 ((uint32_t)0x00002000U) /*!< Bit 3 */ | |
| 8298 #define USB_COUNT0_RX_0_NUM_BLOCK_0_4 ((uint32_t)0x00004000U) /*!< Bit 4 */ | |
| 8299 | |
| 8300 #define USB_COUNT0_RX_0_BLSIZE_0 ((uint32_t)0x00008000U) /*!< BLock SIZE (low) */ | |
| 8301 | |
| 8302 /**************** Bit definition for USB_COUNT0_RX_1 register ***************/ | |
| 8303 #define USB_COUNT0_RX_1_COUNT0_RX_1 ((uint32_t)0x03FF0000U) /*!< Reception Byte Count (high) */ | |
| 8304 | |
| 8305 #define USB_COUNT0_RX_1_NUM_BLOCK_1 ((uint32_t)0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ | |
| 8306 #define USB_COUNT0_RX_1_NUM_BLOCK_1_0 ((uint32_t)0x04000000U) /*!< Bit 1 */ | |
| 8307 #define USB_COUNT0_RX_1_NUM_BLOCK_1_1 ((uint32_t)0x08000000U) /*!< Bit 1 */ | |
| 8308 #define USB_COUNT0_RX_1_NUM_BLOCK_1_2 ((uint32_t)0x10000000U) /*!< Bit 2 */ | |
| 8309 #define USB_COUNT0_RX_1_NUM_BLOCK_1_3 ((uint32_t)0x20000000U) /*!< Bit 3 */ | |
| 8310 #define USB_COUNT0_RX_1_NUM_BLOCK_1_4 ((uint32_t)0x40000000U) /*!< Bit 4 */ | |
| 8311 | |
| 8312 #define USB_COUNT0_RX_1_BLSIZE_1 ((uint32_t)0x80000000U) /*!< BLock SIZE (high) */ | |
| 8313 | |
| 8314 /**************** Bit definition for USB_COUNT1_RX_0 register ***************/ | |
| 8315 #define USB_COUNT1_RX_0_COUNT1_RX_0 ((uint32_t)0x000003FFU) /*!< Reception Byte Count (low) */ | |
| 8316 | |
| 8317 #define USB_COUNT1_RX_0_NUM_BLOCK_0 ((uint32_t)0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ | |
| 8318 #define USB_COUNT1_RX_0_NUM_BLOCK_0_0 ((uint32_t)0x00000400U) /*!< Bit 0 */ | |
| 8319 #define USB_COUNT1_RX_0_NUM_BLOCK_0_1 ((uint32_t)0x00000800U) /*!< Bit 1 */ | |
| 8320 #define USB_COUNT1_RX_0_NUM_BLOCK_0_2 ((uint32_t)0x00001000U) /*!< Bit 2 */ | |
| 8321 #define USB_COUNT1_RX_0_NUM_BLOCK_0_3 ((uint32_t)0x00002000U) /*!< Bit 3 */ | |
| 8322 #define USB_COUNT1_RX_0_NUM_BLOCK_0_4 ((uint32_t)0x00004000U) /*!< Bit 4 */ | |
| 8323 | |
| 8324 #define USB_COUNT1_RX_0_BLSIZE_0 ((uint32_t)0x00008000U) /*!< BLock SIZE (low) */ | |
| 8325 | |
| 8326 /**************** Bit definition for USB_COUNT1_RX_1 register ***************/ | |
| 8327 #define USB_COUNT1_RX_1_COUNT1_RX_1 ((uint32_t)0x03FF0000U) /*!< Reception Byte Count (high) */ | |
| 8328 | |
| 8329 #define USB_COUNT1_RX_1_NUM_BLOCK_1 ((uint32_t)0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ | |
| 8330 #define USB_COUNT1_RX_1_NUM_BLOCK_1_0 ((uint32_t)0x04000000U) /*!< Bit 0 */ | |
| 8331 #define USB_COUNT1_RX_1_NUM_BLOCK_1_1 ((uint32_t)0x08000000U) /*!< Bit 1 */ | |
| 8332 #define USB_COUNT1_RX_1_NUM_BLOCK_1_2 ((uint32_t)0x10000000U) /*!< Bit 2 */ | |
| 8333 #define USB_COUNT1_RX_1_NUM_BLOCK_1_3 ((uint32_t)0x20000000U) /*!< Bit 3 */ | |
| 8334 #define USB_COUNT1_RX_1_NUM_BLOCK_1_4 ((uint32_t)0x40000000U) /*!< Bit 4 */ | |
| 8335 | |
| 8336 #define USB_COUNT1_RX_1_BLSIZE_1 ((uint32_t)0x80000000U) /*!< BLock SIZE (high) */ | |
| 8337 | |
| 8338 /**************** Bit definition for USB_COUNT2_RX_0 register ***************/ | |
| 8339 #define USB_COUNT2_RX_0_COUNT2_RX_0 ((uint32_t)0x000003FFU) /*!< Reception Byte Count (low) */ | |
| 8340 | |
| 8341 #define USB_COUNT2_RX_0_NUM_BLOCK_0 ((uint32_t)0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ | |
| 8342 #define USB_COUNT2_RX_0_NUM_BLOCK_0_0 ((uint32_t)0x00000400U) /*!< Bit 0 */ | |
| 8343 #define USB_COUNT2_RX_0_NUM_BLOCK_0_1 ((uint32_t)0x00000800U) /*!< Bit 1 */ | |
| 8344 #define USB_COUNT2_RX_0_NUM_BLOCK_0_2 ((uint32_t)0x00001000U) /*!< Bit 2 */ | |
| 8345 #define USB_COUNT2_RX_0_NUM_BLOCK_0_3 ((uint32_t)0x00002000U) /*!< Bit 3 */ | |
| 8346 #define USB_COUNT2_RX_0_NUM_BLOCK_0_4 ((uint32_t)0x00004000U) /*!< Bit 4 */ | |
| 8347 | |
| 8348 #define USB_COUNT2_RX_0_BLSIZE_0 ((uint32_t)0x00008000U) /*!< BLock SIZE (low) */ | |
| 8349 | |
| 8350 /**************** Bit definition for USB_COUNT2_RX_1 register ***************/ | |
| 8351 #define USB_COUNT2_RX_1_COUNT2_RX_1 ((uint32_t)0x03FF0000U) /*!< Reception Byte Count (high) */ | |
| 8352 | |
| 8353 #define USB_COUNT2_RX_1_NUM_BLOCK_1 ((uint32_t)0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ | |
| 8354 #define USB_COUNT2_RX_1_NUM_BLOCK_1_0 ((uint32_t)0x04000000U) /*!< Bit 0 */ | |
| 8355 #define USB_COUNT2_RX_1_NUM_BLOCK_1_1 ((uint32_t)0x08000000U) /*!< Bit 1 */ | |
| 8356 #define USB_COUNT2_RX_1_NUM_BLOCK_1_2 ((uint32_t)0x10000000U) /*!< Bit 2 */ | |
| 8357 #define USB_COUNT2_RX_1_NUM_BLOCK_1_3 ((uint32_t)0x20000000U) /*!< Bit 3 */ | |
| 8358 #define USB_COUNT2_RX_1_NUM_BLOCK_1_4 ((uint32_t)0x40000000U) /*!< Bit 4 */ | |
| 8359 | |
| 8360 #define USB_COUNT2_RX_1_BLSIZE_1 ((uint32_t)0x80000000U) /*!< BLock SIZE (high) */ | |
| 8361 | |
| 8362 /**************** Bit definition for USB_COUNT3_RX_0 register ***************/ | |
| 8363 #define USB_COUNT3_RX_0_COUNT3_RX_0 ((uint32_t)0x000003FFU) /*!< Reception Byte Count (low) */ | |
| 8364 | |
| 8365 #define USB_COUNT3_RX_0_NUM_BLOCK_0 ((uint32_t)0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ | |
| 8366 #define USB_COUNT3_RX_0_NUM_BLOCK_0_0 ((uint32_t)0x00000400U) /*!< Bit 0 */ | |
| 8367 #define USB_COUNT3_RX_0_NUM_BLOCK_0_1 ((uint32_t)0x00000800U) /*!< Bit 1 */ | |
| 8368 #define USB_COUNT3_RX_0_NUM_BLOCK_0_2 ((uint32_t)0x00001000U) /*!< Bit 2 */ | |
| 8369 #define USB_COUNT3_RX_0_NUM_BLOCK_0_3 ((uint32_t)0x00002000U) /*!< Bit 3 */ | |
| 8370 #define USB_COUNT3_RX_0_NUM_BLOCK_0_4 ((uint32_t)0x00004000U) /*!< Bit 4 */ | |
| 8371 | |
| 8372 #define USB_COUNT3_RX_0_BLSIZE_0 ((uint32_t)0x00008000U) /*!< BLock SIZE (low) */ | |
| 8373 | |
| 8374 /**************** Bit definition for USB_COUNT3_RX_1 register ***************/ | |
| 8375 #define USB_COUNT3_RX_1_COUNT3_RX_1 ((uint32_t)0x03FF0000U) /*!< Reception Byte Count (high) */ | |
| 8376 | |
| 8377 #define USB_COUNT3_RX_1_NUM_BLOCK_1 ((uint32_t)0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ | |
| 8378 #define USB_COUNT3_RX_1_NUM_BLOCK_1_0 ((uint32_t)0x04000000U) /*!< Bit 0 */ | |
| 8379 #define USB_COUNT3_RX_1_NUM_BLOCK_1_1 ((uint32_t)0x08000000U) /*!< Bit 1 */ | |
| 8380 #define USB_COUNT3_RX_1_NUM_BLOCK_1_2 ((uint32_t)0x10000000U) /*!< Bit 2 */ | |
| 8381 #define USB_COUNT3_RX_1_NUM_BLOCK_1_3 ((uint32_t)0x20000000U) /*!< Bit 3 */ | |
| 8382 #define USB_COUNT3_RX_1_NUM_BLOCK_1_4 ((uint32_t)0x40000000U) /*!< Bit 4 */ | |
| 8383 | |
| 8384 #define USB_COUNT3_RX_1_BLSIZE_1 ((uint32_t)0x80000000U) /*!< BLock SIZE (high) */ | |
| 8385 | |
| 8386 /**************** Bit definition for USB_COUNT4_RX_0 register ***************/ | |
| 8387 #define USB_COUNT4_RX_0_COUNT4_RX_0 ((uint32_t)0x000003FFU) /*!< Reception Byte Count (low) */ | |
| 8388 | |
| 8389 #define USB_COUNT4_RX_0_NUM_BLOCK_0 ((uint32_t)0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ | |
| 8390 #define USB_COUNT4_RX_0_NUM_BLOCK_0_0 ((uint32_t)0x00000400U) /*!< Bit 0 */ | |
| 8391 #define USB_COUNT4_RX_0_NUM_BLOCK_0_1 ((uint32_t)0x00000800U) /*!< Bit 1 */ | |
| 8392 #define USB_COUNT4_RX_0_NUM_BLOCK_0_2 ((uint32_t)0x00001000U) /*!< Bit 2 */ | |
| 8393 #define USB_COUNT4_RX_0_NUM_BLOCK_0_3 ((uint32_t)0x00002000U) /*!< Bit 3 */ | |
| 8394 #define USB_COUNT4_RX_0_NUM_BLOCK_0_4 ((uint32_t)0x00004000U) /*!< Bit 4 */ | |
| 8395 | |
| 8396 #define USB_COUNT4_RX_0_BLSIZE_0 ((uint32_t)0x00008000U) /*!< BLock SIZE (low) */ | |
| 8397 | |
| 8398 /**************** Bit definition for USB_COUNT4_RX_1 register ***************/ | |
| 8399 #define USB_COUNT4_RX_1_COUNT4_RX_1 ((uint32_t)0x03FF0000U) /*!< Reception Byte Count (high) */ | |
| 8400 | |
| 8401 #define USB_COUNT4_RX_1_NUM_BLOCK_1 ((uint32_t)0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ | |
| 8402 #define USB_COUNT4_RX_1_NUM_BLOCK_1_0 ((uint32_t)0x04000000U) /*!< Bit 0 */ | |
| 8403 #define USB_COUNT4_RX_1_NUM_BLOCK_1_1 ((uint32_t)0x08000000U) /*!< Bit 1 */ | |
| 8404 #define USB_COUNT4_RX_1_NUM_BLOCK_1_2 ((uint32_t)0x10000000U) /*!< Bit 2 */ | |
| 8405 #define USB_COUNT4_RX_1_NUM_BLOCK_1_3 ((uint32_t)0x20000000U) /*!< Bit 3 */ | |
| 8406 #define USB_COUNT4_RX_1_NUM_BLOCK_1_4 ((uint32_t)0x40000000U) /*!< Bit 4 */ | |
| 8407 | |
| 8408 #define USB_COUNT4_RX_1_BLSIZE_1 ((uint32_t)0x80000000U) /*!< BLock SIZE (high) */ | |
| 8409 | |
| 8410 /**************** Bit definition for USB_COUNT5_RX_0 register ***************/ | |
| 8411 #define USB_COUNT5_RX_0_COUNT5_RX_0 ((uint32_t)0x000003FFU) /*!< Reception Byte Count (low) */ | |
| 8412 | |
| 8413 #define USB_COUNT5_RX_0_NUM_BLOCK_0 ((uint32_t)0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ | |
| 8414 #define USB_COUNT5_RX_0_NUM_BLOCK_0_0 ((uint32_t)0x00000400U) /*!< Bit 0 */ | |
| 8415 #define USB_COUNT5_RX_0_NUM_BLOCK_0_1 ((uint32_t)0x00000800U) /*!< Bit 1 */ | |
| 8416 #define USB_COUNT5_RX_0_NUM_BLOCK_0_2 ((uint32_t)0x00001000U) /*!< Bit 2 */ | |
| 8417 #define USB_COUNT5_RX_0_NUM_BLOCK_0_3 ((uint32_t)0x00002000U) /*!< Bit 3 */ | |
| 8418 #define USB_COUNT5_RX_0_NUM_BLOCK_0_4 ((uint32_t)0x00004000U) /*!< Bit 4 */ | |
| 8419 | |
| 8420 #define USB_COUNT5_RX_0_BLSIZE_0 ((uint32_t)0x00008000U) /*!< BLock SIZE (low) */ | |
| 8421 | |
| 8422 /**************** Bit definition for USB_COUNT5_RX_1 register ***************/ | |
| 8423 #define USB_COUNT5_RX_1_COUNT5_RX_1 ((uint32_t)0x03FF0000U) /*!< Reception Byte Count (high) */ | |
| 8424 | |
| 8425 #define USB_COUNT5_RX_1_NUM_BLOCK_1 ((uint32_t)0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ | |
| 8426 #define USB_COUNT5_RX_1_NUM_BLOCK_1_0 ((uint32_t)0x04000000U) /*!< Bit 0 */ | |
| 8427 #define USB_COUNT5_RX_1_NUM_BLOCK_1_1 ((uint32_t)0x08000000U) /*!< Bit 1 */ | |
| 8428 #define USB_COUNT5_RX_1_NUM_BLOCK_1_2 ((uint32_t)0x10000000U) /*!< Bit 2 */ | |
| 8429 #define USB_COUNT5_RX_1_NUM_BLOCK_1_3 ((uint32_t)0x20000000U) /*!< Bit 3 */ | |
| 8430 #define USB_COUNT5_RX_1_NUM_BLOCK_1_4 ((uint32_t)0x40000000U) /*!< Bit 4 */ | |
| 8431 | |
| 8432 #define USB_COUNT5_RX_1_BLSIZE_1 ((uint32_t)0x80000000U) /*!< BLock SIZE (high) */ | |
| 8433 | |
| 8434 /*************** Bit definition for USB_COUNT6_RX_0 register ***************/ | |
| 8435 #define USB_COUNT6_RX_0_COUNT6_RX_0 ((uint32_t)0x000003FFU) /*!< Reception Byte Count (low) */ | |
| 8436 | |
| 8437 #define USB_COUNT6_RX_0_NUM_BLOCK_0 ((uint32_t)0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ | |
| 8438 #define USB_COUNT6_RX_0_NUM_BLOCK_0_0 ((uint32_t)0x00000400U) /*!< Bit 0 */ | |
| 8439 #define USB_COUNT6_RX_0_NUM_BLOCK_0_1 ((uint32_t)0x00000800U) /*!< Bit 1 */ | |
| 8440 #define USB_COUNT6_RX_0_NUM_BLOCK_0_2 ((uint32_t)0x00001000U) /*!< Bit 2 */ | |
| 8441 #define USB_COUNT6_RX_0_NUM_BLOCK_0_3 ((uint32_t)0x00002000U) /*!< Bit 3 */ | |
| 8442 #define USB_COUNT6_RX_0_NUM_BLOCK_0_4 ((uint32_t)0x00004000U) /*!< Bit 4 */ | |
| 8443 | |
| 8444 #define USB_COUNT6_RX_0_BLSIZE_0 ((uint32_t)0x00008000U) /*!< BLock SIZE (low) */ | |
| 8445 | |
| 8446 /**************** Bit definition for USB_COUNT6_RX_1 register ***************/ | |
| 8447 #define USB_COUNT6_RX_1_COUNT6_RX_1 ((uint32_t)0x03FF0000U) /*!< Reception Byte Count (high) */ | |
| 8448 | |
| 8449 #define USB_COUNT6_RX_1_NUM_BLOCK_1 ((uint32_t)0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ | |
| 8450 #define USB_COUNT6_RX_1_NUM_BLOCK_1_0 ((uint32_t)0x04000000U) /*!< Bit 0 */ | |
| 8451 #define USB_COUNT6_RX_1_NUM_BLOCK_1_1 ((uint32_t)0x08000000U) /*!< Bit 1 */ | |
| 8452 #define USB_COUNT6_RX_1_NUM_BLOCK_1_2 ((uint32_t)0x10000000U) /*!< Bit 2 */ | |
| 8453 #define USB_COUNT6_RX_1_NUM_BLOCK_1_3 ((uint32_t)0x20000000U) /*!< Bit 3 */ | |
| 8454 #define USB_COUNT6_RX_1_NUM_BLOCK_1_4 ((uint32_t)0x40000000U) /*!< Bit 4 */ | |
| 8455 | |
| 8456 #define USB_COUNT6_RX_1_BLSIZE_1 ((uint32_t)0x80000000U) /*!< BLock SIZE (high) */ | |
| 8457 | |
| 8458 /*************** Bit definition for USB_COUNT7_RX_0 register ****************/ | |
| 8459 #define USB_COUNT7_RX_0_COUNT7_RX_0 ((uint32_t)0x000003FFU) /*!< Reception Byte Count (low) */ | |
| 8460 | |
| 8461 #define USB_COUNT7_RX_0_NUM_BLOCK_0 ((uint32_t)0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ | |
| 8462 #define USB_COUNT7_RX_0_NUM_BLOCK_0_0 ((uint32_t)0x00000400U) /*!< Bit 0 */ | |
| 8463 #define USB_COUNT7_RX_0_NUM_BLOCK_0_1 ((uint32_t)0x00000800U) /*!< Bit 1 */ | |
| 8464 #define USB_COUNT7_RX_0_NUM_BLOCK_0_2 ((uint32_t)0x00001000U) /*!< Bit 2 */ | |
| 8465 #define USB_COUNT7_RX_0_NUM_BLOCK_0_3 ((uint32_t)0x00002000U) /*!< Bit 3 */ | |
| 8466 #define USB_COUNT7_RX_0_NUM_BLOCK_0_4 ((uint32_t)0x00004000U) /*!< Bit 4 */ | |
| 8467 | |
| 8468 #define USB_COUNT7_RX_0_BLSIZE_0 ((uint32_t)0x00008000U) /*!< BLock SIZE (low) */ | |
| 8469 | |
| 8470 /*************** Bit definition for USB_COUNT7_RX_1 register ****************/ | |
| 8471 #define USB_COUNT7_RX_1_COUNT7_RX_1 ((uint32_t)0x03FF0000U) /*!< Reception Byte Count (high) */ | |
| 8472 | |
| 8473 #define USB_COUNT7_RX_1_NUM_BLOCK_1 ((uint32_t)0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ | |
| 8474 #define USB_COUNT7_RX_1_NUM_BLOCK_1_0 ((uint32_t)0x04000000U) /*!< Bit 0 */ | |
| 8475 #define USB_COUNT7_RX_1_NUM_BLOCK_1_1 ((uint32_t)0x08000000U) /*!< Bit 1 */ | |
| 8476 #define USB_COUNT7_RX_1_NUM_BLOCK_1_2 ((uint32_t)0x10000000U) /*!< Bit 2 */ | |
| 8477 #define USB_COUNT7_RX_1_NUM_BLOCK_1_3 ((uint32_t)0x20000000U) /*!< Bit 3 */ | |
| 8478 #define USB_COUNT7_RX_1_NUM_BLOCK_1_4 ((uint32_t)0x40000000U) /*!< Bit 4 */ | |
| 8479 | |
| 8480 #define USB_COUNT7_RX_1_BLSIZE_1 ((uint32_t)0x80000000U) /*!< BLock SIZE (high) */ | |
| 8481 | |
| 8482 | |
| 8483 /** | |
| 8484 * @} | |
| 8485 */ | |
| 8486 | |
| 8487 /** | |
| 8488 * @} | |
| 8489 */ | |
| 8490 | |
| 8491 /** @addtogroup Exported_macros | |
| 8492 * @{ | |
| 8493 */ | |
| 8494 | |
| 8495 /******************************* ADC Instances ********************************/ | |
| 8496 #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1) | |
| 8497 | |
| 8498 #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC1_COMMON) | |
| 8499 | |
| 8500 /******************************** CAN Instances ******************************/ | |
| 8501 #define IS_CAN_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CAN1) | |
| 8502 | |
| 8503 /******************************** COMP Instances ******************************/ | |
| 8504 #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \ | |
| 8505 ((INSTANCE) == COMP2)) | |
| 8506 | |
| 8507 #define IS_COMP_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == COMP12_COMMON) | |
| 8508 | |
| 8509 /******************** COMP Instances with window mode capability **************/ | |
| 8510 #define IS_COMP_WINDOWMODE_INSTANCE(INSTANCE) ((INSTANCE) == COMP2) | |
| 8511 | |
| 8512 /******************************* CRC Instances ********************************/ | |
| 8513 #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC) | |
| 8514 | |
| 8515 /******************************* DAC Instances ********************************/ | |
| 8516 #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC1) | |
| 8517 | |
| 8518 /******************************** DMA Instances *******************************/ | |
| 8519 #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \ | |
| 8520 ((INSTANCE) == DMA1_Channel2) || \ | |
| 8521 ((INSTANCE) == DMA1_Channel3) || \ | |
| 8522 ((INSTANCE) == DMA1_Channel4) || \ | |
| 8523 ((INSTANCE) == DMA1_Channel5) || \ | |
| 8524 ((INSTANCE) == DMA1_Channel6) || \ | |
| 8525 ((INSTANCE) == DMA1_Channel7) || \ | |
| 8526 ((INSTANCE) == DMA2_Channel1) || \ | |
| 8527 ((INSTANCE) == DMA2_Channel2) || \ | |
| 8528 ((INSTANCE) == DMA2_Channel3) || \ | |
| 8529 ((INSTANCE) == DMA2_Channel4) || \ | |
| 8530 ((INSTANCE) == DMA2_Channel5) || \ | |
| 8531 ((INSTANCE) == DMA2_Channel6) || \ | |
| 8532 ((INSTANCE) == DMA2_Channel7)) | |
| 8533 | |
| 8534 /******************************* GPIO Instances *******************************/ | |
| 8535 #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \ | |
| 8536 ((INSTANCE) == GPIOB) || \ | |
| 8537 ((INSTANCE) == GPIOC) || \ | |
| 8538 ((INSTANCE) == GPIOD) || \ | |
| 8539 ((INSTANCE) == GPIOE) || \ | |
| 8540 ((INSTANCE) == GPIOH)) | |
| 8541 | |
| 8542 /******************************* GPIO AF Instances ****************************/ | |
| 8543 /* On L4, all GPIO Bank support AF */ | |
| 8544 #define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE) | |
| 8545 | |
| 8546 /**************************** GPIO Lock Instances *****************************/ | |
| 8547 /* On L4, all GPIO Bank support the Lock mechanism */ | |
| 8548 #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE) | |
| 8549 | |
| 8550 /******************************** I2C Instances *******************************/ | |
| 8551 #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \ | |
| 8552 ((INSTANCE) == I2C2) || \ | |
| 8553 ((INSTANCE) == I2C3)) | |
| 8554 | |
| 8555 /****************** I2C Instances : wakeup capability from stop modes *********/ | |
| 8556 #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) IS_I2C_ALL_INSTANCE(INSTANCE) | |
| 8557 | |
| 8558 /******************************* LCD Instances ********************************/ | |
| 8559 #define IS_LCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == LCD) | |
| 8560 | |
| 8561 /****************************** OPAMP Instances *******************************/ | |
| 8562 #define IS_OPAMP_ALL_INSTANCE(INSTANCE) ((INSTANCE) == OPAMP1) | |
| 8563 | |
| 8564 #define IS_OPAMP_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == OPAMP1_COMMON) | |
| 8565 | |
| 8566 /******************************* QSPI Instances *******************************/ | |
| 8567 #define IS_QSPI_ALL_INSTANCE(INSTANCE) ((INSTANCE) == QUADSPI) | |
| 8568 | |
| 8569 /******************************* RNG Instances ********************************/ | |
| 8570 #define IS_RNG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RNG) | |
| 8571 | |
| 8572 /****************************** RTC Instances *********************************/ | |
| 8573 #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC) | |
| 8574 | |
| 8575 /******************************** SAI Instances *******************************/ | |
| 8576 #define IS_SAI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SAI1_Block_A) || \ | |
| 8577 ((INSTANCE) == SAI1_Block_B)) | |
| 8578 | |
| 8579 /****************************** SDMMC Instances *******************************/ | |
| 8580 #define IS_SDMMC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SDMMC1) | |
| 8581 | |
| 8582 /****************************** SMBUS Instances *******************************/ | |
| 8583 #define IS_SMBUS_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \ | |
| 8584 ((INSTANCE) == I2C2) || \ | |
| 8585 ((INSTANCE) == I2C3)) | |
| 8586 | |
| 8587 /******************************** SPI Instances *******************************/ | |
| 8588 #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \ | |
| 8589 ((INSTANCE) == SPI2) || \ | |
| 8590 ((INSTANCE) == SPI3)) | |
| 8591 | |
| 8592 /******************************** SWPMI Instances *****************************/ | |
| 8593 #define IS_SWPMI_INSTANCE(INSTANCE) ((INSTANCE) == SWPMI1) | |
| 8594 | |
| 8595 /****************** LPTIM Instances : All supported instances *****************/ | |
| 8596 #define IS_LPTIM_INSTANCE(INSTANCE) (((INSTANCE) == LPTIM1) || \ | |
| 8597 ((INSTANCE) == LPTIM2)) | |
| 8598 | |
| 8599 /****************** TIM Instances : All supported instances *******************/ | |
| 8600 #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ | |
| 8601 ((INSTANCE) == TIM2) || \ | |
| 8602 ((INSTANCE) == TIM6) || \ | |
| 8603 ((INSTANCE) == TIM7) || \ | |
| 8604 ((INSTANCE) == TIM15) || \ | |
| 8605 ((INSTANCE) == TIM16)) | |
| 8606 | |
| 8607 /****************** TIM Instances : supporting 32 bits counter ****************/ | |
| 8608 #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE) ((INSTANCE) == TIM2) | |
| 8609 | |
| 8610 /****************** TIM Instances : supporting the break function *************/ | |
| 8611 #define IS_TIM_BREAK_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ | |
| 8612 ((INSTANCE) == TIM15) || \ | |
| 8613 ((INSTANCE) == TIM16)) | |
| 8614 | |
| 8615 /************** TIM Instances : supporting Break source selection *************/ | |
| 8616 #define IS_TIM_BREAKSOURCE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ | |
| 8617 ((INSTANCE) == TIM15) || \ | |
| 8618 ((INSTANCE) == TIM16)) | |
| 8619 | |
| 8620 /****************** TIM Instances : supporting 2 break inputs *****************/ | |
| 8621 #define IS_TIM_BKIN2_INSTANCE(INSTANCE) ((INSTANCE) == TIM1) | |
| 8622 | |
| 8623 /************* TIM Instances : at least 1 capture/compare channel *************/ | |
| 8624 #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ | |
| 8625 ((INSTANCE) == TIM2) || \ | |
| 8626 ((INSTANCE) == TIM15) || \ | |
| 8627 ((INSTANCE) == TIM16)) | |
| 8628 | |
| 8629 /************ TIM Instances : at least 2 capture/compare channels *************/ | |
| 8630 #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ | |
| 8631 ((INSTANCE) == TIM2) || \ | |
| 8632 ((INSTANCE) == TIM15)) | |
| 8633 | |
| 8634 /************ TIM Instances : at least 3 capture/compare channels *************/ | |
| 8635 #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ | |
| 8636 ((INSTANCE) == TIM2)) | |
| 8637 | |
| 8638 /************ TIM Instances : at least 4 capture/compare channels *************/ | |
| 8639 #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ | |
| 8640 ((INSTANCE) == TIM2)) | |
| 8641 | |
| 8642 /****************** TIM Instances : at least 5 capture/compare channels *******/ | |
| 8643 #define IS_TIM_CC5_INSTANCE(INSTANCE) ((INSTANCE) == TIM1) | |
| 8644 | |
| 8645 /****************** TIM Instances : at least 6 capture/compare channels *******/ | |
| 8646 #define IS_TIM_CC6_INSTANCE(INSTANCE) ((INSTANCE) == TIM1) | |
| 8647 | |
| 8648 /************ TIM Instances : DMA requests generation (TIMx_DIER.COMDE) *******/ | |
| 8649 #define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ | |
| 8650 ((INSTANCE) == TIM15) || \ | |
| 8651 ((INSTANCE) == TIM16)) | |
| 8652 | |
| 8653 /****************** TIM Instances : DMA requests generation (TIMx_DIER.UDE) ***/ | |
| 8654 #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ | |
| 8655 ((INSTANCE) == TIM2) || \ | |
| 8656 ((INSTANCE) == TIM6) || \ | |
| 8657 ((INSTANCE) == TIM7) || \ | |
| 8658 ((INSTANCE) == TIM15) || \ | |
| 8659 ((INSTANCE) == TIM16)) | |
| 8660 | |
| 8661 /************ TIM Instances : DMA requests generation (TIMx_DIER.CCxDE) *******/ | |
| 8662 #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ | |
| 8663 ((INSTANCE) == TIM2) || \ | |
| 8664 ((INSTANCE) == TIM15) || \ | |
| 8665 ((INSTANCE) == TIM16)) | |
| 8666 | |
| 8667 /******************** TIM Instances : DMA burst feature ***********************/ | |
| 8668 #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ | |
| 8669 ((INSTANCE) == TIM2) || \ | |
| 8670 ((INSTANCE) == TIM15) || \ | |
| 8671 ((INSTANCE) == TIM16)) | |
| 8672 | |
| 8673 /******************* TIM Instances : output(s) available **********************/ | |
| 8674 #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \ | |
| 8675 ((((INSTANCE) == TIM1) && \ | |
| 8676 (((CHANNEL) == TIM_CHANNEL_1) || \ | |
| 8677 ((CHANNEL) == TIM_CHANNEL_2) || \ | |
| 8678 ((CHANNEL) == TIM_CHANNEL_3) || \ | |
| 8679 ((CHANNEL) == TIM_CHANNEL_4) || \ | |
| 8680 ((CHANNEL) == TIM_CHANNEL_5) || \ | |
| 8681 ((CHANNEL) == TIM_CHANNEL_6))) \ | |
| 8682 || \ | |
| 8683 (((INSTANCE) == TIM2) && \ | |
| 8684 (((CHANNEL) == TIM_CHANNEL_1) || \ | |
| 8685 ((CHANNEL) == TIM_CHANNEL_2) || \ | |
| 8686 ((CHANNEL) == TIM_CHANNEL_3) || \ | |
| 8687 ((CHANNEL) == TIM_CHANNEL_4))) \ | |
| 8688 || \ | |
| 8689 (((INSTANCE) == TIM15) && \ | |
| 8690 (((CHANNEL) == TIM_CHANNEL_1) || \ | |
| 8691 ((CHANNEL) == TIM_CHANNEL_2))) \ | |
| 8692 || \ | |
| 8693 (((INSTANCE) == TIM16) && \ | |
| 8694 (((CHANNEL) == TIM_CHANNEL_1)))) | |
| 8695 | |
| 8696 /****************** TIM Instances : supporting complementary output(s) ********/ | |
| 8697 #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \ | |
| 8698 ((((INSTANCE) == TIM1) && \ | |
| 8699 (((CHANNEL) == TIM_CHANNEL_1) || \ | |
| 8700 ((CHANNEL) == TIM_CHANNEL_2) || \ | |
| 8701 ((CHANNEL) == TIM_CHANNEL_3))) \ | |
| 8702 || \ | |
| 8703 (((INSTANCE) == TIM15) && \ | |
| 8704 ((CHANNEL) == TIM_CHANNEL_1)) \ | |
| 8705 || \ | |
| 8706 (((INSTANCE) == TIM16) && \ | |
| 8707 ((CHANNEL) == TIM_CHANNEL_1))) | |
| 8708 | |
| 8709 /****************** TIM Instances : supporting clock division *****************/ | |
| 8710 #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ | |
| 8711 ((INSTANCE) == TIM2) || \ | |
| 8712 ((INSTANCE) == TIM15) || \ | |
| 8713 ((INSTANCE) == TIM16)) | |
| 8714 | |
| 8715 /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/ | |
| 8716 #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ | |
| 8717 ((INSTANCE) == TIM2) || \ | |
| 8718 ((INSTANCE) == TIM15)) | |
| 8719 | |
| 8720 /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/ | |
| 8721 #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ | |
| 8722 ((INSTANCE) == TIM2)) | |
| 8723 | |
| 8724 /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/ | |
| 8725 #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ | |
| 8726 ((INSTANCE) == TIM2) || \ | |
| 8727 ((INSTANCE) == TIM15)) | |
| 8728 | |
| 8729 /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/ | |
| 8730 #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ | |
| 8731 ((INSTANCE) == TIM2) || \ | |
| 8732 ((INSTANCE) == TIM15)) | |
| 8733 | |
| 8734 /****************** TIM Instances : supporting combined 3-phase PWM mode ******/ | |
| 8735 #define IS_TIM_COMBINED3PHASEPWM_INSTANCE(INSTANCE) ((INSTANCE) == TIM1) | |
| 8736 | |
| 8737 /****************** TIM Instances : supporting commutation event generation ***/ | |
| 8738 #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ | |
| 8739 ((INSTANCE) == TIM15) || \ | |
| 8740 ((INSTANCE) == TIM16)) | |
| 8741 | |
| 8742 /****************** TIM Instances : supporting counting mode selection ********/ | |
| 8743 #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ | |
| 8744 ((INSTANCE) == TIM2)) | |
| 8745 | |
| 8746 /****************** TIM Instances : supporting encoder interface **************/ | |
| 8747 #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ | |
| 8748 ((INSTANCE) == TIM2)) | |
| 8749 | |
| 8750 /****************** TIM Instances : supporting Hall sensor interface **********/ | |
| 8751 #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ | |
| 8752 ((INSTANCE) == TIM2)) | |
| 8753 | |
| 8754 /**************** TIM Instances : external trigger input available ************/ | |
| 8755 #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ | |
| 8756 ((INSTANCE) == TIM2)) | |
| 8757 | |
| 8758 /************* TIM Instances : supporting ETR source selection ***************/ | |
| 8759 #define IS_TIM_ETRSEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ | |
| 8760 ((INSTANCE) == TIM2)) | |
| 8761 | |
| 8762 /****** TIM Instances : Master mode available (TIMx_CR2.MMS available )********/ | |
| 8763 #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ | |
| 8764 ((INSTANCE) == TIM2) || \ | |
| 8765 ((INSTANCE) == TIM6) || \ | |
| 8766 ((INSTANCE) == TIM7) || \ | |
| 8767 ((INSTANCE) == TIM15)) | |
| 8768 | |
| 8769 /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/ | |
| 8770 #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ | |
| 8771 ((INSTANCE) == TIM2) || \ | |
| 8772 ((INSTANCE) == TIM15)) | |
| 8773 | |
| 8774 /****************** TIM Instances : supporting OCxREF clear *******************/ | |
| 8775 #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ | |
| 8776 ((INSTANCE) == TIM2)) | |
| 8777 | |
| 8778 /****************** TIM Instances : remapping capability **********************/ | |
| 8779 #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ | |
| 8780 ((INSTANCE) == TIM2) || \ | |
| 8781 ((INSTANCE) == TIM15) || \ | |
| 8782 ((INSTANCE) == TIM16)) | |
| 8783 | |
| 8784 /****************** TIM Instances : supporting repetition counter *************/ | |
| 8785 #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ | |
| 8786 ((INSTANCE) == TIM15) || \ | |
| 8787 ((INSTANCE) == TIM16)) | |
| 8788 | |
| 8789 /****************** TIM Instances : supporting synchronization ****************/ | |
| 8790 #define IS_TIM_SYNCHRO_INSTANCE(INSTANCE) IS_TIM_MASTER_INSTANCE(INSTANCE) | |
| 8791 | |
| 8792 /****************** TIM Instances : supporting ADC triggering through TRGO2 ***/ | |
| 8793 #define IS_TIM_TRGO2_INSTANCE(INSTANCE) ((INSTANCE) == TIM1) | |
| 8794 | |
| 8795 /******************* TIM Instances : Timer input XOR function *****************/ | |
| 8796 #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ | |
| 8797 ((INSTANCE) == TIM2) || \ | |
| 8798 ((INSTANCE) == TIM15)) | |
| 8799 | |
| 8800 /****************************** TSC Instances *********************************/ | |
| 8801 #define IS_TSC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == TSC) | |
| 8802 | |
| 8803 /******************** USART Instances : Synchronous mode **********************/ | |
| 8804 #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ | |
| 8805 ((INSTANCE) == USART2) || \ | |
| 8806 ((INSTANCE) == USART3)) | |
| 8807 | |
| 8808 /******************** UART Instances : Asynchronous mode **********************/ | |
| 8809 #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ | |
| 8810 ((INSTANCE) == USART2) || \ | |
| 8811 ((INSTANCE) == USART3)) | |
| 8812 | |
| 8813 /****************** UART Instances : Auto Baud Rate detection ****************/ | |
| 8814 #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ | |
| 8815 ((INSTANCE) == USART2) || \ | |
| 8816 ((INSTANCE) == USART3)) | |
| 8817 | |
| 8818 /****************** UART Instances : Driver Enable *****************/ | |
| 8819 #define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ | |
| 8820 ((INSTANCE) == USART2) || \ | |
| 8821 ((INSTANCE) == USART3) || \ | |
| 8822 ((INSTANCE) == LPUART1)) | |
| 8823 | |
| 8824 /******************** UART Instances : Half-Duplex mode **********************/ | |
| 8825 #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ | |
| 8826 ((INSTANCE) == USART2) || \ | |
| 8827 ((INSTANCE) == USART3) || \ | |
| 8828 ((INSTANCE) == LPUART1)) | |
| 8829 | |
| 8830 /****************** UART Instances : Hardware Flow control ********************/ | |
| 8831 #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ | |
| 8832 ((INSTANCE) == USART2) || \ | |
| 8833 ((INSTANCE) == USART3) || \ | |
| 8834 ((INSTANCE) == LPUART1)) | |
| 8835 | |
| 8836 /******************** UART Instances : LIN mode **********************/ | |
| 8837 #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ | |
| 8838 ((INSTANCE) == USART2) || \ | |
| 8839 ((INSTANCE) == USART3)) | |
| 8840 | |
| 8841 /******************** UART Instances : Wake-up from Stop mode **********************/ | |
| 8842 #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ | |
| 8843 ((INSTANCE) == USART2) || \ | |
| 8844 ((INSTANCE) == USART3) || \ | |
| 8845 ((INSTANCE) == LPUART1)) | |
| 8846 | |
| 8847 /*********************** UART Instances : IRDA mode ***************************/ | |
| 8848 #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ | |
| 8849 ((INSTANCE) == USART2) || \ | |
| 8850 ((INSTANCE) == USART3)) | |
| 8851 | |
| 8852 /********************* USART Instances : Smard card mode ***********************/ | |
| 8853 #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ | |
| 8854 ((INSTANCE) == USART2) || \ | |
| 8855 ((INSTANCE) == USART3)) | |
| 8856 | |
| 8857 /******************** LPUART Instance *****************************************/ | |
| 8858 #define IS_LPUART_INSTANCE(INSTANCE) ((INSTANCE) == LPUART1) | |
| 8859 | |
| 8860 /****************************** IWDG Instances ********************************/ | |
| 8861 #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG) | |
| 8862 | |
| 8863 /****************************** WWDG Instances ********************************/ | |
| 8864 #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG) | |
| 8865 | |
| 8866 /******************************* USB Instances *******************************/ | |
| 8867 #define IS_USB_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB) | |
| 8868 | |
| 8869 /** | |
| 8870 * @} | |
| 8871 */ | |
| 8872 | |
| 8873 | |
| 8874 /******************************************************************************/ | |
| 8875 /* For a painless codes migration between the STM32L4xx device product */ | |
| 8876 /* lines, the aliases defined below are put in place to overcome the */ | |
| 8877 /* differences in the interrupt handlers and IRQn definitions. */ | |
| 8878 /* No need to update developed interrupt code when moving across */ | |
| 8879 /* product lines within the same STM32L4 Family */ | |
| 8880 /******************************************************************************/ | |
| 8881 | |
| 8882 /* Aliases for __IRQn */ | |
| 8883 #define ADC1_2_IRQn ADC1_IRQn | |
| 8884 #define TIM1_TRG_COM_TIM17_IRQn TIM1_TRG_COM_IRQn | |
| 8885 #define USB_FS_IRQn USB_IRQn | |
| 8886 | |
| 8887 /* Aliases for __IRQHandler */ | |
| 8888 #define ADC1_2_IRQHandler ADC1_IRQHandler | |
| 8889 #define TIM1_TRG_COM_TIM17_IRQHandler TIM1_TRG_COM_IRQHandler | |
| 8890 #define USB_FS_IRQHandler USB_IRQHandler | |
| 8891 | |
| 8892 #ifdef __cplusplus | |
| 8893 } | |
| 8894 #endif /* __cplusplus */ | |
| 8895 | |
| 8896 #endif /* __STM32L433xx_H */ | |
| 8897 | |
| 8898 /** | |
| 8899 * @} | |
| 8900 */ | |
| 8901 | |
| 8902 /** | |
| 8903 * @} | |
| 8904 */ | |
| 8905 | |
| 8906 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/ |
