comparison l476rg-hal-test/Drivers/CMSIS/Device/ST/STM32L4xx/Include/stm32l485xx.h @ 0:32a3b1785697

a rough draft of Hardware Abstraction Layer for C++ STM32L476RG drivers
author cin
date Thu, 12 Jan 2017 02:45:43 +0300
parents
children
comparison
equal deleted inserted replaced
-1:000000000000 0:32a3b1785697
1 /**
2 ******************************************************************************
3 * @file stm32l485xx.h
4 * @author MCD Application Team
5 * @version V1.0.3
6 * @date 29-January-2016
7 * @brief CMSIS STM32L485xx Device Peripheral Access Layer Header File.
8 *
9 * This file contains:
10 * - Data structures and the address mapping for all peripherals
11 * - Peripheral's registers declarations and bits definition
12 * - Macros to access peripheral�s registers hardware
13 *
14 ******************************************************************************
15 * @attention
16 *
17 * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
18 *
19 * Redistribution and use in source and binary forms, with or without modification,
20 * are permitted provided that the following conditions are met:
21 * 1. Redistributions of source code must retain the above copyright notice,
22 * this list of conditions and the following disclaimer.
23 * 2. Redistributions in binary form must reproduce the above copyright notice,
24 * this list of conditions and the following disclaimer in the documentation
25 * and/or other materials provided with the distribution.
26 * 3. Neither the name of STMicroelectronics nor the names of its contributors
27 * may be used to endorse or promote products derived from this software
28 * without specific prior written permission.
29 *
30 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
31 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
32 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
33 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
34 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
35 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
36 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
37 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
38 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
39 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
40 *
41 ******************************************************************************
42 */
43
44 /** @addtogroup CMSIS_Device
45 * @{
46 */
47
48 /** @addtogroup stm32l485xx
49 * @{
50 */
51
52 #ifndef __STM32L485xx_H
53 #define __STM32L485xx_H
54
55 #ifdef __cplusplus
56 extern "C" {
57 #endif /* __cplusplus */
58
59 /** @addtogroup Configuration_section_for_CMSIS
60 * @{
61 */
62
63 /**
64 * @brief Configuration of the Cortex-M4 Processor and Core Peripherals
65 */
66 #define __CM4_REV 0x0001 /*!< Cortex-M4 revision r0p1 */
67 #define __MPU_PRESENT 1 /*!< STM32L4XX provides an MPU */
68 #define __NVIC_PRIO_BITS 4 /*!< STM32L4XX uses 4 Bits for the Priority Levels */
69 #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */
70 #define __FPU_PRESENT 1 /*!< FPU present */
71
72 /**
73 * @}
74 */
75
76 /** @addtogroup Peripheral_interrupt_number_definition
77 * @{
78 */
79
80 /**
81 * @brief STM32L4XX Interrupt Number Definition, according to the selected device
82 * in @ref Library_configuration_section
83 */
84 typedef enum
85 {
86 /****** Cortex-M4 Processor Exceptions Numbers ****************************************************************/
87 NonMaskableInt_IRQn = -14, /*!< 2 Cortex-M4 Non Maskable Interrupt */
88 HardFault_IRQn = -13, /*!< 3 Cortex-M4 Hard Fault Interrupt */
89 MemoryManagement_IRQn = -12, /*!< 4 Cortex-M4 Memory Management Interrupt */
90 BusFault_IRQn = -11, /*!< 5 Cortex-M4 Bus Fault Interrupt */
91 UsageFault_IRQn = -10, /*!< 6 Cortex-M4 Usage Fault Interrupt */
92 SVCall_IRQn = -5, /*!< 11 Cortex-M4 SV Call Interrupt */
93 DebugMonitor_IRQn = -4, /*!< 12 Cortex-M4 Debug Monitor Interrupt */
94 PendSV_IRQn = -2, /*!< 14 Cortex-M4 Pend SV Interrupt */
95 SysTick_IRQn = -1, /*!< 15 Cortex-M4 System Tick Interrupt */
96 /****** STM32 specific Interrupt Numbers **********************************************************************/
97 WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
98 PVD_PVM_IRQn = 1, /*!< PVD/PVM1/PVM2/PVM3/PVM4 through EXTI Line detection Interrupts */
99 TAMP_STAMP_IRQn = 2, /*!< Tamper and TimeStamp interrupts through the EXTI line */
100 RTC_WKUP_IRQn = 3, /*!< RTC Wakeup interrupt through the EXTI line */
101 FLASH_IRQn = 4, /*!< FLASH global Interrupt */
102 RCC_IRQn = 5, /*!< RCC global Interrupt */
103 EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */
104 EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */
105 EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */
106 EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */
107 EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */
108 DMA1_Channel1_IRQn = 11, /*!< DMA1 Channel 1 global Interrupt */
109 DMA1_Channel2_IRQn = 12, /*!< DMA1 Channel 2 global Interrupt */
110 DMA1_Channel3_IRQn = 13, /*!< DMA1 Channel 3 global Interrupt */
111 DMA1_Channel4_IRQn = 14, /*!< DMA1 Channel 4 global Interrupt */
112 DMA1_Channel5_IRQn = 15, /*!< DMA1 Channel 5 global Interrupt */
113 DMA1_Channel6_IRQn = 16, /*!< DMA1 Channel 6 global Interrupt */
114 DMA1_Channel7_IRQn = 17, /*!< DMA1 Channel 7 global Interrupt */
115 ADC1_2_IRQn = 18, /*!< ADC1, ADC2 SAR global Interrupts */
116 CAN1_TX_IRQn = 19, /*!< CAN1 TX Interrupt */
117 CAN1_RX0_IRQn = 20, /*!< CAN1 RX0 Interrupt */
118 CAN1_RX1_IRQn = 21, /*!< CAN1 RX1 Interrupt */
119 CAN1_SCE_IRQn = 22, /*!< CAN1 SCE Interrupt */
120 EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */
121 TIM1_BRK_TIM15_IRQn = 24, /*!< TIM1 Break interrupt and TIM15 global interrupt */
122 TIM1_UP_TIM16_IRQn = 25, /*!< TIM1 Update Interrupt and TIM16 global interrupt */
123 TIM1_TRG_COM_TIM17_IRQn = 26, /*!< TIM1 Trigger and Commutation Interrupt and TIM17 global interrupt */
124 TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */
125 TIM2_IRQn = 28, /*!< TIM2 global Interrupt */
126 TIM3_IRQn = 29, /*!< TIM3 global Interrupt */
127 TIM4_IRQn = 30, /*!< TIM4 global Interrupt */
128 I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */
129 I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */
130 I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */
131 I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */
132 SPI1_IRQn = 35, /*!< SPI1 global Interrupt */
133 SPI2_IRQn = 36, /*!< SPI2 global Interrupt */
134 USART1_IRQn = 37, /*!< USART1 global Interrupt */
135 USART2_IRQn = 38, /*!< USART2 global Interrupt */
136 USART3_IRQn = 39, /*!< USART3 global Interrupt */
137 EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */
138 RTC_Alarm_IRQn = 41, /*!< RTC Alarm (A and B) through EXTI Line Interrupt */
139 DFSDM3_IRQn = 42, /*!< SD Filter 3 global Interrupt */
140 TIM8_BRK_IRQn = 43, /*!< TIM8 Break Interrupt */
141 TIM8_UP_IRQn = 44, /*!< TIM8 Update Interrupt */
142 TIM8_TRG_COM_IRQn = 45, /*!< TIM8 Trigger and Commutation Interrupt */
143 TIM8_CC_IRQn = 46, /*!< TIM8 Capture Compare Interrupt */
144 ADC3_IRQn = 47, /*!< ADC3 global Interrupt */
145 FMC_IRQn = 48, /*!< FMC global Interrupt */
146 SDMMC1_IRQn = 49, /*!< SDMMC1 global Interrupt */
147 TIM5_IRQn = 50, /*!< TIM5 global Interrupt */
148 SPI3_IRQn = 51, /*!< SPI3 global Interrupt */
149 UART4_IRQn = 52, /*!< UART4 global Interrupt */
150 UART5_IRQn = 53, /*!< UART5 global Interrupt */
151 TIM6_DAC_IRQn = 54, /*!< TIM6 global and DAC1&2 underrun error interrupts */
152 TIM7_IRQn = 55, /*!< TIM7 global interrupt */
153 DMA2_Channel1_IRQn = 56, /*!< DMA2 Channel 1 global Interrupt */
154 DMA2_Channel2_IRQn = 57, /*!< DMA2 Channel 2 global Interrupt */
155 DMA2_Channel3_IRQn = 58, /*!< DMA2 Channel 3 global Interrupt */
156 DMA2_Channel4_IRQn = 59, /*!< DMA2 Channel 4 global Interrupt */
157 DMA2_Channel5_IRQn = 60, /*!< DMA2 Channel 5 global Interrupt */
158 DFSDM0_IRQn = 61, /*!< SD Filter 0 global Interrupt */
159 DFSDM1_IRQn = 62, /*!< SD Filter 1 global Interrupt */
160 DFSDM2_IRQn = 63, /*!< SD Filter 2 global Interrupt */
161 COMP_IRQn = 64, /*!< COMP1 and COMP2 Interrupts */
162 LPTIM1_IRQn = 65, /*!< LP TIM1 interrupt */
163 LPTIM2_IRQn = 66, /*!< LP TIM2 interrupt */
164 OTG_FS_IRQn = 67, /*!< USB OTG FS global Interrupt */
165 DMA2_Channel6_IRQn = 68, /*!< DMA2 Channel 6 global interrupt */
166 DMA2_Channel7_IRQn = 69, /*!< DMA2 Channel 7 global interrupt */
167 LPUART1_IRQn = 70, /*!< LP UART1 interrupt */
168 QUADSPI_IRQn = 71, /*!< Quad SPI global interrupt */
169 I2C3_EV_IRQn = 72, /*!< I2C3 event interrupt */
170 I2C3_ER_IRQn = 73, /*!< I2C3 error interrupt */
171 SAI1_IRQn = 74, /*!< Serial Audio Interface 1 global interrupt */
172 SAI2_IRQn = 75, /*!< Serial Audio Interface 2 global interrupt */
173 SWPMI1_IRQn = 76, /*!< Serial Wire Interface 1 global interrupt */
174 TSC_IRQn = 77, /*!< Touch Sense Controller global interrupt */
175 AES_IRQn = 79, /*!< AES global interrupt */
176 RNG_IRQn = 80, /*!< RNG global interrupt */
177 FPU_IRQn = 81 /*!< FPU global interrupt */
178 } IRQn_Type;
179
180 /**
181 * @}
182 */
183
184 #include "core_cm4.h" /* Cortex-M4 processor and core peripherals */
185 #include "system_stm32l4xx.h"
186 #include <stdint.h>
187
188 /** @addtogroup Peripheral_registers_structures
189 * @{
190 */
191
192 /**
193 * @brief Analog to Digital Converter
194 */
195
196 typedef struct
197 {
198 __IO uint32_t ISR; /*!< ADC interrupt and status register, Address offset: 0x00 */
199 __IO uint32_t IER; /*!< ADC interrupt enable register, Address offset: 0x04 */
200 __IO uint32_t CR; /*!< ADC control register, Address offset: 0x08 */
201 __IO uint32_t CFGR; /*!< ADC configuration register 1, Address offset: 0x0C */
202 __IO uint32_t CFGR2; /*!< ADC configuration register 2, Address offset: 0x10 */
203 __IO uint32_t SMPR1; /*!< ADC sampling time register 1, Address offset: 0x14 */
204 __IO uint32_t SMPR2; /*!< ADC sampling time register 2, Address offset: 0x18 */
205 uint32_t RESERVED1; /*!< Reserved, 0x1C */
206 __IO uint32_t TR1; /*!< ADC analog watchdog 1 threshold register, Address offset: 0x20 */
207 __IO uint32_t TR2; /*!< ADC analog watchdog 2 threshold register, Address offset: 0x24 */
208 __IO uint32_t TR3; /*!< ADC analog watchdog 3 threshold register, Address offset: 0x28 */
209 uint32_t RESERVED2; /*!< Reserved, 0x2C */
210 __IO uint32_t SQR1; /*!< ADC group regular sequencer register 1, Address offset: 0x30 */
211 __IO uint32_t SQR2; /*!< ADC group regular sequencer register 2, Address offset: 0x34 */
212 __IO uint32_t SQR3; /*!< ADC group regular sequencer register 3, Address offset: 0x38 */
213 __IO uint32_t SQR4; /*!< ADC group regular sequencer register 4, Address offset: 0x3C */
214 __IO uint32_t DR; /*!< ADC group regular data register, Address offset: 0x40 */
215 uint32_t RESERVED3; /*!< Reserved, 0x44 */
216 uint32_t RESERVED4; /*!< Reserved, 0x48 */
217 __IO uint32_t JSQR; /*!< ADC group injected sequencer register, Address offset: 0x4C */
218 uint32_t RESERVED5[4]; /*!< Reserved, 0x50 - 0x5C */
219 __IO uint32_t OFR1; /*!< ADC offset register 1, Address offset: 0x60 */
220 __IO uint32_t OFR2; /*!< ADC offset register 2, Address offset: 0x64 */
221 __IO uint32_t OFR3; /*!< ADC offset register 3, Address offset: 0x68 */
222 __IO uint32_t OFR4; /*!< ADC offset register 4, Address offset: 0x6C */
223 uint32_t RESERVED6[4]; /*!< Reserved, 0x70 - 0x7C */
224 __IO uint32_t JDR1; /*!< ADC group injected rank 1 data register, Address offset: 0x80 */
225 __IO uint32_t JDR2; /*!< ADC group injected rank 2 data register, Address offset: 0x84 */
226 __IO uint32_t JDR3; /*!< ADC group injected rank 3 data register, Address offset: 0x88 */
227 __IO uint32_t JDR4; /*!< ADC group injected rank 4 data register, Address offset: 0x8C */
228 uint32_t RESERVED7[4]; /*!< Reserved, 0x090 - 0x09C */
229 __IO uint32_t AWD2CR; /*!< ADC analog watchdog 1 configuration register, Address offset: 0xA0 */
230 __IO uint32_t AWD3CR; /*!< ADC analog watchdog 3 Configuration Register, Address offset: 0xA4 */
231 uint32_t RESERVED8; /*!< Reserved, 0x0A8 */
232 uint32_t RESERVED9; /*!< Reserved, 0x0AC */
233 __IO uint32_t DIFSEL; /*!< ADC differential mode selection register, Address offset: 0xB0 */
234 __IO uint32_t CALFACT; /*!< ADC calibration factors, Address offset: 0xB4 */
235
236 } ADC_TypeDef;
237
238 typedef struct
239 {
240 __IO uint32_t CSR; /*!< ADC common status register, Address offset: ADC1 base address + 0x300 */
241 uint32_t RESERVED; /*!< Reserved, Address offset: ADC1 base address + 0x304 */
242 __IO uint32_t CCR; /*!< ADC common configuration register, Address offset: ADC1 base address + 0x308 */
243 __IO uint32_t CDR; /*!< ADC common group regular data register Address offset: ADC1 base address + 0x30C */
244 } ADC_Common_TypeDef;
245
246
247 /**
248 * @brief Controller Area Network TxMailBox
249 */
250
251 typedef struct
252 {
253 __IO uint32_t TIR; /*!< CAN TX mailbox identifier register */
254 __IO uint32_t TDTR; /*!< CAN mailbox data length control and time stamp register */
255 __IO uint32_t TDLR; /*!< CAN mailbox data low register */
256 __IO uint32_t TDHR; /*!< CAN mailbox data high register */
257 } CAN_TxMailBox_TypeDef;
258
259 /**
260 * @brief Controller Area Network FIFOMailBox
261 */
262
263 typedef struct
264 {
265 __IO uint32_t RIR; /*!< CAN receive FIFO mailbox identifier register */
266 __IO uint32_t RDTR; /*!< CAN receive FIFO mailbox data length control and time stamp register */
267 __IO uint32_t RDLR; /*!< CAN receive FIFO mailbox data low register */
268 __IO uint32_t RDHR; /*!< CAN receive FIFO mailbox data high register */
269 } CAN_FIFOMailBox_TypeDef;
270
271 /**
272 * @brief Controller Area Network FilterRegister
273 */
274
275 typedef struct
276 {
277 __IO uint32_t FR1; /*!< CAN Filter bank register 1 */
278 __IO uint32_t FR2; /*!< CAN Filter bank register 1 */
279 } CAN_FilterRegister_TypeDef;
280
281 /**
282 * @brief Controller Area Network
283 */
284
285 typedef struct
286 {
287 __IO uint32_t MCR; /*!< CAN master control register, Address offset: 0x00 */
288 __IO uint32_t MSR; /*!< CAN master status register, Address offset: 0x04 */
289 __IO uint32_t TSR; /*!< CAN transmit status register, Address offset: 0x08 */
290 __IO uint32_t RF0R; /*!< CAN receive FIFO 0 register, Address offset: 0x0C */
291 __IO uint32_t RF1R; /*!< CAN receive FIFO 1 register, Address offset: 0x10 */
292 __IO uint32_t IER; /*!< CAN interrupt enable register, Address offset: 0x14 */
293 __IO uint32_t ESR; /*!< CAN error status register, Address offset: 0x18 */
294 __IO uint32_t BTR; /*!< CAN bit timing register, Address offset: 0x1C */
295 uint32_t RESERVED0[88]; /*!< Reserved, 0x020 - 0x17F */
296 CAN_TxMailBox_TypeDef sTxMailBox[3]; /*!< CAN Tx MailBox, Address offset: 0x180 - 0x1AC */
297 CAN_FIFOMailBox_TypeDef sFIFOMailBox[2]; /*!< CAN FIFO MailBox, Address offset: 0x1B0 - 0x1CC */
298 uint32_t RESERVED1[12]; /*!< Reserved, 0x1D0 - 0x1FF */
299 __IO uint32_t FMR; /*!< CAN filter master register, Address offset: 0x200 */
300 __IO uint32_t FM1R; /*!< CAN filter mode register, Address offset: 0x204 */
301 uint32_t RESERVED2; /*!< Reserved, 0x208 */
302 __IO uint32_t FS1R; /*!< CAN filter scale register, Address offset: 0x20C */
303 uint32_t RESERVED3; /*!< Reserved, 0x210 */
304 __IO uint32_t FFA1R; /*!< CAN filter FIFO assignment register, Address offset: 0x214 */
305 uint32_t RESERVED4; /*!< Reserved, 0x218 */
306 __IO uint32_t FA1R; /*!< CAN filter activation register, Address offset: 0x21C */
307 uint32_t RESERVED5[8]; /*!< Reserved, 0x220-0x23F */
308 CAN_FilterRegister_TypeDef sFilterRegister[28]; /*!< CAN Filter Register, Address offset: 0x240-0x31C */
309 } CAN_TypeDef;
310
311
312 /**
313 * @brief Comparator
314 */
315
316 typedef struct
317 {
318 __IO uint32_t CSR; /*!< COMP control and status register, Address offset: 0x00 */
319 } COMP_TypeDef;
320
321 typedef struct
322 {
323 __IO uint32_t CSR; /*!< COMP control and status register, used for bits common to several COMP instances, Address offset: 0x00 */
324 } COMP_Common_TypeDef;
325
326 /**
327 * @brief CRC calculation unit
328 */
329
330 typedef struct
331 {
332 __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
333 __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
334 uint8_t RESERVED0; /*!< Reserved, 0x05 */
335 uint16_t RESERVED1; /*!< Reserved, 0x06 */
336 __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
337 uint32_t RESERVED2; /*!< Reserved, 0x0C */
338 __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */
339 __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */
340 } CRC_TypeDef;
341
342 /**
343 * @brief Digital to Analog Converter
344 */
345
346 typedef struct
347 {
348 __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */
349 __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */
350 __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */
351 __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */
352 __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */
353 __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */
354 __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */
355 __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */
356 __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */
357 __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */
358 __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */
359 __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */
360 __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */
361 __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */
362 __IO uint32_t CCR; /*!< DAC calibration control register, Address offset: 0x38 */
363 __IO uint32_t MCR; /*!< DAC mode control register, Address offset: 0x3C */
364 __IO uint32_t SHSR1; /*!< DAC Sample and Hold sample time register 1, Address offset: 0x40 */
365 __IO uint32_t SHSR2; /*!< DAC Sample and Hold sample time register 2, Address offset: 0x44 */
366 __IO uint32_t SHHR; /*!< DAC Sample and Hold hold time register, Address offset: 0x48 */
367 __IO uint32_t SHRR; /*!< DAC Sample and Hold refresh time register, Address offset: 0x4C */
368 } DAC_TypeDef;
369
370 /**
371 * @brief DFSDM module registers
372 */
373 typedef struct
374 {
375 __IO uint32_t CR1; /*!< DFSDM control register1, Address offset: 0x100 */
376 __IO uint32_t CR2; /*!< DFSDM control register2, Address offset: 0x104 */
377 __IO uint32_t ISR; /*!< DFSDM interrupt and status register, Address offset: 0x108 */
378 __IO uint32_t ICR; /*!< DFSDM interrupt flag clear register, Address offset: 0x10C */
379 __IO uint32_t JCHGR; /*!< DFSDM injected channel group selection register, Address offset: 0x110 */
380 __IO uint32_t FCR; /*!< DFSDM filter control register, Address offset: 0x114 */
381 __IO uint32_t JDATAR; /*!< DFSDM data register for injected group, Address offset: 0x118 */
382 __IO uint32_t RDATAR; /*!< DFSDM data register for regular group, Address offset: 0x11C */
383 __IO uint32_t AWHTR; /*!< DFSDM analog watchdog high threshold register, Address offset: 0x120 */
384 __IO uint32_t AWLTR; /*!< DFSDM analog watchdog low threshold register, Address offset: 0x124 */
385 __IO uint32_t AWSR; /*!< DFSDM analog watchdog status register Address offset: 0x128 */
386 __IO uint32_t AWCFR; /*!< DFSDM analog watchdog clear flag register Address offset: 0x12C */
387 __IO uint32_t EXMAX; /*!< DFSDM extreme detector maximum register, Address offset: 0x130 */
388 __IO uint32_t EXMIN; /*!< DFSDM extreme detector minimum register Address offset: 0x134 */
389 __IO uint32_t CNVTIMR; /*!< DFSDM conversion timer, Address offset: 0x138 */
390 } DFSDM_Filter_TypeDef;
391
392 /**
393 * @brief DFSDM channel configuration registers
394 */
395 typedef struct
396 {
397 __IO uint32_t CHCFGR1; /*!< DFSDM channel configuration register1, Address offset: 0x00 */
398 __IO uint32_t CHCFGR2; /*!< DFSDM channel configuration register2, Address offset: 0x04 */
399 __IO uint32_t AWSCDR; /*!< DFSDM channel analog watchdog and
400 short circuit detector register, Address offset: 0x08 */
401 __IO uint32_t CHWDATAR; /*!< DFSDM channel watchdog filter data register, Address offset: 0x0C */
402 __IO uint32_t CHDATINR; /*!< DFSDM channel data input register, Address offset: 0x10 */
403 } DFSDM_Channel_TypeDef;
404
405 /**
406 * @brief Debug MCU
407 */
408
409 typedef struct
410 {
411 __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
412 __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */
413 __IO uint32_t APB1FZR1; /*!< Debug MCU APB1 freeze register 1, Address offset: 0x08 */
414 __IO uint32_t APB1FZR2; /*!< Debug MCU APB1 freeze register 2, Address offset: 0x0C */
415 __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x10 */
416 } DBGMCU_TypeDef;
417
418
419 /**
420 * @brief DMA Controller
421 */
422
423 typedef struct
424 {
425 __IO uint32_t CCR; /*!< DMA channel x configuration register */
426 __IO uint32_t CNDTR; /*!< DMA channel x number of data register */
427 __IO uint32_t CPAR; /*!< DMA channel x peripheral address register */
428 __IO uint32_t CMAR; /*!< DMA channel x memory address register */
429 } DMA_Channel_TypeDef;
430
431 typedef struct
432 {
433 __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */
434 __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */
435 } DMA_TypeDef;
436
437 typedef struct
438 {
439 __IO uint32_t CSELR; /*!< DMA channel selection register */
440 } DMA_Request_TypeDef;
441
442 /* Legacy define */
443 #define DMA_request_TypeDef DMA_Request_TypeDef
444
445 /**
446 * @brief External Interrupt/Event Controller
447 */
448
449 typedef struct
450 {
451 __IO uint32_t IMR1; /*!< EXTI Interrupt mask register 1, Address offset: 0x00 */
452 __IO uint32_t EMR1; /*!< EXTI Event mask register 1, Address offset: 0x04 */
453 __IO uint32_t RTSR1; /*!< EXTI Rising trigger selection register 1, Address offset: 0x08 */
454 __IO uint32_t FTSR1; /*!< EXTI Falling trigger selection register 1, Address offset: 0x0C */
455 __IO uint32_t SWIER1; /*!< EXTI Software interrupt event register 1, Address offset: 0x10 */
456 __IO uint32_t PR1; /*!< EXTI Pending register 1, Address offset: 0x14 */
457 uint32_t RESERVED1; /*!< Reserved, 0x18 */
458 uint32_t RESERVED2; /*!< Reserved, 0x1C */
459 __IO uint32_t IMR2; /*!< EXTI Interrupt mask register 2, Address offset: 0x20 */
460 __IO uint32_t EMR2; /*!< EXTI Event mask register 2, Address offset: 0x24 */
461 __IO uint32_t RTSR2; /*!< EXTI Rising trigger selection register 2, Address offset: 0x28 */
462 __IO uint32_t FTSR2; /*!< EXTI Falling trigger selection register 2, Address offset: 0x2C */
463 __IO uint32_t SWIER2; /*!< EXTI Software interrupt event register 2, Address offset: 0x30 */
464 __IO uint32_t PR2; /*!< EXTI Pending register 2, Address offset: 0x34 */
465 } EXTI_TypeDef;
466
467
468 /**
469 * @brief Firewall
470 */
471
472 typedef struct
473 {
474 __IO uint32_t CSSA; /*!< Code Segment Start Address register, Address offset: 0x00 */
475 __IO uint32_t CSL; /*!< Code Segment Length register, Address offset: 0x04 */
476 __IO uint32_t NVDSSA; /*!< NON volatile data Segment Start Address register, Address offset: 0x08 */
477 __IO uint32_t NVDSL; /*!< NON volatile data Segment Length register, Address offset: 0x0C */
478 __IO uint32_t VDSSA ; /*!< Volatile data Segment Start Address register, Address offset: 0x10 */
479 __IO uint32_t VDSL ; /*!< Volatile data Segment Length register, Address offset: 0x14 */
480 uint32_t RESERVED1; /*!< Reserved1, Address offset: 0x18 */
481 uint32_t RESERVED2; /*!< Reserved2, Address offset: 0x1C */
482 __IO uint32_t CR ; /*!< Configuration register, Address offset: 0x20 */
483 } FIREWALL_TypeDef;
484
485
486 /**
487 * @brief FLASH Registers
488 */
489
490 typedef struct
491 {
492 __IO uint32_t ACR; /*!< FLASH access control register, Address offset: 0x00 */
493 __IO uint32_t PDKEYR; /*!< FLASH power down key register, Address offset: 0x04 */
494 __IO uint32_t KEYR; /*!< FLASH key register, Address offset: 0x08 */
495 __IO uint32_t OPTKEYR; /*!< FLASH option key register, Address offset: 0x0C */
496 __IO uint32_t SR; /*!< FLASH status register, Address offset: 0x10 */
497 __IO uint32_t CR; /*!< FLASH control register, Address offset: 0x14 */
498 __IO uint32_t ECCR; /*!< FLASH ECC register, Address offset: 0x18 */
499 __IO uint32_t RESERVED1; /*!< Reserved1, Address offset: 0x1C */
500 __IO uint32_t OPTR; /*!< FLASH option register, Address offset: 0x20 */
501 __IO uint32_t PCROP1SR; /*!< FLASH bank1 PCROP start address register, Address offset: 0x24 */
502 __IO uint32_t PCROP1ER; /*!< FLASH bank1 PCROP end address register, Address offset: 0x28 */
503 __IO uint32_t WRP1AR; /*!< FLASH bank1 WRP area A address register, Address offset: 0x2C */
504 __IO uint32_t WRP1BR; /*!< FLASH bank1 WRP area B address register, Address offset: 0x30 */
505 uint32_t RESERVED2[4]; /*!< Reserved2, Address offset: 0x34 */
506 __IO uint32_t PCROP2SR; /*!< FLASH bank2 PCROP start address register, Address offset: 0x44 */
507 __IO uint32_t PCROP2ER; /*!< FLASH bank2 PCROP end address register, Address offset: 0x48 */
508 __IO uint32_t WRP2AR; /*!< FLASH bank2 WRP area A address register, Address offset: 0x4C */
509 __IO uint32_t WRP2BR; /*!< FLASH bank2 WRP area B address register, Address offset: 0x50 */
510 } FLASH_TypeDef;
511
512
513 /**
514 * @brief Flexible Memory Controller
515 */
516
517 typedef struct
518 {
519 __IO uint32_t BTCR[8]; /*!< NOR/PSRAM chip-select control register(BCR) and chip-select timing register(BTR), Address offset: 0x00-1C */
520 } FMC_Bank1_TypeDef;
521
522 /**
523 * @brief Flexible Memory Controller Bank1E
524 */
525
526 typedef struct
527 {
528 __IO uint32_t BWTR[7]; /*!< NOR/PSRAM write timing registers, Address offset: 0x104-0x11C */
529 } FMC_Bank1E_TypeDef;
530
531 /**
532 * @brief Flexible Memory Controller Bank3
533 */
534
535 typedef struct
536 {
537 __IO uint32_t PCR; /*!< NAND Flash control register, Address offset: 0x80 */
538 __IO uint32_t SR; /*!< NAND Flash FIFO status and interrupt register, Address offset: 0x84 */
539 __IO uint32_t PMEM; /*!< NAND Flash Common memory space timing register, Address offset: 0x88 */
540 __IO uint32_t PATT; /*!< NAND Flash Attribute memory space timing register, Address offset: 0x8C */
541 uint32_t RESERVED0; /*!< Reserved, 0x90 */
542 __IO uint32_t ECCR; /*!< NAND Flash ECC result registers, Address offset: 0x94 */
543 } FMC_Bank3_TypeDef;
544
545 /**
546 * @brief General Purpose I/O
547 */
548
549 typedef struct
550 {
551 __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
552 __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
553 __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
554 __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
555 __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
556 __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
557 __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */
558 __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
559 __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */
560 __IO uint32_t BRR; /*!< GPIO Bit Reset register, Address offset: 0x28 */
561 __IO uint32_t ASCR; /*!< GPIO analog switch control register, Address offset: 0x2C */
562
563 } GPIO_TypeDef;
564
565
566 /**
567 * @brief Inter-integrated Circuit Interface
568 */
569
570 typedef struct
571 {
572 __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
573 __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
574 __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */
575 __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */
576 __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */
577 __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */
578 __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */
579 __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */
580 __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */
581 __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */
582 __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */
583 } I2C_TypeDef;
584
585 /**
586 * @brief Independent WATCHDOG
587 */
588
589 typedef struct
590 {
591 __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
592 __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
593 __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
594 __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
595 __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */
596 } IWDG_TypeDef;
597
598 /**
599 * @brief LPTIMER
600 */
601 typedef struct
602 {
603 __IO uint32_t ISR; /*!< LPTIM Interrupt and Status register, Address offset: 0x00 */
604 __IO uint32_t ICR; /*!< LPTIM Interrupt Clear register, Address offset: 0x04 */
605 __IO uint32_t IER; /*!< LPTIM Interrupt Enable register, Address offset: 0x08 */
606 __IO uint32_t CFGR; /*!< LPTIM Configuration register, Address offset: 0x0C */
607 __IO uint32_t CR; /*!< LPTIM Control register, Address offset: 0x10 */
608 __IO uint32_t CMP; /*!< LPTIM Compare register, Address offset: 0x14 */
609 __IO uint32_t ARR; /*!< LPTIM Autoreload register, Address offset: 0x18 */
610 __IO uint32_t CNT; /*!< LPTIM Counter register, Address offset: 0x1C */
611 __IO uint32_t OR; /*!< LPTIM Option register, Address offset: 0x20 */
612 } LPTIM_TypeDef;
613
614
615 /**
616 * @brief Operational Amplifier (OPAMP)
617 */
618
619 typedef struct
620 {
621 __IO uint32_t CSR; /*!< OPAMP control/status register, Address offset: 0x00 */
622 __IO uint32_t OTR; /*!< OPAMP offset trimming register for normal mode, Address offset: 0x04 */
623 __IO uint32_t LPOTR; /*!< OPAMP offset trimming register for low power mode, Address offset: 0x08 */
624 } OPAMP_TypeDef;
625
626 typedef struct
627 {
628 __IO uint32_t CSR; /*!< OPAMP control/status register, used for bits common to several OPAMP instances, Address offset: 0x00 */
629 } OPAMP_Common_TypeDef;
630
631 /**
632 * @brief Power Control
633 */
634
635 typedef struct
636 {
637 __IO uint32_t CR1; /*!< PWR power control register 1, Address offset: 0x00 */
638 __IO uint32_t CR2; /*!< PWR power control register 2, Address offset: 0x04 */
639 __IO uint32_t CR3; /*!< PWR power control register 3, Address offset: 0x08 */
640 __IO uint32_t CR4; /*!< PWR power control register 4, Address offset: 0x0C */
641 __IO uint32_t SR1; /*!< PWR power status register 1, Address offset: 0x10 */
642 __IO uint32_t SR2; /*!< PWR power status register 2, Address offset: 0x14 */
643 __IO uint32_t SCR; /*!< PWR power status reset register, Address offset: 0x18 */
644 uint32_t RESERVED; /*!< Reserved, Address offset: 0x1C */
645 __IO uint32_t PUCRA; /*!< Pull_up control register of portA, Address offset: 0x20 */
646 __IO uint32_t PDCRA; /*!< Pull_Down control register of portA, Address offset: 0x24 */
647 __IO uint32_t PUCRB; /*!< Pull_up control register of portB, Address offset: 0x28 */
648 __IO uint32_t PDCRB; /*!< Pull_Down control register of portB, Address offset: 0x2C */
649 __IO uint32_t PUCRC; /*!< Pull_up control register of portC, Address offset: 0x30 */
650 __IO uint32_t PDCRC; /*!< Pull_Down control register of portC, Address offset: 0x34 */
651 __IO uint32_t PUCRD; /*!< Pull_up control register of portD, Address offset: 0x38 */
652 __IO uint32_t PDCRD; /*!< Pull_Down control register of portD, Address offset: 0x3C */
653 __IO uint32_t PUCRE; /*!< Pull_up control register of portE, Address offset: 0x40 */
654 __IO uint32_t PDCRE; /*!< Pull_Down control register of portE, Address offset: 0x44 */
655 __IO uint32_t PUCRF; /*!< Pull_up control register of portF, Address offset: 0x48 */
656 __IO uint32_t PDCRF; /*!< Pull_Down control register of portF, Address offset: 0x4C */
657 __IO uint32_t PUCRG; /*!< Pull_up control register of portG, Address offset: 0x50 */
658 __IO uint32_t PDCRG; /*!< Pull_Down control register of portG, Address offset: 0x54 */
659 __IO uint32_t PUCRH; /*!< Pull_up control register of portH, Address offset: 0x58 */
660 __IO uint32_t PDCRH; /*!< Pull_Down control register of portH, Address offset: 0x5C */
661 } PWR_TypeDef;
662
663
664 /**
665 * @brief QUAD Serial Peripheral Interface
666 */
667
668 typedef struct
669 {
670 __IO uint32_t CR; /*!< QUADSPI Control register, Address offset: 0x00 */
671 __IO uint32_t DCR; /*!< QUADSPI Device Configuration register, Address offset: 0x04 */
672 __IO uint32_t SR; /*!< QUADSPI Status register, Address offset: 0x08 */
673 __IO uint32_t FCR; /*!< QUADSPI Flag Clear register, Address offset: 0x0C */
674 __IO uint32_t DLR; /*!< QUADSPI Data Length register, Address offset: 0x10 */
675 __IO uint32_t CCR; /*!< QUADSPI Communication Configuration register, Address offset: 0x14 */
676 __IO uint32_t AR; /*!< QUADSPI Address register, Address offset: 0x18 */
677 __IO uint32_t ABR; /*!< QUADSPI Alternate Bytes register, Address offset: 0x1C */
678 __IO uint32_t DR; /*!< QUADSPI Data register, Address offset: 0x20 */
679 __IO uint32_t PSMKR; /*!< QUADSPI Polling Status Mask register, Address offset: 0x24 */
680 __IO uint32_t PSMAR; /*!< QUADSPI Polling Status Match register, Address offset: 0x28 */
681 __IO uint32_t PIR; /*!< QUADSPI Polling Interval register, Address offset: 0x2C */
682 __IO uint32_t LPTR; /*!< QUADSPI Low Power Timeout register, Address offset: 0x30 */
683 } QUADSPI_TypeDef;
684
685
686 /**
687 * @brief Reset and Clock Control
688 */
689
690 typedef struct
691 {
692 __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */
693 __IO uint32_t ICSCR; /*!< RCC internal clock sources calibration register, Address offset: 0x04 */
694 __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x08 */
695 __IO uint32_t PLLCFGR; /*!< RCC system PLL configuration register, Address offset: 0x0C */
696 __IO uint32_t PLLSAI1CFGR; /*!< RCC PLL SAI1 configuration register, Address offset: 0x10 */
697 __IO uint32_t PLLSAI2CFGR; /*!< RCC PLL SAI2 configuration register, Address offset: 0x14 */
698 __IO uint32_t CIER; /*!< RCC clock interrupt enable register, Address offset: 0x18 */
699 __IO uint32_t CIFR; /*!< RCC clock interrupt flag register, Address offset: 0x1C */
700 __IO uint32_t CICR; /*!< RCC clock interrupt clear register, Address offset: 0x20 */
701 uint32_t RESERVED0; /*!< Reserved, Address offset: 0x24 */
702 __IO uint32_t AHB1RSTR; /*!< RCC AHB1 peripheral reset register, Address offset: 0x28 */
703 __IO uint32_t AHB2RSTR; /*!< RCC AHB2 peripheral reset register, Address offset: 0x2C */
704 __IO uint32_t AHB3RSTR; /*!< RCC AHB3 peripheral reset register, Address offset: 0x30 */
705 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x34 */
706 __IO uint32_t APB1RSTR1; /*!< RCC APB1 peripheral reset register 1, Address offset: 0x38 */
707 __IO uint32_t APB1RSTR2; /*!< RCC APB1 peripheral reset register 2, Address offset: 0x3C */
708 __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x40 */
709 uint32_t RESERVED2; /*!< Reserved, Address offset: 0x44 */
710 __IO uint32_t AHB1ENR; /*!< RCC AHB1 peripheral clocks enable register, Address offset: 0x48 */
711 __IO uint32_t AHB2ENR; /*!< RCC AHB2 peripheral clocks enable register, Address offset: 0x4C */
712 __IO uint32_t AHB3ENR; /*!< RCC AHB3 peripheral clocks enable register, Address offset: 0x50 */
713 uint32_t RESERVED3; /*!< Reserved, Address offset: 0x54 */
714 __IO uint32_t APB1ENR1; /*!< RCC APB1 peripheral clocks enable register 1, Address offset: 0x58 */
715 __IO uint32_t APB1ENR2; /*!< RCC APB1 peripheral clocks enable register 2, Address offset: 0x5C */
716 __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clocks enable register, Address offset: 0x60 */
717 uint32_t RESERVED4; /*!< Reserved, Address offset: 0x64 */
718 __IO uint32_t AHB1SMENR; /*!< RCC AHB1 peripheral clocks enable in sleep and stop modes register, Address offset: 0x68 */
719 __IO uint32_t AHB2SMENR; /*!< RCC AHB2 peripheral clocks enable in sleep and stop modes register, Address offset: 0x6C */
720 __IO uint32_t AHB3SMENR; /*!< RCC AHB3 peripheral clocks enable in sleep and stop modes register, Address offset: 0x70 */
721 uint32_t RESERVED5; /*!< Reserved, Address offset: 0x74 */
722 __IO uint32_t APB1SMENR1; /*!< RCC APB1 peripheral clocks enable in sleep mode and stop modes register 1, Address offset: 0x78 */
723 __IO uint32_t APB1SMENR2; /*!< RCC APB1 peripheral clocks enable in sleep mode and stop modes register 2, Address offset: 0x7C */
724 __IO uint32_t APB2SMENR; /*!< RCC APB2 peripheral clocks enable in sleep mode and stop modes register, Address offset: 0x80 */
725 uint32_t RESERVED6; /*!< Reserved, Address offset: 0x84 */
726 __IO uint32_t CCIPR; /*!< RCC peripherals independent clock configuration register, Address offset: 0x88 */
727 __IO uint32_t RESERVED7; /*!< Reserved, Address offset: 0x8C */
728 __IO uint32_t BDCR; /*!< RCC backup domain control register, Address offset: 0x90 */
729 __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x94 */
730 } RCC_TypeDef;
731
732 /**
733 * @brief Real-Time Clock
734 */
735
736 typedef struct
737 {
738 __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
739 __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
740 __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */
741 __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */
742 __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
743 __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */
744 uint32_t reserved; /*!< Reserved */
745 __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */
746 __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */
747 __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
748 __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */
749 __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */
750 __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
751 __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
752 __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */
753 __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */
754 __IO uint32_t TAMPCR; /*!< RTC tamper configuration register, Address offset: 0x40 */
755 __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */
756 __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x48 */
757 __IO uint32_t OR; /*!< RTC option register, Address offset: 0x4C */
758 __IO uint32_t BKP0R; /*!< RTC backup register 0, Address offset: 0x50 */
759 __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */
760 __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */
761 __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */
762 __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */
763 __IO uint32_t BKP5R; /*!< RTC backup register 5, Address offset: 0x64 */
764 __IO uint32_t BKP6R; /*!< RTC backup register 6, Address offset: 0x68 */
765 __IO uint32_t BKP7R; /*!< RTC backup register 7, Address offset: 0x6C */
766 __IO uint32_t BKP8R; /*!< RTC backup register 8, Address offset: 0x70 */
767 __IO uint32_t BKP9R; /*!< RTC backup register 9, Address offset: 0x74 */
768 __IO uint32_t BKP10R; /*!< RTC backup register 10, Address offset: 0x78 */
769 __IO uint32_t BKP11R; /*!< RTC backup register 11, Address offset: 0x7C */
770 __IO uint32_t BKP12R; /*!< RTC backup register 12, Address offset: 0x80 */
771 __IO uint32_t BKP13R; /*!< RTC backup register 13, Address offset: 0x84 */
772 __IO uint32_t BKP14R; /*!< RTC backup register 14, Address offset: 0x88 */
773 __IO uint32_t BKP15R; /*!< RTC backup register 15, Address offset: 0x8C */
774 __IO uint32_t BKP16R; /*!< RTC backup register 16, Address offset: 0x90 */
775 __IO uint32_t BKP17R; /*!< RTC backup register 17, Address offset: 0x94 */
776 __IO uint32_t BKP18R; /*!< RTC backup register 18, Address offset: 0x98 */
777 __IO uint32_t BKP19R; /*!< RTC backup register 19, Address offset: 0x9C */
778 __IO uint32_t BKP20R; /*!< RTC backup register 20, Address offset: 0xA0 */
779 __IO uint32_t BKP21R; /*!< RTC backup register 21, Address offset: 0xA4 */
780 __IO uint32_t BKP22R; /*!< RTC backup register 22, Address offset: 0xA8 */
781 __IO uint32_t BKP23R; /*!< RTC backup register 23, Address offset: 0xAC */
782 __IO uint32_t BKP24R; /*!< RTC backup register 24, Address offset: 0xB0 */
783 __IO uint32_t BKP25R; /*!< RTC backup register 25, Address offset: 0xB4 */
784 __IO uint32_t BKP26R; /*!< RTC backup register 26, Address offset: 0xB8 */
785 __IO uint32_t BKP27R; /*!< RTC backup register 27, Address offset: 0xBC */
786 __IO uint32_t BKP28R; /*!< RTC backup register 28, Address offset: 0xC0 */
787 __IO uint32_t BKP29R; /*!< RTC backup register 29, Address offset: 0xC4 */
788 __IO uint32_t BKP30R; /*!< RTC backup register 30, Address offset: 0xC8 */
789 __IO uint32_t BKP31R; /*!< RTC backup register 31, Address offset: 0xCC */
790 } RTC_TypeDef;
791
792
793 /**
794 * @brief Serial Audio Interface
795 */
796
797 typedef struct
798 {
799 __IO uint32_t GCR; /*!< SAI global configuration register, Address offset: 0x00 */
800 } SAI_TypeDef;
801
802 typedef struct
803 {
804 __IO uint32_t CR1; /*!< SAI block x configuration register 1, Address offset: 0x04 */
805 __IO uint32_t CR2; /*!< SAI block x configuration register 2, Address offset: 0x08 */
806 __IO uint32_t FRCR; /*!< SAI block x frame configuration register, Address offset: 0x0C */
807 __IO uint32_t SLOTR; /*!< SAI block x slot register, Address offset: 0x10 */
808 __IO uint32_t IMR; /*!< SAI block x interrupt mask register, Address offset: 0x14 */
809 __IO uint32_t SR; /*!< SAI block x status register, Address offset: 0x18 */
810 __IO uint32_t CLRFR; /*!< SAI block x clear flag register, Address offset: 0x1C */
811 __IO uint32_t DR; /*!< SAI block x data register, Address offset: 0x20 */
812 } SAI_Block_TypeDef;
813
814
815 /**
816 * @brief Secure digital input/output Interface
817 */
818
819 typedef struct
820 {
821 __IO uint32_t POWER; /*!< SDMMC power control register, Address offset: 0x00 */
822 __IO uint32_t CLKCR; /*!< SDMMC clock control register, Address offset: 0x04 */
823 __IO uint32_t ARG; /*!< SDMMC argument register, Address offset: 0x08 */
824 __IO uint32_t CMD; /*!< SDMMC command register, Address offset: 0x0C */
825 __I uint32_t RESPCMD; /*!< SDMMC command response register, Address offset: 0x10 */
826 __I uint32_t RESP1; /*!< SDMMC response 1 register, Address offset: 0x14 */
827 __I uint32_t RESP2; /*!< SDMMC response 2 register, Address offset: 0x18 */
828 __I uint32_t RESP3; /*!< SDMMC response 3 register, Address offset: 0x1C */
829 __I uint32_t RESP4; /*!< SDMMC response 4 register, Address offset: 0x20 */
830 __IO uint32_t DTIMER; /*!< SDMMC data timer register, Address offset: 0x24 */
831 __IO uint32_t DLEN; /*!< SDMMC data length register, Address offset: 0x28 */
832 __IO uint32_t DCTRL; /*!< SDMMC data control register, Address offset: 0x2C */
833 __I uint32_t DCOUNT; /*!< SDMMC data counter register, Address offset: 0x30 */
834 __I uint32_t STA; /*!< SDMMC status register, Address offset: 0x34 */
835 __IO uint32_t ICR; /*!< SDMMC interrupt clear register, Address offset: 0x38 */
836 __IO uint32_t MASK; /*!< SDMMC mask register, Address offset: 0x3C */
837 uint32_t RESERVED0[2]; /*!< Reserved, 0x40-0x44 */
838 __I uint32_t FIFOCNT; /*!< SDMMC FIFO counter register, Address offset: 0x48 */
839 uint32_t RESERVED1[13]; /*!< Reserved, 0x4C-0x7C */
840 __IO uint32_t FIFO; /*!< SDMMC data FIFO register, Address offset: 0x80 */
841 } SDMMC_TypeDef;
842
843
844 /**
845 * @brief Serial Peripheral Interface
846 */
847
848 typedef struct
849 {
850 __IO uint32_t CR1; /*!< SPI Control register 1, Address offset: 0x00 */
851 __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */
852 __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */
853 __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
854 __IO uint32_t CRCPR; /*!< SPI CRC polynomial register, Address offset: 0x10 */
855 __IO uint32_t RXCRCR; /*!< SPI Rx CRC register, Address offset: 0x14 */
856 __IO uint32_t TXCRCR; /*!< SPI Tx CRC register, Address offset: 0x18 */
857 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x1C */
858 uint32_t RESERVED2; /*!< Reserved, Address offset: 0x20 */
859 } SPI_TypeDef;
860
861
862 /**
863 * @brief Single Wire Protocol Master Interface SPWMI
864 */
865
866 typedef struct
867 {
868 __IO uint32_t CR; /*!< SWPMI Configuration/Control register, Address offset: 0x00 */
869 __IO uint32_t BRR; /*!< SWPMI bitrate register, Address offset: 0x04 */
870 uint32_t RESERVED1; /*!< Reserved, 0x08 */
871 __IO uint32_t ISR; /*!< SWPMI Interrupt and Status register, Address offset: 0x0C */
872 __IO uint32_t ICR; /*!< SWPMI Interrupt Flag Clear register, Address offset: 0x10 */
873 __IO uint32_t IER; /*!< SWPMI Interrupt Enable register, Address offset: 0x14 */
874 __IO uint32_t RFL; /*!< SWPMI Receive Frame Length register, Address offset: 0x18 */
875 __IO uint32_t TDR; /*!< SWPMI Transmit data register, Address offset: 0x1C */
876 __IO uint32_t RDR; /*!< SWPMI Receive data register, Address offset: 0x20 */
877 __IO uint32_t OR; /*!< SWPMI Option register, Address offset: 0x24 */
878 } SWPMI_TypeDef;
879
880
881 /**
882 * @brief System configuration controller
883 */
884
885 typedef struct
886 {
887 __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register, Address offset: 0x00 */
888 __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x04 */
889 __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */
890 __IO uint32_t SCSR; /*!< SYSCFG SRAM2 control and status register, Address offset: 0x18 */
891 __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x1C */
892 __IO uint32_t SWPR; /*!< SYSCFG SRAM2 write protection register, Address offset: 0x20 */
893 __IO uint32_t SKR; /*!< SYSCFG SRAM2 key register, Address offset: 0x24 */
894 } SYSCFG_TypeDef;
895
896
897 /**
898 * @brief TIM
899 */
900
901 typedef struct
902 {
903 __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
904 __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
905 __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */
906 __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
907 __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
908 __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
909 __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
910 __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
911 __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
912 __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
913 __IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */
914 __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
915 __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
916 __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
917 __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
918 __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
919 __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
920 __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
921 __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
922 __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
923 __IO uint32_t OR1; /*!< TIM option register 1, Address offset: 0x50 */
924 __IO uint32_t CCMR3; /*!< TIM capture/compare mode register 3, Address offset: 0x54 */
925 __IO uint32_t CCR5; /*!< TIM capture/compare register5, Address offset: 0x58 */
926 __IO uint32_t CCR6; /*!< TIM capture/compare register6, Address offset: 0x5C */
927 __IO uint32_t OR2; /*!< TIM option register 2, Address offset: 0x60 */
928 __IO uint32_t OR3; /*!< TIM option register 3, Address offset: 0x64 */
929 } TIM_TypeDef;
930
931
932 /**
933 * @brief Touch Sensing Controller (TSC)
934 */
935
936 typedef struct
937 {
938 __IO uint32_t CR; /*!< TSC control register, Address offset: 0x00 */
939 __IO uint32_t IER; /*!< TSC interrupt enable register, Address offset: 0x04 */
940 __IO uint32_t ICR; /*!< TSC interrupt clear register, Address offset: 0x08 */
941 __IO uint32_t ISR; /*!< TSC interrupt status register, Address offset: 0x0C */
942 __IO uint32_t IOHCR; /*!< TSC I/O hysteresis control register, Address offset: 0x10 */
943 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x14 */
944 __IO uint32_t IOASCR; /*!< TSC I/O analog switch control register, Address offset: 0x18 */
945 uint32_t RESERVED2; /*!< Reserved, Address offset: 0x1C */
946 __IO uint32_t IOSCR; /*!< TSC I/O sampling control register, Address offset: 0x20 */
947 uint32_t RESERVED3; /*!< Reserved, Address offset: 0x24 */
948 __IO uint32_t IOCCR; /*!< TSC I/O channel control register, Address offset: 0x28 */
949 uint32_t RESERVED4; /*!< Reserved, Address offset: 0x2C */
950 __IO uint32_t IOGCSR; /*!< TSC I/O group control status register, Address offset: 0x30 */
951 __IO uint32_t IOGXCR[8]; /*!< TSC I/O group x counter register, Address offset: 0x34-50 */
952 } TSC_TypeDef;
953
954 /**
955 * @brief Universal Synchronous Asynchronous Receiver Transmitter
956 */
957
958 typedef struct
959 {
960 __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */
961 __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */
962 __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */
963 __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */
964 __IO uint16_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */
965 uint16_t RESERVED2; /*!< Reserved, 0x12 */
966 __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */
967 __IO uint16_t RQR; /*!< USART Request register, Address offset: 0x18 */
968 uint16_t RESERVED3; /*!< Reserved, 0x1A */
969 __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */
970 __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */
971 __IO uint16_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */
972 uint16_t RESERVED4; /*!< Reserved, 0x26 */
973 __IO uint16_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */
974 uint16_t RESERVED5; /*!< Reserved, 0x2A */
975 } USART_TypeDef;
976
977 /**
978 * @brief VREFBUF
979 */
980
981 typedef struct
982 {
983 __IO uint32_t CSR; /*!< VREFBUF control and status register, Address offset: 0x00 */
984 __IO uint32_t CCR; /*!< VREFBUF calibration and control register, Address offset: 0x04 */
985 } VREFBUF_TypeDef;
986
987 /**
988 * @brief Window WATCHDOG
989 */
990
991 typedef struct
992 {
993 __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
994 __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
995 __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
996 } WWDG_TypeDef;
997
998 /**
999 * @brief AES hardware accelerator
1000 */
1001
1002 typedef struct
1003 {
1004 __IO uint32_t CR; /*!< AES control register, Address offset: 0x00 */
1005 __IO uint32_t SR; /*!< AES status register, Address offset: 0x04 */
1006 __IO uint32_t DINR; /*!< AES data input register, Address offset: 0x08 */
1007 __IO uint32_t DOUTR; /*!< AES data output register, Address offset: 0x0C */
1008 __IO uint32_t KEYR0; /*!< AES key register 0, Address offset: 0x10 */
1009 __IO uint32_t KEYR1; /*!< AES key register 1, Address offset: 0x14 */
1010 __IO uint32_t KEYR2; /*!< AES key register 2, Address offset: 0x18 */
1011 __IO uint32_t KEYR3; /*!< AES key register 3, Address offset: 0x1C */
1012 __IO uint32_t IVR0; /*!< AES initialization vector register 0, Address offset: 0x20 */
1013 __IO uint32_t IVR1; /*!< AES initialization vector register 1, Address offset: 0x24 */
1014 __IO uint32_t IVR2; /*!< AES initialization vector register 2, Address offset: 0x28 */
1015 __IO uint32_t IVR3; /*!< AES initialization vector register 3, Address offset: 0x2C */
1016 __IO uint32_t KEYR4; /*!< AES key register 4, Address offset: 0x30 */
1017 __IO uint32_t KEYR5; /*!< AES key register 5, Address offset: 0x34 */
1018 __IO uint32_t KEYR6; /*!< AES key register 6, Address offset: 0x38 */
1019 __IO uint32_t KEYR7; /*!< AES key register 7, Address offset: 0x3C */
1020 __IO uint32_t SUSP0R; /*!< AES Suspend register 0, Address offset: 0x40 */
1021 __IO uint32_t SUSP1R; /*!< AES Suspend register 1, Address offset: 0x44 */
1022 __IO uint32_t SUSP2R; /*!< AES Suspend register 2, Address offset: 0x48 */
1023 __IO uint32_t SUSP3R; /*!< AES Suspend register 3, Address offset: 0x4C */
1024 __IO uint32_t SUSP4R; /*!< AES Suspend register 4, Address offset: 0x50 */
1025 __IO uint32_t SUSP5R; /*!< AES Suspend register 5, Address offset: 0x54 */
1026 __IO uint32_t SUSP6R; /*!< AES Suspend register 6, Address offset: 0x58 */
1027 __IO uint32_t SUSP7R; /*!< AES Suspend register 7, Address offset: 0x6C */
1028 } AES_TypeDef;
1029
1030 /**
1031 * @brief RNG
1032 */
1033
1034 typedef struct
1035 {
1036 __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */
1037 __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */
1038 __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */
1039 } RNG_TypeDef;
1040
1041 /**
1042 * @brief USB_OTG_Core_register
1043 */
1044 typedef struct
1045 {
1046 __IO uint32_t GOTGCTL; /*!< USB_OTG Control and Status Register 000h*/
1047 __IO uint32_t GOTGINT; /*!< USB_OTG Interrupt Register 004h*/
1048 __IO uint32_t GAHBCFG; /*!< Core AHB Configuration Register 008h*/
1049 __IO uint32_t GUSBCFG; /*!< Core USB Configuration Register 00Ch*/
1050 __IO uint32_t GRSTCTL; /*!< Core Reset Register 010h*/
1051 __IO uint32_t GINTSTS; /*!< Core Interrupt Register 014h*/
1052 __IO uint32_t GINTMSK; /*!< Core Interrupt Mask Register 018h*/
1053 __IO uint32_t GRXSTSR; /*!< Receive Sts Q Read Register 01Ch*/
1054 __IO uint32_t GRXSTSP; /*!< Receive Sts Q Read & POP Register 020h*/
1055 __IO uint32_t GRXFSIZ; /* Receive FIFO Size Register 024h*/
1056 __IO uint32_t DIEPTXF0_HNPTXFSIZ; /*!< EP0 / Non Periodic Tx FIFO Size Register 028h*/
1057 __IO uint32_t HNPTXSTS; /*!< Non Periodic Tx FIFO/Queue Sts reg 02Ch*/
1058 uint32_t Reserved30[2]; /* Reserved 030h*/
1059 __IO uint32_t GCCFG; /* General Purpose IO Register 038h*/
1060 __IO uint32_t CID; /* User ID Register 03Ch*/
1061 uint32_t Reserved5[3]; /* Reserved 040h-048h*/
1062 __IO uint32_t GHWCFG3; /* User HW config3 04Ch*/
1063 uint32_t Reserved6; /* Reserved 050h*/
1064 __IO uint32_t GLPMCFG; /* LPM Register 054h*/
1065 __IO uint32_t GPWRDN; /* Power Down Register 058h*/
1066 __IO uint32_t GDFIFOCFG; /* DFIFO Software Config Register 05Ch*/
1067 __IO uint32_t GADPCTL; /* ADP Timer, Control and Status Register 60Ch*/
1068 uint32_t Reserved43[39]; /* Reserved 058h-0FFh*/
1069 __IO uint32_t HPTXFSIZ; /* Host Periodic Tx FIFO Size Reg 100h*/
1070 __IO uint32_t DIEPTXF[0x0F]; /* dev Periodic Transmit FIFO */
1071 } USB_OTG_GlobalTypeDef;
1072
1073 /**
1074 * @brief USB_OTG_device_Registers
1075 */
1076 typedef struct
1077 {
1078 __IO uint32_t DCFG; /* dev Configuration Register 800h*/
1079 __IO uint32_t DCTL; /* dev Control Register 804h*/
1080 __IO uint32_t DSTS; /* dev Status Register (RO) 808h*/
1081 uint32_t Reserved0C; /* Reserved 80Ch*/
1082 __IO uint32_t DIEPMSK; /* dev IN Endpoint Mask 810h*/
1083 __IO uint32_t DOEPMSK; /* dev OUT Endpoint Mask 814h*/
1084 __IO uint32_t DAINT; /* dev All Endpoints Itr Reg 818h*/
1085 __IO uint32_t DAINTMSK; /* dev All Endpoints Itr Mask 81Ch*/
1086 uint32_t Reserved20; /* Reserved 820h*/
1087 uint32_t Reserved9; /* Reserved 824h*/
1088 __IO uint32_t DVBUSDIS; /* dev VBUS discharge Register 828h*/
1089 __IO uint32_t DVBUSPULSE; /* dev VBUS Pulse Register 82Ch*/
1090 __IO uint32_t DTHRCTL; /* dev thr 830h*/
1091 __IO uint32_t DIEPEMPMSK; /* dev empty msk 834h*/
1092 __IO uint32_t DEACHINT; /* dedicated EP interrupt 838h*/
1093 __IO uint32_t DEACHMSK; /* dedicated EP msk 83Ch*/
1094 uint32_t Reserved40; /* dedicated EP mask 840h*/
1095 __IO uint32_t DINEP1MSK; /* dedicated EP mask 844h*/
1096 uint32_t Reserved44[15]; /* Reserved 844-87Ch*/
1097 __IO uint32_t DOUTEP1MSK; /* dedicated EP msk 884h*/
1098 } USB_OTG_DeviceTypeDef;
1099
1100 /**
1101 * @brief USB_OTG_IN_Endpoint-Specific_Register
1102 */
1103 typedef struct
1104 {
1105 __IO uint32_t DIEPCTL; /* dev IN Endpoint Control Reg 900h + (ep_num * 20h) + 00h*/
1106 uint32_t Reserved04; /* Reserved 900h + (ep_num * 20h) + 04h*/
1107 __IO uint32_t DIEPINT; /* dev IN Endpoint Itr Reg 900h + (ep_num * 20h) + 08h*/
1108 uint32_t Reserved0C; /* Reserved 900h + (ep_num * 20h) + 0Ch*/
1109 __IO uint32_t DIEPTSIZ; /* IN Endpoint Txfer Size 900h + (ep_num * 20h) + 10h*/
1110 __IO uint32_t DIEPDMA; /* IN Endpoint DMA Address Reg 900h + (ep_num * 20h) + 14h*/
1111 __IO uint32_t DTXFSTS; /*IN Endpoint Tx FIFO Status Reg 900h + (ep_num * 20h) + 18h*/
1112 uint32_t Reserved18; /* Reserved 900h+(ep_num*20h)+1Ch-900h+ (ep_num * 20h) + 1Ch*/
1113 } USB_OTG_INEndpointTypeDef;
1114
1115 /**
1116 * @brief USB_OTG_OUT_Endpoint-Specific_Registers
1117 */
1118 typedef struct
1119 {
1120 __IO uint32_t DOEPCTL; /* dev OUT Endpoint Control Reg B00h + (ep_num * 20h) + 00h*/
1121 uint32_t Reserved04; /* Reserved B00h + (ep_num * 20h) + 04h*/
1122 __IO uint32_t DOEPINT; /* dev OUT Endpoint Itr Reg B00h + (ep_num * 20h) + 08h*/
1123 uint32_t Reserved0C; /* Reserved B00h + (ep_num * 20h) + 0Ch*/
1124 __IO uint32_t DOEPTSIZ; /* dev OUT Endpoint Txfer Size B00h + (ep_num * 20h) + 10h*/
1125 __IO uint32_t DOEPDMA; /* dev OUT Endpoint DMA Address B00h + (ep_num * 20h) + 14h*/
1126 uint32_t Reserved18[2]; /* Reserved B00h + (ep_num * 20h) + 18h - B00h + (ep_num * 20h) + 1Ch*/
1127 } USB_OTG_OUTEndpointTypeDef;
1128
1129 /**
1130 * @brief USB_OTG_Host_Mode_Register_Structures
1131 */
1132 typedef struct
1133 {
1134 __IO uint32_t HCFG; /* Host Configuration Register 400h*/
1135 __IO uint32_t HFIR; /* Host Frame Interval Register 404h*/
1136 __IO uint32_t HFNUM; /* Host Frame Nbr/Frame Remaining 408h*/
1137 uint32_t Reserved40C; /* Reserved 40Ch*/
1138 __IO uint32_t HPTXSTS; /* Host Periodic Tx FIFO/ Queue Status 410h*/
1139 __IO uint32_t HAINT; /* Host All Channels Interrupt Register 414h*/
1140 __IO uint32_t HAINTMSK; /* Host All Channels Interrupt Mask 418h*/
1141 } USB_OTG_HostTypeDef;
1142
1143 /**
1144 * @brief USB_OTG_Host_Channel_Specific_Registers
1145 */
1146 typedef struct
1147 {
1148 __IO uint32_t HCCHAR;
1149 __IO uint32_t HCSPLT;
1150 __IO uint32_t HCINT;
1151 __IO uint32_t HCINTMSK;
1152 __IO uint32_t HCTSIZ;
1153 __IO uint32_t HCDMA;
1154 uint32_t Reserved[2];
1155 } USB_OTG_HostChannelTypeDef;
1156
1157 /**
1158 * @}
1159 */
1160
1161 /** @addtogroup Peripheral_memory_map
1162 * @{
1163 */
1164 #define FLASH_BASE ((uint32_t)0x08000000U) /*!< FLASH(up to 1 MB) base address */
1165 #define SRAM1_BASE ((uint32_t)0x20000000U) /*!< SRAM1(up to 96 KB) base address*/
1166 #define PERIPH_BASE ((uint32_t)0x40000000U) /*!< Peripheral base address */
1167 #define FMC_BASE ((uint32_t)0x60000000U) /*!< FMC base address */
1168 #define SRAM2_BASE ((uint32_t)0x10000000U) /*!< SRAM2(32 KB) base address*/
1169 #define FMC_R_BASE ((uint32_t)0xA0000000U) /*!< FMC control registers base address */
1170 #define QSPI_R_BASE ((uint32_t)0xA0001000U) /*!< QUADSPI control registers base address */
1171 #define SRAM1_BB_BASE ((uint32_t)0x22000000U) /*!< SRAM1(96 KB) base address in the bit-band region */
1172 #define PERIPH_BB_BASE ((uint32_t)0x42000000U) /*!< Peripheral base address in the bit-band region */
1173 #define SRAM2_BB_BASE ((uint32_t)0x12000000U) /*!< SRAM2(32 KB) base address in the bit-band region */
1174
1175 /* Legacy defines */
1176 #define SRAM_BASE SRAM1_BASE
1177 #define SRAM_BB_BASE SRAM1_BB_BASE
1178
1179 #define SRAM1_SIZE_MAX ((uint32_t)0x00018000U) /*!< maximum SRAM1 size (up to 96 KBytes) */
1180 #define SRAM2_SIZE ((uint32_t)0x00008000U) /*!< SRAM2 size (32 KBytes) */
1181
1182 /*!< Peripheral memory map */
1183 #define APB1PERIPH_BASE PERIPH_BASE
1184 #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000U)
1185 #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000U)
1186 #define AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000U)
1187
1188 #define FMC_BANK1 FMC_BASE
1189 #define FMC_BANK1_1 FMC_BANK1
1190 #define FMC_BANK1_2 (FMC_BANK1 + 0x04000000U)
1191 #define FMC_BANK1_3 (FMC_BANK1 + 0x08000000U)
1192 #define FMC_BANK1_4 (FMC_BANK1 + 0x0C000000U)
1193 #define FMC_BANK3 (FMC_BASE + 0x20000000U)
1194
1195 /*!< APB1 peripherals */
1196 #define TIM2_BASE (APB1PERIPH_BASE + 0x0000U)
1197 #define TIM3_BASE (APB1PERIPH_BASE + 0x0400U)
1198 #define TIM4_BASE (APB1PERIPH_BASE + 0x0800U)
1199 #define TIM5_BASE (APB1PERIPH_BASE + 0x0C00U)
1200 #define TIM6_BASE (APB1PERIPH_BASE + 0x1000U)
1201 #define TIM7_BASE (APB1PERIPH_BASE + 0x1400U)
1202 #define RTC_BASE (APB1PERIPH_BASE + 0x2800U)
1203 #define WWDG_BASE (APB1PERIPH_BASE + 0x2C00U)
1204 #define IWDG_BASE (APB1PERIPH_BASE + 0x3000U)
1205 #define SPI2_BASE (APB1PERIPH_BASE + 0x3800U)
1206 #define SPI3_BASE (APB1PERIPH_BASE + 0x3C00U)
1207 #define USART2_BASE (APB1PERIPH_BASE + 0x4400U)
1208 #define USART3_BASE (APB1PERIPH_BASE + 0x4800U)
1209 #define UART4_BASE (APB1PERIPH_BASE + 0x4C00U)
1210 #define UART5_BASE (APB1PERIPH_BASE + 0x5000U)
1211 #define I2C1_BASE (APB1PERIPH_BASE + 0x5400U)
1212 #define I2C2_BASE (APB1PERIPH_BASE + 0x5800U)
1213 #define I2C3_BASE (APB1PERIPH_BASE + 0x5C00U)
1214 #define CAN1_BASE (APB1PERIPH_BASE + 0x6400U)
1215 #define PWR_BASE (APB1PERIPH_BASE + 0x7000U)
1216 #define DAC_BASE (APB1PERIPH_BASE + 0x7400U)
1217 #define DAC1_BASE (APB1PERIPH_BASE + 0x7400U)
1218 #define OPAMP_BASE (APB1PERIPH_BASE + 0x7800U)
1219 #define OPAMP1_BASE (APB1PERIPH_BASE + 0x7800U)
1220 #define OPAMP2_BASE (APB1PERIPH_BASE + 0x7810U)
1221 #define LPTIM1_BASE (APB1PERIPH_BASE + 0x7C00U)
1222 #define LPUART1_BASE (APB1PERIPH_BASE + 0x8000U)
1223 #define SWPMI1_BASE (APB1PERIPH_BASE + 0x8800U)
1224 #define LPTIM2_BASE (APB1PERIPH_BASE + 0x9400U)
1225
1226
1227 /*!< APB2 peripherals */
1228 #define SYSCFG_BASE (APB2PERIPH_BASE + 0x0000U)
1229 #define VREFBUF_BASE (APB2PERIPH_BASE + 0x0030U)
1230 #define COMP1_BASE (APB2PERIPH_BASE + 0x0200U)
1231 #define COMP2_BASE (APB2PERIPH_BASE + 0x0204U)
1232 #define EXTI_BASE (APB2PERIPH_BASE + 0x0400U)
1233 #define FIREWALL_BASE (APB2PERIPH_BASE + 0x1C00U)
1234 #define SDMMC1_BASE (APB2PERIPH_BASE + 0x2800U)
1235 #define TIM1_BASE (APB2PERIPH_BASE + 0x2C00U)
1236 #define SPI1_BASE (APB2PERIPH_BASE + 0x3000U)
1237 #define TIM8_BASE (APB2PERIPH_BASE + 0x3400U)
1238 #define USART1_BASE (APB2PERIPH_BASE + 0x3800U)
1239 #define TIM15_BASE (APB2PERIPH_BASE + 0x4000U)
1240 #define TIM16_BASE (APB2PERIPH_BASE + 0x4400U)
1241 #define TIM17_BASE (APB2PERIPH_BASE + 0x4800U)
1242 #define SAI1_BASE (APB2PERIPH_BASE + 0x5400U)
1243 #define SAI1_Block_A_BASE (SAI1_BASE + 0x004)
1244 #define SAI1_Block_B_BASE (SAI1_BASE + 0x024)
1245 #define SAI2_BASE (APB2PERIPH_BASE + 0x5800U)
1246 #define SAI2_Block_A_BASE (SAI2_BASE + 0x004)
1247 #define SAI2_Block_B_BASE (SAI2_BASE + 0x024)
1248 #define DFSDM_BASE (APB2PERIPH_BASE + 0x6000U)
1249 #define DFSDM_Channel0_BASE (DFSDM_BASE + 0x00)
1250 #define DFSDM_Channel1_BASE (DFSDM_BASE + 0x20)
1251 #define DFSDM_Channel2_BASE (DFSDM_BASE + 0x40)
1252 #define DFSDM_Channel3_BASE (DFSDM_BASE + 0x60)
1253 #define DFSDM_Channel4_BASE (DFSDM_BASE + 0x80)
1254 #define DFSDM_Channel5_BASE (DFSDM_BASE + 0xA0)
1255 #define DFSDM_Channel6_BASE (DFSDM_BASE + 0xC0)
1256 #define DFSDM_Channel7_BASE (DFSDM_BASE + 0xE0)
1257 #define DFSDM_Filter0_BASE (DFSDM_BASE + 0x100)
1258 #define DFSDM_Filter1_BASE (DFSDM_BASE + 0x180)
1259 #define DFSDM_Filter2_BASE (DFSDM_BASE + 0x200)
1260 #define DFSDM_Filter3_BASE (DFSDM_BASE + 0x280)
1261
1262 /*!< AHB1 peripherals */
1263 #define DMA1_BASE (AHB1PERIPH_BASE)
1264 #define DMA2_BASE (AHB1PERIPH_BASE + 0x0400U)
1265 #define RCC_BASE (AHB1PERIPH_BASE + 0x1000U)
1266 #define FLASH_R_BASE (AHB1PERIPH_BASE + 0x2000U)
1267 #define CRC_BASE (AHB1PERIPH_BASE + 0x3000U)
1268 #define TSC_BASE (AHB1PERIPH_BASE + 0x4000U)
1269
1270
1271 #define DMA1_Channel1_BASE (DMA1_BASE + 0x0008U)
1272 #define DMA1_Channel2_BASE (DMA1_BASE + 0x001CU)
1273 #define DMA1_Channel3_BASE (DMA1_BASE + 0x0030U)
1274 #define DMA1_Channel4_BASE (DMA1_BASE + 0x0044U)
1275 #define DMA1_Channel5_BASE (DMA1_BASE + 0x0058U)
1276 #define DMA1_Channel6_BASE (DMA1_BASE + 0x006CU)
1277 #define DMA1_Channel7_BASE (DMA1_BASE + 0x0080U)
1278 #define DMA1_CSELR_BASE (DMA1_BASE + 0x00A8U)
1279
1280
1281 #define DMA2_Channel1_BASE (DMA2_BASE + 0x0008U)
1282 #define DMA2_Channel2_BASE (DMA2_BASE + 0x001CU)
1283 #define DMA2_Channel3_BASE (DMA2_BASE + 0x0030U)
1284 #define DMA2_Channel4_BASE (DMA2_BASE + 0x0044U)
1285 #define DMA2_Channel5_BASE (DMA2_BASE + 0x0058U)
1286 #define DMA2_Channel6_BASE (DMA2_BASE + 0x006CU)
1287 #define DMA2_Channel7_BASE (DMA2_BASE + 0x0080U)
1288 #define DMA2_CSELR_BASE (DMA2_BASE + 0x00A8U)
1289
1290
1291 /*!< AHB2 peripherals */
1292 #define GPIOA_BASE (AHB2PERIPH_BASE + 0x0000U)
1293 #define GPIOB_BASE (AHB2PERIPH_BASE + 0x0400U)
1294 #define GPIOC_BASE (AHB2PERIPH_BASE + 0x0800U)
1295 #define GPIOD_BASE (AHB2PERIPH_BASE + 0x0C00U)
1296 #define GPIOE_BASE (AHB2PERIPH_BASE + 0x1000U)
1297 #define GPIOF_BASE (AHB2PERIPH_BASE + 0x1400U)
1298 #define GPIOG_BASE (AHB2PERIPH_BASE + 0x1800U)
1299 #define GPIOH_BASE (AHB2PERIPH_BASE + 0x1C00U)
1300
1301 #define USBOTG_BASE (AHB2PERIPH_BASE + 0x08000000U)
1302
1303 #define ADC1_BASE (AHB2PERIPH_BASE + 0x08040000U)
1304 #define ADC2_BASE (AHB2PERIPH_BASE + 0x08040100U)
1305 #define ADC3_BASE (AHB2PERIPH_BASE + 0x08040200U)
1306 #define ADC123_COMMON_BASE (AHB2PERIPH_BASE + 0x08040300U)
1307
1308
1309 #define AES_BASE (AHB2PERIPH_BASE + 0x08060000U)
1310 #define RNG_BASE (AHB2PERIPH_BASE + 0x08060800U)
1311
1312 /*!< FMC Banks registers base address */
1313 #define FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000U)
1314 #define FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104U)
1315 #define FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080U)
1316
1317 /* Debug MCU registers base address */
1318 #define DBGMCU_BASE ((uint32_t)0xE0042000U)
1319
1320 /*!< USB registers base address */
1321 #define USB_OTG_FS_PERIPH_BASE ((uint32_t)0x50000000U)
1322
1323 #define USB_OTG_GLOBAL_BASE ((uint32_t)0x00000000U)
1324 #define USB_OTG_DEVICE_BASE ((uint32_t)0x00000800U)
1325 #define USB_OTG_IN_ENDPOINT_BASE ((uint32_t)0x00000900U)
1326 #define USB_OTG_OUT_ENDPOINT_BASE ((uint32_t)0x00000B00U)
1327 #define USB_OTG_EP_REG_SIZE ((uint32_t)0x00000020U)
1328 #define USB_OTG_HOST_BASE ((uint32_t)0x00000400U)
1329 #define USB_OTG_HOST_PORT_BASE ((uint32_t)0x00000440U)
1330 #define USB_OTG_HOST_CHANNEL_BASE ((uint32_t)0x00000500U)
1331 #define USB_OTG_HOST_CHANNEL_SIZE ((uint32_t)0x00000020U)
1332 #define USB_OTG_PCGCCTL_BASE ((uint32_t)0x00000E00U)
1333 #define USB_OTG_FIFO_BASE ((uint32_t)0x00001000U)
1334 #define USB_OTG_FIFO_SIZE ((uint32_t)0x00001000U)
1335
1336
1337 #define PACKAGE_BASE ((uint32_t)0x1FFF7500U) /*!< Package data register base address */
1338 #define UID_BASE ((uint32_t)0x1FFF7590U) /*!< Unique device ID register base address */
1339 #define FLASHSIZE_BASE ((uint32_t)0x1FFF75E0U) /*!< Flash size data register base address */
1340 /**
1341 * @}
1342 */
1343
1344 /** @addtogroup Peripheral_declaration
1345 * @{
1346 */
1347 #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
1348 #define TIM3 ((TIM_TypeDef *) TIM3_BASE)
1349 #define TIM4 ((TIM_TypeDef *) TIM4_BASE)
1350 #define TIM5 ((TIM_TypeDef *) TIM5_BASE)
1351 #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
1352 #define TIM7 ((TIM_TypeDef *) TIM7_BASE)
1353 #define RTC ((RTC_TypeDef *) RTC_BASE)
1354 #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
1355 #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
1356 #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
1357 #define SPI3 ((SPI_TypeDef *) SPI3_BASE)
1358 #define USART2 ((USART_TypeDef *) USART2_BASE)
1359 #define USART3 ((USART_TypeDef *) USART3_BASE)
1360 #define UART4 ((USART_TypeDef *) UART4_BASE)
1361 #define UART5 ((USART_TypeDef *) UART5_BASE)
1362 #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
1363 #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
1364 #define I2C3 ((I2C_TypeDef *) I2C3_BASE)
1365 #define CAN ((CAN_TypeDef *) CAN1_BASE)
1366 #define CAN1 ((CAN_TypeDef *) CAN1_BASE)
1367 #define PWR ((PWR_TypeDef *) PWR_BASE)
1368 #define DAC ((DAC_TypeDef *) DAC1_BASE)
1369 #define DAC1 ((DAC_TypeDef *) DAC1_BASE)
1370 #define OPAMP ((OPAMP_TypeDef *) OPAMP_BASE)
1371 #define OPAMP1 ((OPAMP_TypeDef *) OPAMP1_BASE)
1372 #define OPAMP2 ((OPAMP_TypeDef *) OPAMP2_BASE)
1373 #define OPAMP12_COMMON ((OPAMP_Common_TypeDef *) OPAMP1_BASE)
1374 #define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE)
1375 #define LPUART1 ((USART_TypeDef *) LPUART1_BASE)
1376 #define SWPMI1 ((SWPMI_TypeDef *) SWPMI1_BASE)
1377 #define LPTIM2 ((LPTIM_TypeDef *) LPTIM2_BASE)
1378
1379 #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
1380 #define VREFBUF ((VREFBUF_TypeDef *) VREFBUF_BASE)
1381 #define COMP1 ((COMP_TypeDef *) COMP1_BASE)
1382 #define COMP2 ((COMP_TypeDef *) COMP2_BASE)
1383 #define COMP12_COMMON ((COMP_Common_TypeDef *) COMP2_BASE)
1384 #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
1385 #define FIREWALL ((FIREWALL_TypeDef *) FIREWALL_BASE)
1386 #define SDMMC1 ((SDMMC_TypeDef *) SDMMC1_BASE)
1387 #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
1388 #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
1389 #define TIM8 ((TIM_TypeDef *) TIM8_BASE)
1390 #define USART1 ((USART_TypeDef *) USART1_BASE)
1391 #define TIM15 ((TIM_TypeDef *) TIM15_BASE)
1392 #define TIM16 ((TIM_TypeDef *) TIM16_BASE)
1393 #define TIM17 ((TIM_TypeDef *) TIM17_BASE)
1394 #define SAI1 ((SAI_TypeDef *) SAI1_BASE)
1395 #define SAI1_Block_A ((SAI_Block_TypeDef *)SAI1_Block_A_BASE)
1396 #define SAI1_Block_B ((SAI_Block_TypeDef *)SAI1_Block_B_BASE)
1397 #define SAI2 ((SAI_TypeDef *) SAI2_BASE)
1398 #define SAI2_Block_A ((SAI_Block_TypeDef *)SAI2_Block_A_BASE)
1399 #define SAI2_Block_B ((SAI_Block_TypeDef *)SAI2_Block_B_BASE)
1400 #define DFSDM_Channel0 ((DFSDM_Channel_TypeDef *) DFSDM_Channel0_BASE)
1401 #define DFSDM_Channel1 ((DFSDM_Channel_TypeDef *) DFSDM_Channel1_BASE)
1402 #define DFSDM_Channel2 ((DFSDM_Channel_TypeDef *) DFSDM_Channel2_BASE)
1403 #define DFSDM_Channel3 ((DFSDM_Channel_TypeDef *) DFSDM_Channel3_BASE)
1404 #define DFSDM_Channel4 ((DFSDM_Channel_TypeDef *) DFSDM_Channel4_BASE)
1405 #define DFSDM_Channel5 ((DFSDM_Channel_TypeDef *) DFSDM_Channel5_BASE)
1406 #define DFSDM_Channel6 ((DFSDM_Channel_TypeDef *) DFSDM_Channel6_BASE)
1407 #define DFSDM_Channel7 ((DFSDM_Channel_TypeDef *) DFSDM_Channel7_BASE)
1408 #define DFSDM_Filter0 ((DFSDM_Filter_TypeDef *) DFSDM_Filter0_BASE)
1409 #define DFSDM_Filter1 ((DFSDM_Filter_TypeDef *) DFSDM_Filter1_BASE)
1410 #define DFSDM_Filter2 ((DFSDM_Filter_TypeDef *) DFSDM_Filter2_BASE)
1411 #define DFSDM_Filter3 ((DFSDM_Filter_TypeDef *) DFSDM_Filter3_BASE)
1412 #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
1413 #define DMA2 ((DMA_TypeDef *) DMA2_BASE)
1414 #define RCC ((RCC_TypeDef *) RCC_BASE)
1415 #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
1416 #define CRC ((CRC_TypeDef *) CRC_BASE)
1417 #define TSC ((TSC_TypeDef *) TSC_BASE)
1418
1419 #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
1420 #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
1421 #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
1422 #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
1423 #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE)
1424 #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE)
1425 #define GPIOG ((GPIO_TypeDef *) GPIOG_BASE)
1426 #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE)
1427 #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
1428 #define ADC2 ((ADC_TypeDef *) ADC2_BASE)
1429 #define ADC3 ((ADC_TypeDef *) ADC3_BASE)
1430 #define ADC123_COMMON ((ADC_Common_TypeDef *) ADC123_COMMON_BASE)
1431 #define AES ((AES_TypeDef *) AES_BASE)
1432 #define RNG ((RNG_TypeDef *) RNG_BASE)
1433
1434
1435 #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE)
1436 #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE)
1437 #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE)
1438 #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE)
1439 #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE)
1440 #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE)
1441 #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE)
1442 #define DMA1_CSELR ((DMA_request_TypeDef *) DMA1_CSELR_BASE)
1443
1444
1445 #define DMA2_Channel1 ((DMA_Channel_TypeDef *) DMA2_Channel1_BASE)
1446 #define DMA2_Channel2 ((DMA_Channel_TypeDef *) DMA2_Channel2_BASE)
1447 #define DMA2_Channel3 ((DMA_Channel_TypeDef *) DMA2_Channel3_BASE)
1448 #define DMA2_Channel4 ((DMA_Channel_TypeDef *) DMA2_Channel4_BASE)
1449 #define DMA2_Channel5 ((DMA_Channel_TypeDef *) DMA2_Channel5_BASE)
1450 #define DMA2_Channel6 ((DMA_Channel_TypeDef *) DMA2_Channel6_BASE)
1451 #define DMA2_Channel7 ((DMA_Channel_TypeDef *) DMA2_Channel7_BASE)
1452 #define DMA2_CSELR ((DMA_request_TypeDef *) DMA2_CSELR_BASE)
1453
1454
1455 #define FMC_Bank1_R ((FMC_Bank1_TypeDef *) FMC_Bank1_R_BASE)
1456 #define FMC_Bank1E_R ((FMC_Bank1E_TypeDef *) FMC_Bank1E_R_BASE)
1457 #define FMC_Bank3_R ((FMC_Bank3_TypeDef *) FMC_Bank3_R_BASE)
1458
1459 #define QUADSPI ((QUADSPI_TypeDef *) QSPI_R_BASE)
1460
1461 #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
1462
1463 #define USB_OTG_FS ((USB_OTG_GlobalTypeDef *) USB_OTG_FS_PERIPH_BASE)
1464 /**
1465 * @}
1466 */
1467
1468 /** @addtogroup Exported_constants
1469 * @{
1470 */
1471
1472 /** @addtogroup Peripheral_Registers_Bits_Definition
1473 * @{
1474 */
1475
1476 /******************************************************************************/
1477 /* Peripheral Registers_Bits_Definition */
1478 /******************************************************************************/
1479
1480 /******************************************************************************/
1481 /* */
1482 /* Analog to Digital Converter */
1483 /* */
1484 /******************************************************************************/
1485
1486 /*
1487 * @brief Specific device feature definitions (not present on all devices in the STM32L4 family)
1488 */
1489 #define ADC_MULTIMODE_SUPPORT /*!< ADC feature available only on specific devices: multimode available on devices with several ADC instances */
1490
1491 /******************** Bit definition for ADC_ISR register *******************/
1492 #define ADC_ISR_ADRDY ((uint32_t)0x00000001U) /*!< ADC ready flag */
1493 #define ADC_ISR_EOSMP ((uint32_t)0x00000002U) /*!< ADC group regular end of sampling flag */
1494 #define ADC_ISR_EOC ((uint32_t)0x00000004U) /*!< ADC group regular end of unitary conversion flag */
1495 #define ADC_ISR_EOS ((uint32_t)0x00000008U) /*!< ADC group regular end of sequence conversions flag */
1496 #define ADC_ISR_OVR ((uint32_t)0x00000010U) /*!< ADC group regular overrun flag */
1497 #define ADC_ISR_JEOC ((uint32_t)0x00000020U) /*!< ADC group injected end of unitary conversion flag */
1498 #define ADC_ISR_JEOS ((uint32_t)0x00000040U) /*!< ADC group injected end of sequence conversions flag */
1499 #define ADC_ISR_AWD1 ((uint32_t)0x00000080U) /*!< ADC analog watchdog 1 flag */
1500 #define ADC_ISR_AWD2 ((uint32_t)0x00000100U) /*!< ADC analog watchdog 2 flag */
1501 #define ADC_ISR_AWD3 ((uint32_t)0x00000200U) /*!< ADC analog watchdog 3 flag */
1502 #define ADC_ISR_JQOVF ((uint32_t)0x00000400U) /*!< ADC group injected contexts queue overflow flag */
1503
1504 /******************** Bit definition for ADC_IER register *******************/
1505 #define ADC_IER_ADRDYIE ((uint32_t)0x00000001U) /*!< ADC ready interrupt */
1506 #define ADC_IER_EOSMPIE ((uint32_t)0x00000002U) /*!< ADC group regular end of sampling interrupt */
1507 #define ADC_IER_EOCIE ((uint32_t)0x00000004U) /*!< ADC group regular end of unitary conversion interrupt */
1508 #define ADC_IER_EOSIE ((uint32_t)0x00000008U) /*!< ADC group regular end of sequence conversions interrupt */
1509 #define ADC_IER_OVRIE ((uint32_t)0x00000010U) /*!< ADC group regular overrun interrupt */
1510 #define ADC_IER_JEOCIE ((uint32_t)0x00000020U) /*!< ADC group injected end of unitary conversion interrupt */
1511 #define ADC_IER_JEOSIE ((uint32_t)0x00000040U) /*!< ADC group injected end of sequence conversions interrupt */
1512 #define ADC_IER_AWD1IE ((uint32_t)0x00000080U) /*!< ADC analog watchdog 1 interrupt */
1513 #define ADC_IER_AWD2IE ((uint32_t)0x00000100U) /*!< ADC analog watchdog 2 interrupt */
1514 #define ADC_IER_AWD3IE ((uint32_t)0x00000200U) /*!< ADC analog watchdog 3 interrupt */
1515 #define ADC_IER_JQOVFIE ((uint32_t)0x00000400U) /*!< ADC group injected contexts queue overflow interrupt */
1516
1517 /* Legacy defines */
1518 #define ADC_IER_ADRDY (ADC_IER_ADRDYIE)
1519 #define ADC_IER_EOSMP (ADC_IER_EOSMPIE)
1520 #define ADC_IER_EOC (ADC_IER_EOCIE)
1521 #define ADC_IER_EOS (ADC_IER_EOSIE)
1522 #define ADC_IER_OVR (ADC_IER_OVRIE)
1523 #define ADC_IER_JEOC (ADC_IER_JEOCIE)
1524 #define ADC_IER_JEOS (ADC_IER_JEOSIE)
1525 #define ADC_IER_AWD1 (ADC_IER_AWD1IE)
1526 #define ADC_IER_AWD2 (ADC_IER_AWD2IE)
1527 #define ADC_IER_AWD3 (ADC_IER_AWD3IE)
1528 #define ADC_IER_JQOVF (ADC_IER_JQOVFIE)
1529
1530 /******************** Bit definition for ADC_CR register ********************/
1531 #define ADC_CR_ADEN ((uint32_t)0x00000001U) /*!< ADC enable */
1532 #define ADC_CR_ADDIS ((uint32_t)0x00000002U) /*!< ADC disable */
1533 #define ADC_CR_ADSTART ((uint32_t)0x00000004U) /*!< ADC group regular conversion start */
1534 #define ADC_CR_JADSTART ((uint32_t)0x00000008U) /*!< ADC group injected conversion start */
1535 #define ADC_CR_ADSTP ((uint32_t)0x00000010U) /*!< ADC group regular conversion stop */
1536 #define ADC_CR_JADSTP ((uint32_t)0x00000020U) /*!< ADC group injected conversion stop */
1537 #define ADC_CR_ADVREGEN ((uint32_t)0x10000000U) /*!< ADC voltage regulator enable */
1538 #define ADC_CR_DEEPPWD ((uint32_t)0x20000000U) /*!< ADC deep power down enable */
1539 #define ADC_CR_ADCALDIF ((uint32_t)0x40000000U) /*!< ADC differential mode for calibration */
1540 #define ADC_CR_ADCAL ((uint32_t)0x80000000U) /*!< ADC calibration */
1541
1542 /******************** Bit definition for ADC_CFGR register ******************/
1543 #define ADC_CFGR_DMAEN ((uint32_t)0x00000001U) /*!< ADC DMA transfer enable */
1544 #define ADC_CFGR_DMACFG ((uint32_t)0x00000002U) /*!< ADC DMA transfer configuration */
1545
1546 #define ADC_CFGR_RES ((uint32_t)0x00000018U) /*!< ADC data resolution */
1547 #define ADC_CFGR_RES_0 ((uint32_t)0x00000008U) /*!< bit 0 */
1548 #define ADC_CFGR_RES_1 ((uint32_t)0x00000010U) /*!< bit 1 */
1549
1550 #define ADC_CFGR_ALIGN ((uint32_t)0x00000020U) /*!< ADC data alignement */
1551
1552 #define ADC_CFGR_EXTSEL ((uint32_t)0x000003C0U) /*!< ADC group regular external trigger source */
1553 #define ADC_CFGR_EXTSEL_0 ((uint32_t)0x00000040U) /*!< bit 0 */
1554 #define ADC_CFGR_EXTSEL_1 ((uint32_t)0x00000080U) /*!< bit 1 */
1555 #define ADC_CFGR_EXTSEL_2 ((uint32_t)0x00000100U) /*!< bit 2 */
1556 #define ADC_CFGR_EXTSEL_3 ((uint32_t)0x00000200U) /*!< bit 3 */
1557
1558 #define ADC_CFGR_EXTEN ((uint32_t)0x00000C00U) /*!< ADC group regular external trigger polarity */
1559 #define ADC_CFGR_EXTEN_0 ((uint32_t)0x00000400U) /*!< bit 0 */
1560 #define ADC_CFGR_EXTEN_1 ((uint32_t)0x00000800U) /*!< bit 1 */
1561
1562 #define ADC_CFGR_OVRMOD ((uint32_t)0x00001000U) /*!< ADC group regular overrun configuration */
1563 #define ADC_CFGR_CONT ((uint32_t)0x00002000U) /*!< ADC group regular continuous conversion mode */
1564 #define ADC_CFGR_AUTDLY ((uint32_t)0x00004000U) /*!< ADC low power auto wait */
1565
1566 #define ADC_CFGR_DISCEN ((uint32_t)0x00010000U) /*!< ADC group regular sequencer discontinuous mode */
1567
1568 #define ADC_CFGR_DISCNUM ((uint32_t)0x000E0000U) /*!< ADC Discontinuous mode channel count */
1569 #define ADC_CFGR_DISCNUM_0 ((uint32_t)0x00020000U) /*!< bit 0 */
1570 #define ADC_CFGR_DISCNUM_1 ((uint32_t)0x00040000U) /*!< bit 1 */
1571 #define ADC_CFGR_DISCNUM_2 ((uint32_t)0x00080000U) /*!< bit 2 */
1572
1573 #define ADC_CFGR_JDISCEN ((uint32_t)0x00100000U) /*!< ADC Discontinuous mode on injected channels */
1574 #define ADC_CFGR_JQM ((uint32_t)0x00200000U) /*!< ADC group injected contexts queue mode */
1575 #define ADC_CFGR_AWD1SGL ((uint32_t)0x00400000U) /*!< ADC analog watchdog 1 monitoring a single channel or all channels */
1576 #define ADC_CFGR_AWD1EN ((uint32_t)0x00800000U) /*!< ADC analog watchdog 1 enable on scope ADC group regular */
1577 #define ADC_CFGR_JAWD1EN ((uint32_t)0x01000000U) /*!< ADC analog watchdog 1 enable on scope ADC group injected */
1578 #define ADC_CFGR_JAUTO ((uint32_t)0x02000000U) /*!< ADC group injected automatic trigger mode */
1579
1580 #define ADC_CFGR_AWD1CH ((uint32_t)0x7C000000U) /*!< ADC analog watchdog 1 monitored channel selection */
1581 #define ADC_CFGR_AWD1CH_0 ((uint32_t)0x04000000U) /*!< bit 0 */
1582 #define ADC_CFGR_AWD1CH_1 ((uint32_t)0x08000000U) /*!< bit 1 */
1583 #define ADC_CFGR_AWD1CH_2 ((uint32_t)0x10000000U) /*!< bit 2 */
1584 #define ADC_CFGR_AWD1CH_3 ((uint32_t)0x20000000U) /*!< bit 3 */
1585 #define ADC_CFGR_AWD1CH_4 ((uint32_t)0x40000000U) /*!< bit 4 */
1586
1587 #define ADC_CFGR_JQDIS ((uint32_t)0x80000000U) /*!< ADC group injected contexts queue disable */
1588
1589 /******************** Bit definition for ADC_CFGR2 register *****************/
1590 #define ADC_CFGR2_ROVSE ((uint32_t)0x00000001U) /*!< ADC oversampler enable on scope ADC group regular */
1591 #define ADC_CFGR2_JOVSE ((uint32_t)0x00000002U) /*!< ADC oversampler enable on scope ADC group injected */
1592
1593 #define ADC_CFGR2_OVSR ((uint32_t)0x0000001CU) /*!< ADC oversampling ratio */
1594 #define ADC_CFGR2_OVSR_0 ((uint32_t)0x00000004U) /*!< bit 0 */
1595 #define ADC_CFGR2_OVSR_1 ((uint32_t)0x00000008U) /*!< bit 1 */
1596 #define ADC_CFGR2_OVSR_2 ((uint32_t)0x00000010U) /*!< bit 2 */
1597
1598 #define ADC_CFGR2_OVSS ((uint32_t)0x000001E0U) /*!< ADC oversampling shift */
1599 #define ADC_CFGR2_OVSS_0 ((uint32_t)0x00000020U) /*!< bit 0 */
1600 #define ADC_CFGR2_OVSS_1 ((uint32_t)0x00000040U) /*!< bit 1 */
1601 #define ADC_CFGR2_OVSS_2 ((uint32_t)0x00000080U) /*!< bit 2 */
1602 #define ADC_CFGR2_OVSS_3 ((uint32_t)0x00000100U) /*!< bit 3 */
1603
1604 #define ADC_CFGR2_TROVS ((uint32_t)0x00000200U) /*!< ADC oversampling discontinuous mode (triggered mode) for ADC group regular */
1605 #define ADC_CFGR2_ROVSM ((uint32_t)0x00000400U) /*!< ADC oversampling mode managing interlaced conversions of ADC group regular and group injected */
1606
1607 /******************** Bit definition for ADC_SMPR1 register *****************/
1608 #define ADC_SMPR1_SMP0 ((uint32_t)0x00000007U) /*!< ADC channel 0 sampling time selection */
1609 #define ADC_SMPR1_SMP0_0 ((uint32_t)0x00000001U) /*!< bit 0 */
1610 #define ADC_SMPR1_SMP0_1 ((uint32_t)0x00000002U) /*!< bit 1 */
1611 #define ADC_SMPR1_SMP0_2 ((uint32_t)0x00000004U) /*!< bit 2 */
1612
1613 #define ADC_SMPR1_SMP1 ((uint32_t)0x00000038U) /*!< ADC channel 1 sampling time selection */
1614 #define ADC_SMPR1_SMP1_0 ((uint32_t)0x00000008U) /*!< bit 0 */
1615 #define ADC_SMPR1_SMP1_1 ((uint32_t)0x00000010U) /*!< bit 1 */
1616 #define ADC_SMPR1_SMP1_2 ((uint32_t)0x00000020U) /*!< bit 2 */
1617
1618 #define ADC_SMPR1_SMP2 ((uint32_t)0x000001C0U) /*!< ADC channel 2 sampling time selection */
1619 #define ADC_SMPR1_SMP2_0 ((uint32_t)0x00000040U) /*!< bit 0 */
1620 #define ADC_SMPR1_SMP2_1 ((uint32_t)0x00000080U) /*!< bit 1 */
1621 #define ADC_SMPR1_SMP2_2 ((uint32_t)0x00000100U) /*!< bit 2 */
1622
1623 #define ADC_SMPR1_SMP3 ((uint32_t)0x00000E00U) /*!< ADC channel 3 sampling time selection */
1624 #define ADC_SMPR1_SMP3_0 ((uint32_t)0x00000200U) /*!< bit 0 */
1625 #define ADC_SMPR1_SMP3_1 ((uint32_t)0x00000400U) /*!< bit 1 */
1626 #define ADC_SMPR1_SMP3_2 ((uint32_t)0x00000800U) /*!< bit 2 */
1627
1628 #define ADC_SMPR1_SMP4 ((uint32_t)0x00007000U) /*!< ADC channel 4 sampling time selection */
1629 #define ADC_SMPR1_SMP4_0 ((uint32_t)0x00001000U) /*!< bit 0 */
1630 #define ADC_SMPR1_SMP4_1 ((uint32_t)0x00002000U) /*!< bit 1 */
1631 #define ADC_SMPR1_SMP4_2 ((uint32_t)0x00004000U) /*!< bit 2 */
1632
1633 #define ADC_SMPR1_SMP5 ((uint32_t)0x00038000U) /*!< ADC channel 5 sampling time selection */
1634 #define ADC_SMPR1_SMP5_0 ((uint32_t)0x00008000U) /*!< bit 0 */
1635 #define ADC_SMPR1_SMP5_1 ((uint32_t)0x00010000U) /*!< bit 1 */
1636 #define ADC_SMPR1_SMP5_2 ((uint32_t)0x00020000U) /*!< bit 2 */
1637
1638 #define ADC_SMPR1_SMP6 ((uint32_t)0x001C0000U) /*!< ADC channel 6 sampling time selection */
1639 #define ADC_SMPR1_SMP6_0 ((uint32_t)0x00040000U) /*!< bit 0 */
1640 #define ADC_SMPR1_SMP6_1 ((uint32_t)0x00080000U) /*!< bit 1 */
1641 #define ADC_SMPR1_SMP6_2 ((uint32_t)0x00100000U) /*!< bit 2 */
1642
1643 #define ADC_SMPR1_SMP7 ((uint32_t)0x00E00000U) /*!< ADC channel 7 sampling time selection */
1644 #define ADC_SMPR1_SMP7_0 ((uint32_t)0x00200000U) /*!< bit 0 */
1645 #define ADC_SMPR1_SMP7_1 ((uint32_t)0x00400000U) /*!< bit 1 */
1646 #define ADC_SMPR1_SMP7_2 ((uint32_t)0x00800000U) /*!< bit 2 */
1647
1648 #define ADC_SMPR1_SMP8 ((uint32_t)0x07000000U) /*!< ADC channel 8 sampling time selection */
1649 #define ADC_SMPR1_SMP8_0 ((uint32_t)0x01000000U) /*!< bit 0 */
1650 #define ADC_SMPR1_SMP8_1 ((uint32_t)0x02000000U) /*!< bit 1 */
1651 #define ADC_SMPR1_SMP8_2 ((uint32_t)0x04000000U) /*!< bit 2 */
1652
1653 #define ADC_SMPR1_SMP9 ((uint32_t)0x38000000U) /*!< ADC channel 9 sampling time selection */
1654 #define ADC_SMPR1_SMP9_0 ((uint32_t)0x08000000U) /*!< bit 0 */
1655 #define ADC_SMPR1_SMP9_1 ((uint32_t)0x10000000U) /*!< bit 1 */
1656 #define ADC_SMPR1_SMP9_2 ((uint32_t)0x20000000U) /*!< bit 2 */
1657
1658 /******************** Bit definition for ADC_SMPR2 register *****************/
1659 #define ADC_SMPR2_SMP10 ((uint32_t)0x00000007U) /*!< ADC channel 10 sampling time selection */
1660 #define ADC_SMPR2_SMP10_0 ((uint32_t)0x00000001U) /*!< bit 0 */
1661 #define ADC_SMPR2_SMP10_1 ((uint32_t)0x00000002U) /*!< bit 1 */
1662 #define ADC_SMPR2_SMP10_2 ((uint32_t)0x00000004U) /*!< bit 2 */
1663
1664 #define ADC_SMPR2_SMP11 ((uint32_t)0x00000038U) /*!< ADC channel 11 sampling time selection */
1665 #define ADC_SMPR2_SMP11_0 ((uint32_t)0x00000008U) /*!< bit 0 */
1666 #define ADC_SMPR2_SMP11_1 ((uint32_t)0x00000010U) /*!< bit 1 */
1667 #define ADC_SMPR2_SMP11_2 ((uint32_t)0x00000020U) /*!< bit 2 */
1668
1669 #define ADC_SMPR2_SMP12 ((uint32_t)0x000001C0U) /*!< ADC channel 12 sampling time selection */
1670 #define ADC_SMPR2_SMP12_0 ((uint32_t)0x00000040U) /*!< bit 0 */
1671 #define ADC_SMPR2_SMP12_1 ((uint32_t)0x00000080U) /*!< bit 1 */
1672 #define ADC_SMPR2_SMP12_2 ((uint32_t)0x00000100U) /*!< bit 2 */
1673
1674 #define ADC_SMPR2_SMP13 ((uint32_t)0x00000E00U) /*!< ADC channel 13 sampling time selection */
1675 #define ADC_SMPR2_SMP13_0 ((uint32_t)0x00000200U) /*!< bit 0 */
1676 #define ADC_SMPR2_SMP13_1 ((uint32_t)0x00000400U) /*!< bit 1 */
1677 #define ADC_SMPR2_SMP13_2 ((uint32_t)0x00000800U) /*!< bit 2 */
1678
1679 #define ADC_SMPR2_SMP14 ((uint32_t)0x00007000U) /*!< ADC channel 14 sampling time selection */
1680 #define ADC_SMPR2_SMP14_0 ((uint32_t)0x00001000U) /*!< bit 0 */
1681 #define ADC_SMPR2_SMP14_1 ((uint32_t)0x00002000U) /*!< bit 1 */
1682 #define ADC_SMPR2_SMP14_2 ((uint32_t)0x00004000U) /*!< bit 2 */
1683
1684 #define ADC_SMPR2_SMP15 ((uint32_t)0x00038000U) /*!< ADC channel 15 sampling time selection */
1685 #define ADC_SMPR2_SMP15_0 ((uint32_t)0x00008000U) /*!< bit 0 */
1686 #define ADC_SMPR2_SMP15_1 ((uint32_t)0x00010000U) /*!< bit 1 */
1687 #define ADC_SMPR2_SMP15_2 ((uint32_t)0x00020000U) /*!< bit 2 */
1688
1689 #define ADC_SMPR2_SMP16 ((uint32_t)0x001C0000U) /*!< ADC channel 16 sampling time selection */
1690 #define ADC_SMPR2_SMP16_0 ((uint32_t)0x00040000U) /*!< bit 0 */
1691 #define ADC_SMPR2_SMP16_1 ((uint32_t)0x00080000U) /*!< bit 1 */
1692 #define ADC_SMPR2_SMP16_2 ((uint32_t)0x00100000U) /*!< bit 2 */
1693
1694 #define ADC_SMPR2_SMP17 ((uint32_t)0x00E00000U) /*!< ADC channel 17 sampling time selection */
1695 #define ADC_SMPR2_SMP17_0 ((uint32_t)0x00200000U) /*!< bit 0 */
1696 #define ADC_SMPR2_SMP17_1 ((uint32_t)0x00400000U) /*!< bit 1 */
1697 #define ADC_SMPR2_SMP17_2 ((uint32_t)0x00800000U) /*!< bit 2 */
1698
1699 #define ADC_SMPR2_SMP18 ((uint32_t)0x07000000U) /*!< ADC channel 18 sampling time selection */
1700 #define ADC_SMPR2_SMP18_0 ((uint32_t)0x01000000U) /*!< bit 0 */
1701 #define ADC_SMPR2_SMP18_1 ((uint32_t)0x02000000U) /*!< bit 1 */
1702 #define ADC_SMPR2_SMP18_2 ((uint32_t)0x04000000U) /*!< bit 2 */
1703
1704 /******************** Bit definition for ADC_TR1 register *******************/
1705 #define ADC_TR1_LT1 ((uint32_t)0x00000FFFU) /*!< ADC analog watchdog 1 threshold low */
1706 #define ADC_TR1_LT1_0 ((uint32_t)0x00000001U) /*!< bit 0 */
1707 #define ADC_TR1_LT1_1 ((uint32_t)0x00000002U) /*!< bit 1 */
1708 #define ADC_TR1_LT1_2 ((uint32_t)0x00000004U) /*!< bit 2 */
1709 #define ADC_TR1_LT1_3 ((uint32_t)0x00000008U) /*!< bit 3 */
1710 #define ADC_TR1_LT1_4 ((uint32_t)0x00000010U) /*!< bit 4 */
1711 #define ADC_TR1_LT1_5 ((uint32_t)0x00000020U) /*!< bit 5 */
1712 #define ADC_TR1_LT1_6 ((uint32_t)0x00000040U) /*!< bit 6 */
1713 #define ADC_TR1_LT1_7 ((uint32_t)0x00000080U) /*!< bit 7 */
1714 #define ADC_TR1_LT1_8 ((uint32_t)0x00000100U) /*!< bit 8 */
1715 #define ADC_TR1_LT1_9 ((uint32_t)0x00000200U) /*!< bit 9 */
1716 #define ADC_TR1_LT1_10 ((uint32_t)0x00000400U) /*!< bit 10 */
1717 #define ADC_TR1_LT1_11 ((uint32_t)0x00000800U) /*!< bit 11 */
1718
1719 #define ADC_TR1_HT1 ((uint32_t)0x0FFF0000U) /*!< ADC Analog watchdog 1 threshold high */
1720 #define ADC_TR1_HT1_0 ((uint32_t)0x00010000U) /*!< bit 0 */
1721 #define ADC_TR1_HT1_1 ((uint32_t)0x00020000U) /*!< bit 1 */
1722 #define ADC_TR1_HT1_2 ((uint32_t)0x00040000U) /*!< bit 2 */
1723 #define ADC_TR1_HT1_3 ((uint32_t)0x00080000U) /*!< bit 3 */
1724 #define ADC_TR1_HT1_4 ((uint32_t)0x00100000U) /*!< bit 4 */
1725 #define ADC_TR1_HT1_5 ((uint32_t)0x00200000U) /*!< bit 5 */
1726 #define ADC_TR1_HT1_6 ((uint32_t)0x00400000U) /*!< bit 6 */
1727 #define ADC_TR1_HT1_7 ((uint32_t)0x00800000U) /*!< bit 7 */
1728 #define ADC_TR1_HT1_8 ((uint32_t)0x01000000U) /*!< bit 8 */
1729 #define ADC_TR1_HT1_9 ((uint32_t)0x02000000U) /*!< bit 9 */
1730 #define ADC_TR1_HT1_10 ((uint32_t)0x04000000U) /*!< bit 10 */
1731 #define ADC_TR1_HT1_11 ((uint32_t)0x08000000U) /*!< bit 11 */
1732
1733 /******************** Bit definition for ADC_TR2 register *******************/
1734 #define ADC_TR2_LT2 ((uint32_t)0x000000FFU) /*!< ADC analog watchdog 2 threshold low */
1735 #define ADC_TR2_LT2_0 ((uint32_t)0x00000001U) /*!< bit 0 */
1736 #define ADC_TR2_LT2_1 ((uint32_t)0x00000002U) /*!< bit 1 */
1737 #define ADC_TR2_LT2_2 ((uint32_t)0x00000004U) /*!< bit 2 */
1738 #define ADC_TR2_LT2_3 ((uint32_t)0x00000008U) /*!< bit 3 */
1739 #define ADC_TR2_LT2_4 ((uint32_t)0x00000010U) /*!< bit 4 */
1740 #define ADC_TR2_LT2_5 ((uint32_t)0x00000020U) /*!< bit 5 */
1741 #define ADC_TR2_LT2_6 ((uint32_t)0x00000040U) /*!< bit 6 */
1742 #define ADC_TR2_LT2_7 ((uint32_t)0x00000080U) /*!< bit 7 */
1743
1744 #define ADC_TR2_HT2 ((uint32_t)0x00FF0000U) /*!< ADC analog watchdog 2 threshold high */
1745 #define ADC_TR2_HT2_0 ((uint32_t)0x00010000U) /*!< bit 0 */
1746 #define ADC_TR2_HT2_1 ((uint32_t)0x00020000U) /*!< bit 1 */
1747 #define ADC_TR2_HT2_2 ((uint32_t)0x00040000U) /*!< bit 2 */
1748 #define ADC_TR2_HT2_3 ((uint32_t)0x00080000U) /*!< bit 3 */
1749 #define ADC_TR2_HT2_4 ((uint32_t)0x00100000U) /*!< bit 4 */
1750 #define ADC_TR2_HT2_5 ((uint32_t)0x00200000U) /*!< bit 5 */
1751 #define ADC_TR2_HT2_6 ((uint32_t)0x00400000U) /*!< bit 6 */
1752 #define ADC_TR2_HT2_7 ((uint32_t)0x00800000U) /*!< bit 7 */
1753
1754 /******************** Bit definition for ADC_TR3 register *******************/
1755 #define ADC_TR3_LT3 ((uint32_t)0x000000FFU) /*!< ADC analog watchdog 3 threshold low */
1756 #define ADC_TR3_LT3_0 ((uint32_t)0x00000001U) /*!< bit 0 */
1757 #define ADC_TR3_LT3_1 ((uint32_t)0x00000002U) /*!< bit 1 */
1758 #define ADC_TR3_LT3_2 ((uint32_t)0x00000004U) /*!< bit 2 */
1759 #define ADC_TR3_LT3_3 ((uint32_t)0x00000008U) /*!< bit 3 */
1760 #define ADC_TR3_LT3_4 ((uint32_t)0x00000010U) /*!< bit 4 */
1761 #define ADC_TR3_LT3_5 ((uint32_t)0x00000020U) /*!< bit 5 */
1762 #define ADC_TR3_LT3_6 ((uint32_t)0x00000040U) /*!< bit 6 */
1763 #define ADC_TR3_LT3_7 ((uint32_t)0x00000080U) /*!< bit 7 */
1764
1765 #define ADC_TR3_HT3 ((uint32_t)0x00FF0000U) /*!< ADC analog watchdog 3 threshold high */
1766 #define ADC_TR3_HT3_0 ((uint32_t)0x00010000U) /*!< bit 0 */
1767 #define ADC_TR3_HT3_1 ((uint32_t)0x00020000U) /*!< bit 1 */
1768 #define ADC_TR3_HT3_2 ((uint32_t)0x00040000U) /*!< bit 2 */
1769 #define ADC_TR3_HT3_3 ((uint32_t)0x00080000U) /*!< bit 3 */
1770 #define ADC_TR3_HT3_4 ((uint32_t)0x00100000U) /*!< bit 4 */
1771 #define ADC_TR3_HT3_5 ((uint32_t)0x00200000U) /*!< bit 5 */
1772 #define ADC_TR3_HT3_6 ((uint32_t)0x00400000U) /*!< bit 6 */
1773 #define ADC_TR3_HT3_7 ((uint32_t)0x00800000U) /*!< bit 7 */
1774
1775 /******************** Bit definition for ADC_SQR1 register ******************/
1776 #define ADC_SQR1_L ((uint32_t)0x0000000FU) /*!< ADC group regular sequencer scan length */
1777 #define ADC_SQR1_L_0 ((uint32_t)0x00000001U) /*!< bit 0 */
1778 #define ADC_SQR1_L_1 ((uint32_t)0x00000002U) /*!< bit 1 */
1779 #define ADC_SQR1_L_2 ((uint32_t)0x00000004U) /*!< bit 2 */
1780 #define ADC_SQR1_L_3 ((uint32_t)0x00000008U) /*!< bit 3 */
1781
1782 #define ADC_SQR1_SQ1 ((uint32_t)0x000007C0U) /*!< ADC group regular sequencer rank 1 */
1783 #define ADC_SQR1_SQ1_0 ((uint32_t)0x00000040U) /*!< bit 0 */
1784 #define ADC_SQR1_SQ1_1 ((uint32_t)0x00000080U) /*!< bit 1 */
1785 #define ADC_SQR1_SQ1_2 ((uint32_t)0x00000100U) /*!< bit 2 */
1786 #define ADC_SQR1_SQ1_3 ((uint32_t)0x00000200U) /*!< bit 3 */
1787 #define ADC_SQR1_SQ1_4 ((uint32_t)0x00000400U) /*!< bit 4 */
1788
1789 #define ADC_SQR1_SQ2 ((uint32_t)0x0001F000U) /*!< ADC group regular sequencer rank 2 */
1790 #define ADC_SQR1_SQ2_0 ((uint32_t)0x00001000U) /*!< bit 0 */
1791 #define ADC_SQR1_SQ2_1 ((uint32_t)0x00002000U) /*!< bit 1 */
1792 #define ADC_SQR1_SQ2_2 ((uint32_t)0x00004000U) /*!< bit 2 */
1793 #define ADC_SQR1_SQ2_3 ((uint32_t)0x00008000U) /*!< bit 3 */
1794 #define ADC_SQR1_SQ2_4 ((uint32_t)0x00010000U) /*!< bit 4 */
1795
1796 #define ADC_SQR1_SQ3 ((uint32_t)0x007C0000U) /*!< ADC group regular sequencer rank 3 */
1797 #define ADC_SQR1_SQ3_0 ((uint32_t)0x00040000U) /*!< bit 0 */
1798 #define ADC_SQR1_SQ3_1 ((uint32_t)0x00080000U) /*!< bit 1 */
1799 #define ADC_SQR1_SQ3_2 ((uint32_t)0x00100000U) /*!< bit 2 */
1800 #define ADC_SQR1_SQ3_3 ((uint32_t)0x00200000U) /*!< bit 3 */
1801 #define ADC_SQR1_SQ3_4 ((uint32_t)0x00400000U) /*!< bit 4 */
1802
1803 #define ADC_SQR1_SQ4 ((uint32_t)0x1F000000U) /*!< ADC group regular sequencer rank 4 */
1804 #define ADC_SQR1_SQ4_0 ((uint32_t)0x01000000U) /*!< bit 0 */
1805 #define ADC_SQR1_SQ4_1 ((uint32_t)0x02000000U) /*!< bit 1 */
1806 #define ADC_SQR1_SQ4_2 ((uint32_t)0x04000000U) /*!< bit 2 */
1807 #define ADC_SQR1_SQ4_3 ((uint32_t)0x08000000U) /*!< bit 3 */
1808 #define ADC_SQR1_SQ4_4 ((uint32_t)0x10000000U) /*!< bit 4 */
1809
1810 /******************** Bit definition for ADC_SQR2 register ******************/
1811 #define ADC_SQR2_SQ5 ((uint32_t)0x0000001FU) /*!< ADC group regular sequencer rank 5 */
1812 #define ADC_SQR2_SQ5_0 ((uint32_t)0x00000001U) /*!< bit 0 */
1813 #define ADC_SQR2_SQ5_1 ((uint32_t)0x00000002U) /*!< bit 1 */
1814 #define ADC_SQR2_SQ5_2 ((uint32_t)0x00000004U) /*!< bit 2 */
1815 #define ADC_SQR2_SQ5_3 ((uint32_t)0x00000008U) /*!< bit 3 */
1816 #define ADC_SQR2_SQ5_4 ((uint32_t)0x00000010U) /*!< bit 4 */
1817
1818 #define ADC_SQR2_SQ6 ((uint32_t)0x000007C0U) /*!< ADC group regular sequencer rank 6 */
1819 #define ADC_SQR2_SQ6_0 ((uint32_t)0x00000040U) /*!< bit 0 */
1820 #define ADC_SQR2_SQ6_1 ((uint32_t)0x00000080U) /*!< bit 1 */
1821 #define ADC_SQR2_SQ6_2 ((uint32_t)0x00000100U) /*!< bit 2 */
1822 #define ADC_SQR2_SQ6_3 ((uint32_t)0x00000200U) /*!< bit 3 */
1823 #define ADC_SQR2_SQ6_4 ((uint32_t)0x00000400U) /*!< bit 4 */
1824
1825 #define ADC_SQR2_SQ7 ((uint32_t)0x0001F000U) /*!< ADC group regular sequencer rank 7 */
1826 #define ADC_SQR2_SQ7_0 ((uint32_t)0x00001000U) /*!< bit 0 */
1827 #define ADC_SQR2_SQ7_1 ((uint32_t)0x00002000U) /*!< bit 1 */
1828 #define ADC_SQR2_SQ7_2 ((uint32_t)0x00004000U) /*!< bit 2 */
1829 #define ADC_SQR2_SQ7_3 ((uint32_t)0x00008000U) /*!< bit 3 */
1830 #define ADC_SQR2_SQ7_4 ((uint32_t)0x00010000U) /*!< bit 4 */
1831
1832 #define ADC_SQR2_SQ8 ((uint32_t)0x007C0000U) /*!< ADC group regular sequencer rank 8 */
1833 #define ADC_SQR2_SQ8_0 ((uint32_t)0x00040000U) /*!< bit 0 */
1834 #define ADC_SQR2_SQ8_1 ((uint32_t)0x00080000U) /*!< bit 1 */
1835 #define ADC_SQR2_SQ8_2 ((uint32_t)0x00100000U) /*!< bit 2 */
1836 #define ADC_SQR2_SQ8_3 ((uint32_t)0x00200000U) /*!< bit 3 */
1837 #define ADC_SQR2_SQ8_4 ((uint32_t)0x00400000U) /*!< bit 4 */
1838
1839 #define ADC_SQR2_SQ9 ((uint32_t)0x1F000000U) /*!< ADC group regular sequencer rank 9 */
1840 #define ADC_SQR2_SQ9_0 ((uint32_t)0x01000000U) /*!< bit 0 */
1841 #define ADC_SQR2_SQ9_1 ((uint32_t)0x02000000U) /*!< bit 1 */
1842 #define ADC_SQR2_SQ9_2 ((uint32_t)0x04000000U) /*!< bit 2 */
1843 #define ADC_SQR2_SQ9_3 ((uint32_t)0x08000000U) /*!< bit 3 */
1844 #define ADC_SQR2_SQ9_4 ((uint32_t)0x10000000U) /*!< bit 4 */
1845
1846 /******************** Bit definition for ADC_SQR3 register ******************/
1847 #define ADC_SQR3_SQ10 ((uint32_t)0x0000001FU) /*!< ADC group regular sequencer rank 10 */
1848 #define ADC_SQR3_SQ10_0 ((uint32_t)0x00000001U) /*!< bit 0 */
1849 #define ADC_SQR3_SQ10_1 ((uint32_t)0x00000002U) /*!< bit 1 */
1850 #define ADC_SQR3_SQ10_2 ((uint32_t)0x00000004U) /*!< bit 2 */
1851 #define ADC_SQR3_SQ10_3 ((uint32_t)0x00000008U) /*!< bit 3 */
1852 #define ADC_SQR3_SQ10_4 ((uint32_t)0x00000010U) /*!< bit 4 */
1853
1854 #define ADC_SQR3_SQ11 ((uint32_t)0x000007C0U) /*!< ADC group regular sequencer rank 11 */
1855 #define ADC_SQR3_SQ11_0 ((uint32_t)0x00000040U) /*!< bit 0 */
1856 #define ADC_SQR3_SQ11_1 ((uint32_t)0x00000080U) /*!< bit 1 */
1857 #define ADC_SQR3_SQ11_2 ((uint32_t)0x00000100U) /*!< bit 2 */
1858 #define ADC_SQR3_SQ11_3 ((uint32_t)0x00000200U) /*!< bit 3 */
1859 #define ADC_SQR3_SQ11_4 ((uint32_t)0x00000400U) /*!< bit 4 */
1860
1861 #define ADC_SQR3_SQ12 ((uint32_t)0x0001F000U) /*!< ADC group regular sequencer rank 12 */
1862 #define ADC_SQR3_SQ12_0 ((uint32_t)0x00001000U) /*!< bit 0 */
1863 #define ADC_SQR3_SQ12_1 ((uint32_t)0x00002000U) /*!< bit 1 */
1864 #define ADC_SQR3_SQ12_2 ((uint32_t)0x00004000U) /*!< bit 2 */
1865 #define ADC_SQR3_SQ12_3 ((uint32_t)0x00008000U) /*!< bit 3 */
1866 #define ADC_SQR3_SQ12_4 ((uint32_t)0x00010000U) /*!< bit 4 */
1867
1868 #define ADC_SQR3_SQ13 ((uint32_t)0x007C0000U) /*!< ADC group regular sequencer rank 13 */
1869 #define ADC_SQR3_SQ13_0 ((uint32_t)0x00040000U) /*!< bit 0 */
1870 #define ADC_SQR3_SQ13_1 ((uint32_t)0x00080000U) /*!< bit 1 */
1871 #define ADC_SQR3_SQ13_2 ((uint32_t)0x00100000U) /*!< bit 2 */
1872 #define ADC_SQR3_SQ13_3 ((uint32_t)0x00200000U) /*!< bit 3 */
1873 #define ADC_SQR3_SQ13_4 ((uint32_t)0x00400000U) /*!< bit 4 */
1874
1875 #define ADC_SQR3_SQ14 ((uint32_t)0x1F000000U) /*!< ADC group regular sequencer rank 14 */
1876 #define ADC_SQR3_SQ14_0 ((uint32_t)0x01000000U) /*!< bit 0 */
1877 #define ADC_SQR3_SQ14_1 ((uint32_t)0x02000000U) /*!< bit 1 */
1878 #define ADC_SQR3_SQ14_2 ((uint32_t)0x04000000U) /*!< bit 2 */
1879 #define ADC_SQR3_SQ14_3 ((uint32_t)0x08000000U) /*!< bit 3 */
1880 #define ADC_SQR3_SQ14_4 ((uint32_t)0x10000000U) /*!< bit 4 */
1881
1882 /******************** Bit definition for ADC_SQR4 register ******************/
1883 #define ADC_SQR4_SQ15 ((uint32_t)0x0000001FU) /*!< ADC group regular sequencer rank 15 */
1884 #define ADC_SQR4_SQ15_0 ((uint32_t)0x00000001U) /*!< bit 0 */
1885 #define ADC_SQR4_SQ15_1 ((uint32_t)0x00000002U) /*!< bit 1 */
1886 #define ADC_SQR4_SQ15_2 ((uint32_t)0x00000004U) /*!< bit 2 */
1887 #define ADC_SQR4_SQ15_3 ((uint32_t)0x00000008U) /*!< bit 3 */
1888 #define ADC_SQR4_SQ15_4 ((uint32_t)0x00000010U) /*!<5 bit 4 */
1889
1890 #define ADC_SQR4_SQ16 ((uint32_t)0x000007C0U) /*!< ADC group regular sequencer rank 16 */
1891 #define ADC_SQR4_SQ16_0 ((uint32_t)0x00000040U) /*!< bit 0 */
1892 #define ADC_SQR4_SQ16_1 ((uint32_t)0x00000080U) /*!< bit 1 */
1893 #define ADC_SQR4_SQ16_2 ((uint32_t)0x00000100U) /*!< bit 2 */
1894 #define ADC_SQR4_SQ16_3 ((uint32_t)0x00000200U) /*!< bit 3 */
1895 #define ADC_SQR4_SQ16_4 ((uint32_t)0x00000400U) /*!< bit 4 */
1896
1897 /******************** Bit definition for ADC_DR register ********************/
1898 #define ADC_DR_RDATA ((uint32_t)0x0000FFFFU) /*!< ADC group regular conversion data */
1899 #define ADC_DR_RDATA_0 ((uint32_t)0x00000001U) /*!< bit 0 */
1900 #define ADC_DR_RDATA_1 ((uint32_t)0x00000002U) /*!< bit 1 */
1901 #define ADC_DR_RDATA_2 ((uint32_t)0x00000004U) /*!< bit 2 */
1902 #define ADC_DR_RDATA_3 ((uint32_t)0x00000008U) /*!< bit 3 */
1903 #define ADC_DR_RDATA_4 ((uint32_t)0x00000010U) /*!< bit 4 */
1904 #define ADC_DR_RDATA_5 ((uint32_t)0x00000020U) /*!< bit 5 */
1905 #define ADC_DR_RDATA_6 ((uint32_t)0x00000040U) /*!< bit 6 */
1906 #define ADC_DR_RDATA_7 ((uint32_t)0x00000080U) /*!< bit 7 */
1907 #define ADC_DR_RDATA_8 ((uint32_t)0x00000100U) /*!< bit 8 */
1908 #define ADC_DR_RDATA_9 ((uint32_t)0x00000200U) /*!< bit 9 */
1909 #define ADC_DR_RDATA_10 ((uint32_t)0x00000400U) /*!< bit 10 */
1910 #define ADC_DR_RDATA_11 ((uint32_t)0x00000800U) /*!< bit 11 */
1911 #define ADC_DR_RDATA_12 ((uint32_t)0x00001000U) /*!< bit 12 */
1912 #define ADC_DR_RDATA_13 ((uint32_t)0x00002000U) /*!< bit 13 */
1913 #define ADC_DR_RDATA_14 ((uint32_t)0x00004000U) /*!< bit 14 */
1914 #define ADC_DR_RDATA_15 ((uint32_t)0x00008000U) /*!< bit 15 */
1915
1916 /******************** Bit definition for ADC_JSQR register ******************/
1917 #define ADC_JSQR_JL ((uint32_t)0x00000003U) /*!< ADC group injected sequencer scan length */
1918 #define ADC_JSQR_JL_0 ((uint32_t)0x00000001U) /*!< bit 0 */
1919 #define ADC_JSQR_JL_1 ((uint32_t)0x00000002U) /*!< bit 1 */
1920
1921 #define ADC_JSQR_JEXTSEL ((uint32_t)0x0000003CU) /*!< ADC group injected external trigger source */
1922 #define ADC_JSQR_JEXTSEL_0 ((uint32_t)0x00000004U) /*!< bit 0 */
1923 #define ADC_JSQR_JEXTSEL_1 ((uint32_t)0x00000008U) /*!< bit 1 */
1924 #define ADC_JSQR_JEXTSEL_2 ((uint32_t)0x00000010U) /*!< bit 2 */
1925 #define ADC_JSQR_JEXTSEL_3 ((uint32_t)0x00000020U) /*!< bit 3 */
1926
1927 #define ADC_JSQR_JEXTEN ((uint32_t)0x000000C0U) /*!< ADC group injected external trigger polarity */
1928 #define ADC_JSQR_JEXTEN_0 ((uint32_t)0x00000040U) /*!< bit 0 */
1929 #define ADC_JSQR_JEXTEN_1 ((uint32_t)0x00000080U) /*!< bit 1 */
1930
1931 #define ADC_JSQR_JSQ1 ((uint32_t)0x00001F00U) /*!< ADC group injected sequencer rank 1 */
1932 #define ADC_JSQR_JSQ1_0 ((uint32_t)0x00000100U) /*!< bit 0 */
1933 #define ADC_JSQR_JSQ1_1 ((uint32_t)0x00000200U) /*!< bit 1 */
1934 #define ADC_JSQR_JSQ1_2 ((uint32_t)0x00000400U) /*!< bit 2 */
1935 #define ADC_JSQR_JSQ1_3 ((uint32_t)0x00000800U) /*!< bit 3 */
1936 #define ADC_JSQR_JSQ1_4 ((uint32_t)0x00001000U) /*!< bit 4 */
1937
1938 #define ADC_JSQR_JSQ2 ((uint32_t)0x0007C000U) /*!< ADC group injected sequencer rank 2 */
1939 #define ADC_JSQR_JSQ2_0 ((uint32_t)0x00004000U) /*!< bit 0 */
1940 #define ADC_JSQR_JSQ2_1 ((uint32_t)0x00008000U) /*!< bit 1 */
1941 #define ADC_JSQR_JSQ2_2 ((uint32_t)0x00010000U) /*!< bit 2 */
1942 #define ADC_JSQR_JSQ2_3 ((uint32_t)0x00020000U) /*!< bit 3 */
1943 #define ADC_JSQR_JSQ2_4 ((uint32_t)0x00040000U) /*!< bit 4 */
1944
1945 #define ADC_JSQR_JSQ3 ((uint32_t)0x01F00000U) /*!< ADC group injected sequencer rank 3 */
1946 #define ADC_JSQR_JSQ3_0 ((uint32_t)0x00100000U) /*!< bit 0 */
1947 #define ADC_JSQR_JSQ3_1 ((uint32_t)0x00200000U) /*!< bit 1 */
1948 #define ADC_JSQR_JSQ3_2 ((uint32_t)0x00400000U) /*!< bit 2 */
1949 #define ADC_JSQR_JSQ3_3 ((uint32_t)0x00800000U) /*!< bit 3 */
1950 #define ADC_JSQR_JSQ3_4 ((uint32_t)0x01000000U) /*!< bit 4 */
1951
1952 #define ADC_JSQR_JSQ4 ((uint32_t)0x7C000000U) /*!< ADC group injected sequencer rank 4 */
1953 #define ADC_JSQR_JSQ4_0 ((uint32_t)0x04000000U) /*!< bit 0 */
1954 #define ADC_JSQR_JSQ4_1 ((uint32_t)0x08000000U) /*!< bit 1 */
1955 #define ADC_JSQR_JSQ4_2 ((uint32_t)0x10000000U) /*!< bit 2 */
1956 #define ADC_JSQR_JSQ4_3 ((uint32_t)0x20000000U) /*!< bit 3 */
1957 #define ADC_JSQR_JSQ4_4 ((uint32_t)0x40000000U) /*!< bit 4 */
1958
1959
1960 /******************** Bit definition for ADC_OFR1 register ******************/
1961 #define ADC_OFR1_OFFSET1 ((uint32_t)0x00000FFFU) /*!< ADC offset number 1 offset level */
1962 #define ADC_OFR1_OFFSET1_0 ((uint32_t)0x00000001U) /*!< bit 0 */
1963 #define ADC_OFR1_OFFSET1_1 ((uint32_t)0x00000002U) /*!< bit 1 */
1964 #define ADC_OFR1_OFFSET1_2 ((uint32_t)0x00000004U) /*!< bit 2 */
1965 #define ADC_OFR1_OFFSET1_3 ((uint32_t)0x00000008U) /*!< bit 3 */
1966 #define ADC_OFR1_OFFSET1_4 ((uint32_t)0x00000010U) /*!< bit 4 */
1967 #define ADC_OFR1_OFFSET1_5 ((uint32_t)0x00000020U) /*!< bit 5 */
1968 #define ADC_OFR1_OFFSET1_6 ((uint32_t)0x00000040U) /*!< bit 6 */
1969 #define ADC_OFR1_OFFSET1_7 ((uint32_t)0x00000080U) /*!< bit 7 */
1970 #define ADC_OFR1_OFFSET1_8 ((uint32_t)0x00000100U) /*!< bit 8 */
1971 #define ADC_OFR1_OFFSET1_9 ((uint32_t)0x00000200U) /*!< bit 9 */
1972 #define ADC_OFR1_OFFSET1_10 ((uint32_t)0x00000400U) /*!< bit 10 */
1973 #define ADC_OFR1_OFFSET1_11 ((uint32_t)0x00000800U) /*!< bit 11 */
1974
1975 #define ADC_OFR1_OFFSET1_CH ((uint32_t)0x7C000000U) /*!< ADC offset number 1 channel selection */
1976 #define ADC_OFR1_OFFSET1_CH_0 ((uint32_t)0x04000000U) /*!< bit 0 */
1977 #define ADC_OFR1_OFFSET1_CH_1 ((uint32_t)0x08000000U) /*!< bit 1 */
1978 #define ADC_OFR1_OFFSET1_CH_2 ((uint32_t)0x10000000U) /*!< bit 2 */
1979 #define ADC_OFR1_OFFSET1_CH_3 ((uint32_t)0x20000000U) /*!< bit 3 */
1980 #define ADC_OFR1_OFFSET1_CH_4 ((uint32_t)0x40000000U) /*!< bit 4 */
1981
1982 #define ADC_OFR1_OFFSET1_EN ((uint32_t)0x80000000U) /*!< ADC offset number 1 enable */
1983
1984 /******************** Bit definition for ADC_OFR2 register ******************/
1985 #define ADC_OFR2_OFFSET2 ((uint32_t)0x00000FFFU) /*!< ADC offset number 2 offset level */
1986 #define ADC_OFR2_OFFSET2_0 ((uint32_t)0x00000001U) /*!< bit 0 */
1987 #define ADC_OFR2_OFFSET2_1 ((uint32_t)0x00000002U) /*!< bit 1 */
1988 #define ADC_OFR2_OFFSET2_2 ((uint32_t)0x00000004U) /*!< bit 2 */
1989 #define ADC_OFR2_OFFSET2_3 ((uint32_t)0x00000008U) /*!< bit 3 */
1990 #define ADC_OFR2_OFFSET2_4 ((uint32_t)0x00000010U) /*!< bit 4 */
1991 #define ADC_OFR2_OFFSET2_5 ((uint32_t)0x00000020U) /*!< bit 5 */
1992 #define ADC_OFR2_OFFSET2_6 ((uint32_t)0x00000040U) /*!< bit 6 */
1993 #define ADC_OFR2_OFFSET2_7 ((uint32_t)0x00000080U) /*!< bit 7 */
1994 #define ADC_OFR2_OFFSET2_8 ((uint32_t)0x00000100U) /*!< bit 8 */
1995 #define ADC_OFR2_OFFSET2_9 ((uint32_t)0x00000200U) /*!< bit 9 */
1996 #define ADC_OFR2_OFFSET2_10 ((uint32_t)0x00000400U) /*!< bit 10 */
1997 #define ADC_OFR2_OFFSET2_11 ((uint32_t)0x00000800U) /*!< bit 11 */
1998
1999 #define ADC_OFR2_OFFSET2_CH ((uint32_t)0x7C000000U) /*!< ADC offset number 2 channel selection */
2000 #define ADC_OFR2_OFFSET2_CH_0 ((uint32_t)0x04000000U) /*!< bit 0 */
2001 #define ADC_OFR2_OFFSET2_CH_1 ((uint32_t)0x08000000U) /*!< bit 1 */
2002 #define ADC_OFR2_OFFSET2_CH_2 ((uint32_t)0x10000000U) /*!< bit 2 */
2003 #define ADC_OFR2_OFFSET2_CH_3 ((uint32_t)0x20000000U) /*!< bit 3 */
2004 #define ADC_OFR2_OFFSET2_CH_4 ((uint32_t)0x40000000U) /*!< bit 4 */
2005
2006 #define ADC_OFR2_OFFSET2_EN ((uint32_t)0x80000000U) /*!< ADC offset number 2 enable */
2007
2008 /******************** Bit definition for ADC_OFR3 register ******************/
2009 #define ADC_OFR3_OFFSET3 ((uint32_t)0x00000FFFU) /*!< ADC offset number 3 offset level */
2010 #define ADC_OFR3_OFFSET3_0 ((uint32_t)0x00000001U) /*!< bit 0 */
2011 #define ADC_OFR3_OFFSET3_1 ((uint32_t)0x00000002U) /*!< bit 1 */
2012 #define ADC_OFR3_OFFSET3_2 ((uint32_t)0x00000004U) /*!< bit 2 */
2013 #define ADC_OFR3_OFFSET3_3 ((uint32_t)0x00000008U) /*!< bit 3 */
2014 #define ADC_OFR3_OFFSET3_4 ((uint32_t)0x00000010U) /*!< bit 4 */
2015 #define ADC_OFR3_OFFSET3_5 ((uint32_t)0x00000020U) /*!< bit 5 */
2016 #define ADC_OFR3_OFFSET3_6 ((uint32_t)0x00000040U) /*!< bit 6 */
2017 #define ADC_OFR3_OFFSET3_7 ((uint32_t)0x00000080U) /*!< bit 7 */
2018 #define ADC_OFR3_OFFSET3_8 ((uint32_t)0x00000100U) /*!< bit 8 */
2019 #define ADC_OFR3_OFFSET3_9 ((uint32_t)0x00000200U) /*!< bit 9 */
2020 #define ADC_OFR3_OFFSET3_10 ((uint32_t)0x00000400U) /*!< bit 10 */
2021 #define ADC_OFR3_OFFSET3_11 ((uint32_t)0x00000800U) /*!< bit 11 */
2022
2023 #define ADC_OFR3_OFFSET3_CH ((uint32_t)0x7C000000U) /*!< ADC offset number 3 channel selection */
2024 #define ADC_OFR3_OFFSET3_CH_0 ((uint32_t)0x04000000U) /*!< bit 0 */
2025 #define ADC_OFR3_OFFSET3_CH_1 ((uint32_t)0x08000000U) /*!< bit 1 */
2026 #define ADC_OFR3_OFFSET3_CH_2 ((uint32_t)0x10000000U) /*!< bit 2 */
2027 #define ADC_OFR3_OFFSET3_CH_3 ((uint32_t)0x20000000U) /*!< bit 3 */
2028 #define ADC_OFR3_OFFSET3_CH_4 ((uint32_t)0x40000000U) /*!< bit 4 */
2029
2030 #define ADC_OFR3_OFFSET3_EN ((uint32_t)0x80000000U) /*!< ADC offset number 3 enable */
2031
2032 /******************** Bit definition for ADC_OFR4 register ******************/
2033 #define ADC_OFR4_OFFSET4 ((uint32_t)0x00000FFFU) /*!< ADC offset number 4 offset level */
2034 #define ADC_OFR4_OFFSET4_0 ((uint32_t)0x00000001U) /*!< bit 0 */
2035 #define ADC_OFR4_OFFSET4_1 ((uint32_t)0x00000002U) /*!< bit 1 */
2036 #define ADC_OFR4_OFFSET4_2 ((uint32_t)0x00000004U) /*!< bit 2 */
2037 #define ADC_OFR4_OFFSET4_3 ((uint32_t)0x00000008U) /*!< bit 3 */
2038 #define ADC_OFR4_OFFSET4_4 ((uint32_t)0x00000010U) /*!< bit 4 */
2039 #define ADC_OFR4_OFFSET4_5 ((uint32_t)0x00000020U) /*!< bit 5 */
2040 #define ADC_OFR4_OFFSET4_6 ((uint32_t)0x00000040U) /*!< bit 6 */
2041 #define ADC_OFR4_OFFSET4_7 ((uint32_t)0x00000080U) /*!< bit 7 */
2042 #define ADC_OFR4_OFFSET4_8 ((uint32_t)0x00000100U) /*!< bit 8 */
2043 #define ADC_OFR4_OFFSET4_9 ((uint32_t)0x00000200U) /*!< bit 9 */
2044 #define ADC_OFR4_OFFSET4_10 ((uint32_t)0x00000400U) /*!< bit 10 */
2045 #define ADC_OFR4_OFFSET4_11 ((uint32_t)0x00000800U) /*!< bit 11 */
2046
2047 #define ADC_OFR4_OFFSET4_CH ((uint32_t)0x7C000000U) /*!< ADC offset number 4 channel selection */
2048 #define ADC_OFR4_OFFSET4_CH_0 ((uint32_t)0x04000000U) /*!< bit 0 */
2049 #define ADC_OFR4_OFFSET4_CH_1 ((uint32_t)0x08000000U) /*!< bit 1 */
2050 #define ADC_OFR4_OFFSET4_CH_2 ((uint32_t)0x10000000U) /*!< bit 2 */
2051 #define ADC_OFR4_OFFSET4_CH_3 ((uint32_t)0x20000000U) /*!< bit 3 */
2052 #define ADC_OFR4_OFFSET4_CH_4 ((uint32_t)0x40000000U) /*!< bit 4 */
2053
2054 #define ADC_OFR4_OFFSET4_EN ((uint32_t)0x80000000U) /*!< ADC offset number 4 enable */
2055
2056 /******************** Bit definition for ADC_JDR1 register ******************/
2057 #define ADC_JDR1_JDATA ((uint32_t)0x0000FFFFU) /*!< ADC group injected sequencer rank 1 conversion data */
2058 #define ADC_JDR1_JDATA_0 ((uint32_t)0x00000001U) /*!< bit 0 */
2059 #define ADC_JDR1_JDATA_1 ((uint32_t)0x00000002U) /*!< bit 1 */
2060 #define ADC_JDR1_JDATA_2 ((uint32_t)0x00000004U) /*!< bit 2 */
2061 #define ADC_JDR1_JDATA_3 ((uint32_t)0x00000008U) /*!< bit 3 */
2062 #define ADC_JDR1_JDATA_4 ((uint32_t)0x00000010U) /*!< bit 4 */
2063 #define ADC_JDR1_JDATA_5 ((uint32_t)0x00000020U) /*!< bit 5 */
2064 #define ADC_JDR1_JDATA_6 ((uint32_t)0x00000040U) /*!< bit 6 */
2065 #define ADC_JDR1_JDATA_7 ((uint32_t)0x00000080U) /*!< bit 7 */
2066 #define ADC_JDR1_JDATA_8 ((uint32_t)0x00000100U) /*!< bit 8 */
2067 #define ADC_JDR1_JDATA_9 ((uint32_t)0x00000200U) /*!< bit 9 */
2068 #define ADC_JDR1_JDATA_10 ((uint32_t)0x00000400U) /*!< bit 10 */
2069 #define ADC_JDR1_JDATA_11 ((uint32_t)0x00000800U) /*!< bit 11 */
2070 #define ADC_JDR1_JDATA_12 ((uint32_t)0x00001000U) /*!< bit 12 */
2071 #define ADC_JDR1_JDATA_13 ((uint32_t)0x00002000U) /*!< bit 13 */
2072 #define ADC_JDR1_JDATA_14 ((uint32_t)0x00004000U) /*!< bit 14 */
2073 #define ADC_JDR1_JDATA_15 ((uint32_t)0x00008000U) /*!< bit 15 */
2074
2075 /******************** Bit definition for ADC_JDR2 register ******************/
2076 #define ADC_JDR2_JDATA ((uint32_t)0x0000FFFFU) /*!< ADC group injected sequencer rank 2 conversion data */
2077 #define ADC_JDR2_JDATA_0 ((uint32_t)0x00000001U) /*!< bit 0 */
2078 #define ADC_JDR2_JDATA_1 ((uint32_t)0x00000002U) /*!< bit 1 */
2079 #define ADC_JDR2_JDATA_2 ((uint32_t)0x00000004U) /*!< bit 2 */
2080 #define ADC_JDR2_JDATA_3 ((uint32_t)0x00000008U) /*!< bit 3 */
2081 #define ADC_JDR2_JDATA_4 ((uint32_t)0x00000010U) /*!< bit 4 */
2082 #define ADC_JDR2_JDATA_5 ((uint32_t)0x00000020U) /*!< bit 5 */
2083 #define ADC_JDR2_JDATA_6 ((uint32_t)0x00000040U) /*!< bit 6 */
2084 #define ADC_JDR2_JDATA_7 ((uint32_t)0x00000080U) /*!< bit 7 */
2085 #define ADC_JDR2_JDATA_8 ((uint32_t)0x00000100U) /*!< bit 8 */
2086 #define ADC_JDR2_JDATA_9 ((uint32_t)0x00000200U) /*!< bit 9 */
2087 #define ADC_JDR2_JDATA_10 ((uint32_t)0x00000400U) /*!< bit 10 */
2088 #define ADC_JDR2_JDATA_11 ((uint32_t)0x00000800U) /*!< bit 11 */
2089 #define ADC_JDR2_JDATA_12 ((uint32_t)0x00001000U) /*!< bit 12 */
2090 #define ADC_JDR2_JDATA_13 ((uint32_t)0x00002000U) /*!< bit 13 */
2091 #define ADC_JDR2_JDATA_14 ((uint32_t)0x00004000U) /*!< bit 14 */
2092 #define ADC_JDR2_JDATA_15 ((uint32_t)0x00008000U) /*!< bit 15 */
2093
2094 /******************** Bit definition for ADC_JDR3 register ******************/
2095 #define ADC_JDR3_JDATA ((uint32_t)0x0000FFFFU) /*!< ADC group injected sequencer rank 3 conversion data */
2096 #define ADC_JDR3_JDATA_0 ((uint32_t)0x00000001U) /*!< bit 0 */
2097 #define ADC_JDR3_JDATA_1 ((uint32_t)0x00000002U) /*!< bit 1 */
2098 #define ADC_JDR3_JDATA_2 ((uint32_t)0x00000004U) /*!< bit 2 */
2099 #define ADC_JDR3_JDATA_3 ((uint32_t)0x00000008U) /*!< bit 3 */
2100 #define ADC_JDR3_JDATA_4 ((uint32_t)0x00000010U) /*!< bit 4 */
2101 #define ADC_JDR3_JDATA_5 ((uint32_t)0x00000020U) /*!< bit 5 */
2102 #define ADC_JDR3_JDATA_6 ((uint32_t)0x00000040U) /*!< bit 6 */
2103 #define ADC_JDR3_JDATA_7 ((uint32_t)0x00000080U) /*!< bit 7 */
2104 #define ADC_JDR3_JDATA_8 ((uint32_t)0x00000100U) /*!< bit 8 */
2105 #define ADC_JDR3_JDATA_9 ((uint32_t)0x00000200U) /*!< bit 9 */
2106 #define ADC_JDR3_JDATA_10 ((uint32_t)0x00000400U) /*!< bit 10 */
2107 #define ADC_JDR3_JDATA_11 ((uint32_t)0x00000800U) /*!< bit 11 */
2108 #define ADC_JDR3_JDATA_12 ((uint32_t)0x00001000U) /*!< bit 12 */
2109 #define ADC_JDR3_JDATA_13 ((uint32_t)0x00002000U) /*!< bit 13 */
2110 #define ADC_JDR3_JDATA_14 ((uint32_t)0x00004000U) /*!< bit 14 */
2111 #define ADC_JDR3_JDATA_15 ((uint32_t)0x00008000U) /*!< bit 15 */
2112
2113 /******************** Bit definition for ADC_JDR4 register ******************/
2114 #define ADC_JDR4_JDATA ((uint32_t)0x0000FFFFU) /*!< ADC group injected sequencer rank 4 conversion data */
2115 #define ADC_JDR4_JDATA_0 ((uint32_t)0x00000001U) /*!< bit 0 */
2116 #define ADC_JDR4_JDATA_1 ((uint32_t)0x00000002U) /*!< bit 1 */
2117 #define ADC_JDR4_JDATA_2 ((uint32_t)0x00000004U) /*!< bit 2 */
2118 #define ADC_JDR4_JDATA_3 ((uint32_t)0x00000008U) /*!< bit 3 */
2119 #define ADC_JDR4_JDATA_4 ((uint32_t)0x00000010U) /*!< bit 4 */
2120 #define ADC_JDR4_JDATA_5 ((uint32_t)0x00000020U) /*!< bit 5 */
2121 #define ADC_JDR4_JDATA_6 ((uint32_t)0x00000040U) /*!< bit 6 */
2122 #define ADC_JDR4_JDATA_7 ((uint32_t)0x00000080U) /*!< bit 7 */
2123 #define ADC_JDR4_JDATA_8 ((uint32_t)0x00000100U) /*!< bit 8 */
2124 #define ADC_JDR4_JDATA_9 ((uint32_t)0x00000200U) /*!< bit 9 */
2125 #define ADC_JDR4_JDATA_10 ((uint32_t)0x00000400U) /*!< bit 10 */
2126 #define ADC_JDR4_JDATA_11 ((uint32_t)0x00000800U) /*!< bit 11 */
2127 #define ADC_JDR4_JDATA_12 ((uint32_t)0x00001000U) /*!< bit 12 */
2128 #define ADC_JDR4_JDATA_13 ((uint32_t)0x00002000U) /*!< bit 13 */
2129 #define ADC_JDR4_JDATA_14 ((uint32_t)0x00004000U) /*!< bit 14 */
2130 #define ADC_JDR4_JDATA_15 ((uint32_t)0x00008000U) /*!< bit 15 */
2131
2132 /******************** Bit definition for ADC_AWD2CR register ****************/
2133 #define ADC_AWD2CR_AWD2CH ((uint32_t)0x0007FFFFU) /*!< ADC analog watchdog 2 monitored channel selection */
2134 #define ADC_AWD2CR_AWD2CH_0 ((uint32_t)0x00000001U) /*!< ADC analog watchdog 2 monitoring channel 0 */
2135 #define ADC_AWD2CR_AWD2CH_1 ((uint32_t)0x00000002U) /*!< ADC analog watchdog 2 monitoring channel 1 */
2136 #define ADC_AWD2CR_AWD2CH_2 ((uint32_t)0x00000004U) /*!< ADC analog watchdog 2 monitoring channel 2 */
2137 #define ADC_AWD2CR_AWD2CH_3 ((uint32_t)0x00000008U) /*!< ADC analog watchdog 2 monitoring channel 3 */
2138 #define ADC_AWD2CR_AWD2CH_4 ((uint32_t)0x00000010U) /*!< ADC analog watchdog 2 monitoring channel 4 */
2139 #define ADC_AWD2CR_AWD2CH_5 ((uint32_t)0x00000020U) /*!< ADC analog watchdog 2 monitoring channel 5 */
2140 #define ADC_AWD2CR_AWD2CH_6 ((uint32_t)0x00000040U) /*!< ADC analog watchdog 2 monitoring channel 6 */
2141 #define ADC_AWD2CR_AWD2CH_7 ((uint32_t)0x00000080U) /*!< ADC analog watchdog 2 monitoring channel 7 */
2142 #define ADC_AWD2CR_AWD2CH_8 ((uint32_t)0x00000100U) /*!< ADC analog watchdog 2 monitoring channel 8 */
2143 #define ADC_AWD2CR_AWD2CH_9 ((uint32_t)0x00000200U) /*!< ADC analog watchdog 2 monitoring channel 9 */
2144 #define ADC_AWD2CR_AWD2CH_10 ((uint32_t)0x00000400U) /*!< ADC analog watchdog 2 monitoring channel 10 */
2145 #define ADC_AWD2CR_AWD2CH_11 ((uint32_t)0x00000800U) /*!< ADC analog watchdog 2 monitoring channel 11 */
2146 #define ADC_AWD2CR_AWD2CH_12 ((uint32_t)0x00001000U) /*!< ADC analog watchdog 2 monitoring channel 12 */
2147 #define ADC_AWD2CR_AWD2CH_13 ((uint32_t)0x00002000U) /*!< ADC analog watchdog 2 monitoring channel 13 */
2148 #define ADC_AWD2CR_AWD2CH_14 ((uint32_t)0x00004000U) /*!< ADC analog watchdog 2 monitoring channel 14 */
2149 #define ADC_AWD2CR_AWD2CH_15 ((uint32_t)0x00008000U) /*!< ADC analog watchdog 2 monitoring channel 15 */
2150 #define ADC_AWD2CR_AWD2CH_16 ((uint32_t)0x00010000U) /*!< ADC analog watchdog 2 monitoring channel 16 */
2151 #define ADC_AWD2CR_AWD2CH_17 ((uint32_t)0x00020000U) /*!< ADC analog watchdog 2 monitoring channel 17 */
2152 #define ADC_AWD2CR_AWD2CH_18 ((uint32_t)0x00040000U) /*!< ADC analog watchdog 2 monitoring channel 18 */
2153
2154 /******************** Bit definition for ADC_AWD3CR register ****************/
2155 #define ADC_AWD3CR_AWD3CH ((uint32_t)0x0007FFFFU) /*!< ADC analog watchdog 3 monitored channel selection */
2156 #define ADC_AWD3CR_AWD3CH_0 ((uint32_t)0x00000001U) /*!< ADC analog watchdog 3 monitoring channel 0 */
2157 #define ADC_AWD3CR_AWD3CH_1 ((uint32_t)0x00000002U) /*!< ADC analog watchdog 3 monitoring channel 1 */
2158 #define ADC_AWD3CR_AWD3CH_2 ((uint32_t)0x00000004U) /*!< ADC analog watchdog 3 monitoring channel 2 */
2159 #define ADC_AWD3CR_AWD3CH_3 ((uint32_t)0x00000008U) /*!< ADC analog watchdog 3 monitoring channel 3 */
2160 #define ADC_AWD3CR_AWD3CH_4 ((uint32_t)0x00000010U) /*!< ADC analog watchdog 3 monitoring channel 4 */
2161 #define ADC_AWD3CR_AWD3CH_5 ((uint32_t)0x00000020U) /*!< ADC analog watchdog 3 monitoring channel 5 */
2162 #define ADC_AWD3CR_AWD3CH_6 ((uint32_t)0x00000040U) /*!< ADC analog watchdog 3 monitoring channel 6 */
2163 #define ADC_AWD3CR_AWD3CH_7 ((uint32_t)0x00000080U) /*!< ADC analog watchdog 3 monitoring channel 7 */
2164 #define ADC_AWD3CR_AWD3CH_8 ((uint32_t)0x00000100U) /*!< ADC analog watchdog 3 monitoring channel 8 */
2165 #define ADC_AWD3CR_AWD3CH_9 ((uint32_t)0x00000200U) /*!< ADC analog watchdog 3 monitoring channel 9 */
2166 #define ADC_AWD3CR_AWD3CH_10 ((uint32_t)0x00000400U) /*!< ADC analog watchdog 3 monitoring channel 10 */
2167 #define ADC_AWD3CR_AWD3CH_11 ((uint32_t)0x00000800U) /*!< ADC analog watchdog 3 monitoring channel 11 */
2168 #define ADC_AWD3CR_AWD3CH_12 ((uint32_t)0x00001000U) /*!< ADC analog watchdog 3 monitoring channel 12 */
2169 #define ADC_AWD3CR_AWD3CH_13 ((uint32_t)0x00002000U) /*!< ADC analog watchdog 3 monitoring channel 13 */
2170 #define ADC_AWD3CR_AWD3CH_14 ((uint32_t)0x00004000U) /*!< ADC analog watchdog 3 monitoring channel 14 */
2171 #define ADC_AWD3CR_AWD3CH_15 ((uint32_t)0x00008000U) /*!< ADC analog watchdog 3 monitoring channel 15 */
2172 #define ADC_AWD3CR_AWD3CH_16 ((uint32_t)0x00010000U) /*!< ADC analog watchdog 3 monitoring channel 16 */
2173 #define ADC_AWD3CR_AWD3CH_17 ((uint32_t)0x00020000U) /*!< ADC analog watchdog 3 monitoring channel 17 */
2174 #define ADC_AWD3CR_AWD3CH_18 ((uint32_t)0x00040000U) /*!< ADC analog watchdog 3 monitoring channel 18 */
2175
2176 /******************** Bit definition for ADC_DIFSEL register ****************/
2177 #define ADC_DIFSEL_DIFSEL ((uint32_t)0x0007FFFFU) /*!< ADC channel differential or single-ended mode */
2178 #define ADC_DIFSEL_DIFSEL_0 ((uint32_t)0x00000001U) /*!< bit 0 */
2179 #define ADC_DIFSEL_DIFSEL_1 ((uint32_t)0x00000002U) /*!< bit 1 */
2180 #define ADC_DIFSEL_DIFSEL_2 ((uint32_t)0x00000004U) /*!< bit 2 */
2181 #define ADC_DIFSEL_DIFSEL_3 ((uint32_t)0x00000008U) /*!< bit 3 */
2182 #define ADC_DIFSEL_DIFSEL_4 ((uint32_t)0x00000010U) /*!< bit 4 */
2183 #define ADC_DIFSEL_DIFSEL_5 ((uint32_t)0x00000020U) /*!< bit 5 */
2184 #define ADC_DIFSEL_DIFSEL_6 ((uint32_t)0x00000040U) /*!< bit 6 */
2185 #define ADC_DIFSEL_DIFSEL_7 ((uint32_t)0x00000080U) /*!< bit 7 */
2186 #define ADC_DIFSEL_DIFSEL_8 ((uint32_t)0x00000100U) /*!< bit 8 */
2187 #define ADC_DIFSEL_DIFSEL_9 ((uint32_t)0x00000200U) /*!< bit 9 */
2188 #define ADC_DIFSEL_DIFSEL_10 ((uint32_t)0x00000400U) /*!< bit 10 */
2189 #define ADC_DIFSEL_DIFSEL_11 ((uint32_t)0x00000800U) /*!< bit 11 */
2190 #define ADC_DIFSEL_DIFSEL_12 ((uint32_t)0x00001000U) /*!< bit 12 */
2191 #define ADC_DIFSEL_DIFSEL_13 ((uint32_t)0x00002000U) /*!< bit 13 */
2192 #define ADC_DIFSEL_DIFSEL_14 ((uint32_t)0x00004000U) /*!< bit 14 */
2193 #define ADC_DIFSEL_DIFSEL_15 ((uint32_t)0x00008000U) /*!< bit 15 */
2194 #define ADC_DIFSEL_DIFSEL_16 ((uint32_t)0x00010000U) /*!< bit 16 */
2195 #define ADC_DIFSEL_DIFSEL_17 ((uint32_t)0x00020000U) /*!< bit 17 */
2196 #define ADC_DIFSEL_DIFSEL_18 ((uint32_t)0x00040000U) /*!< bit 18 */
2197
2198 /******************** Bit definition for ADC_CALFACT register ***************/
2199 #define ADC_CALFACT_CALFACT_S ((uint32_t)0x0000007FU) /*!< ADC calibration factor in single-ended mode */
2200 #define ADC_CALFACT_CALFACT_S_0 ((uint32_t)0x00000001U) /*!< bit 0 */
2201 #define ADC_CALFACT_CALFACT_S_1 ((uint32_t)0x00000002U) /*!< bit 1 */
2202 #define ADC_CALFACT_CALFACT_S_2 ((uint32_t)0x00000004U) /*!< bit 2 */
2203 #define ADC_CALFACT_CALFACT_S_3 ((uint32_t)0x00000008U) /*!< bit 3 */
2204 #define ADC_CALFACT_CALFACT_S_4 ((uint32_t)0x00000010U) /*!< bit 4 */
2205 #define ADC_CALFACT_CALFACT_S_5 ((uint32_t)0x00000020U) /*!< bit 5 */
2206 #define ADC_CALFACT_CALFACT_S_6 ((uint32_t)0x00000040U) /*!< bit 6 */
2207
2208 #define ADC_CALFACT_CALFACT_D ((uint32_t)0x007F0000U) /*!< ADC calibration factor in differential mode */
2209 #define ADC_CALFACT_CALFACT_D_0 ((uint32_t)0x00010000U) /*!< bit 0 */
2210 #define ADC_CALFACT_CALFACT_D_1 ((uint32_t)0x00020000U) /*!< bit 1 */
2211 #define ADC_CALFACT_CALFACT_D_2 ((uint32_t)0x00040000U) /*!< bit 2 */
2212 #define ADC_CALFACT_CALFACT_D_3 ((uint32_t)0x00080000U) /*!< bit 3 */
2213 #define ADC_CALFACT_CALFACT_D_4 ((uint32_t)0x00100000U) /*!< bit 4 */
2214 #define ADC_CALFACT_CALFACT_D_5 ((uint32_t)0x00200000U) /*!< bit 5 */
2215 #define ADC_CALFACT_CALFACT_D_6 ((uint32_t)0x00400000U) /*!< bit 6 */
2216
2217 /************************* ADC Common registers *****************************/
2218 /******************** Bit definition for ADC_CSR register *******************/
2219 #define ADC_CSR_ADRDY_MST ((uint32_t)0x00000001U) /*!< ADC multimode master ready flag */
2220 #define ADC_CSR_EOSMP_MST ((uint32_t)0x00000002U) /*!< ADC multimode master group regular end of sampling flag */
2221 #define ADC_CSR_EOC_MST ((uint32_t)0x00000004U) /*!< ADC multimode master group regular end of unitary conversion flag */
2222 #define ADC_CSR_EOS_MST ((uint32_t)0x00000008U) /*!< ADC multimode master group regular end of sequence conversions flag */
2223 #define ADC_CSR_OVR_MST ((uint32_t)0x00000010U) /*!< ADC multimode master group regular overrun flag */
2224 #define ADC_CSR_JEOC_MST ((uint32_t)0x00000020U) /*!< ADC multimode master group injected end of unitary conversion flag */
2225 #define ADC_CSR_JEOS_MST ((uint32_t)0x00000040U) /*!< ADC multimode master group injected end of sequence conversions flag */
2226 #define ADC_CSR_AWD1_MST ((uint32_t)0x00000080U) /*!< ADC multimode master analog watchdog 1 flag */
2227 #define ADC_CSR_AWD2_MST ((uint32_t)0x00000100U) /*!< ADC multimode master analog watchdog 2 flag */
2228 #define ADC_CSR_AWD3_MST ((uint32_t)0x00000200U) /*!< ADC multimode master analog watchdog 3 flag */
2229 #define ADC_CSR_JQOVF_MST ((uint32_t)0x00000400U) /*!< ADC multimode master group injected contexts queue overflow flag */
2230
2231 #define ADC_CSR_ADRDY_SLV ((uint32_t)0x00010000U) /*!< ADC multimode slave ready flag */
2232 #define ADC_CSR_EOSMP_SLV ((uint32_t)0x00020000U) /*!< ADC multimode slave group regular end of sampling flag */
2233 #define ADC_CSR_EOC_SLV ((uint32_t)0x00040000U) /*!< ADC multimode slave group regular end of unitary conversion flag */
2234 #define ADC_CSR_EOS_SLV ((uint32_t)0x00080000U) /*!< ADC multimode slave group regular end of sequence conversions flag */
2235 #define ADC_CSR_OVR_SLV ((uint32_t)0x00100000U) /*!< ADC multimode slave group regular overrun flag */
2236 #define ADC_CSR_JEOC_SLV ((uint32_t)0x00200000U) /*!< ADC multimode slave group injected end of unitary conversion flag */
2237 #define ADC_CSR_JEOS_SLV ((uint32_t)0x00400000U) /*!< ADC multimode slave group injected end of sequence conversions flag */
2238 #define ADC_CSR_AWD1_SLV ((uint32_t)0x00800000U) /*!< ADC multimode slave analog watchdog 1 flag */
2239 #define ADC_CSR_AWD2_SLV ((uint32_t)0x01000000U) /*!< ADC multimode slave analog watchdog 2 flag */
2240 #define ADC_CSR_AWD3_SLV ((uint32_t)0x02000000U) /*!< ADC multimode slave analog watchdog 3 flag */
2241 #define ADC_CSR_JQOVF_SLV ((uint32_t)0x04000000U) /*!< ADC multimode slave group injected contexts queue overflow flag */
2242
2243 /******************** Bit definition for ADC_CCR register *******************/
2244 #define ADC_CCR_DUAL ((uint32_t)0x0000001FU) /*!< ADC multimode mode selection */
2245 #define ADC_CCR_DUAL_0 ((uint32_t)0x00000001U) /*!< bit 0 */
2246 #define ADC_CCR_DUAL_1 ((uint32_t)0x00000002U) /*!< bit 1 */
2247 #define ADC_CCR_DUAL_2 ((uint32_t)0x00000004U) /*!< bit 2 */
2248 #define ADC_CCR_DUAL_3 ((uint32_t)0x00000008U) /*!< bit 3 */
2249 #define ADC_CCR_DUAL_4 ((uint32_t)0x00000010U) /*!< bit 4 */
2250
2251 #define ADC_CCR_DELAY ((uint32_t)0x00000F00U) /*!< ADC multimode delay between 2 sampling phases */
2252 #define ADC_CCR_DELAY_0 ((uint32_t)0x00000100U) /*!< bit 0 */
2253 #define ADC_CCR_DELAY_1 ((uint32_t)0x00000200U) /*!< bit 1 */
2254 #define ADC_CCR_DELAY_2 ((uint32_t)0x00000400U) /*!< bit 2 */
2255 #define ADC_CCR_DELAY_3 ((uint32_t)0x00000800U) /*!< bit 3 */
2256
2257 #define ADC_CCR_DMACFG ((uint32_t)0x00002000U) /*!< ADC multimode DMA transfer configuration */
2258
2259 #define ADC_CCR_MDMA ((uint32_t)0x0000C000U) /*!< ADC multimode DMA transfer enable */
2260 #define ADC_CCR_MDMA_0 ((uint32_t)0x00004000U) /*!< bit 0 */
2261 #define ADC_CCR_MDMA_1 ((uint32_t)0x00008000U) /*!< bit 1 */
2262
2263 #define ADC_CCR_CKMODE ((uint32_t)0x00030000U) /*!< ADC common clock source and prescaler (prescaler only for clock source synchronous) */
2264 #define ADC_CCR_CKMODE_0 ((uint32_t)0x00010000U) /*!< bit 0 */
2265 #define ADC_CCR_CKMODE_1 ((uint32_t)0x00020000U) /*!< bit 1 */
2266
2267 #define ADC_CCR_PRESC ((uint32_t)0x003C0000U) /*!< ADC common clock prescaler, only for clock source asynchronous */
2268 #define ADC_CCR_PRESC_0 ((uint32_t)0x00040000U) /*!< bit 0 */
2269 #define ADC_CCR_PRESC_1 ((uint32_t)0x00080000U) /*!< bit 1 */
2270 #define ADC_CCR_PRESC_2 ((uint32_t)0x00100000U) /*!< bit 2 */
2271 #define ADC_CCR_PRESC_3 ((uint32_t)0x00200000U) /*!< bit 3 */
2272
2273 #define ADC_CCR_VREFEN ((uint32_t)0x00400000U) /*!< ADC internal path to VrefInt enable */
2274 #define ADC_CCR_TSEN ((uint32_t)0x00800000U) /*!< ADC internal path to temperature sensor enable */
2275 #define ADC_CCR_VBATEN ((uint32_t)0x01000000U) /*!< ADC internal path to battery voltage enable */
2276
2277 /******************** Bit definition for ADC_CDR register *******************/
2278 #define ADC_CDR_RDATA_MST ((uint32_t)0x0000FFFFU) /*!< ADC multimode master group regular conversion data */
2279 #define ADC_CDR_RDATA_MST_0 ((uint32_t)0x00000001U) /*!< bit 0 */
2280 #define ADC_CDR_RDATA_MST_1 ((uint32_t)0x00000002U) /*!< bit 1 */
2281 #define ADC_CDR_RDATA_MST_2 ((uint32_t)0x00000004U) /*!< bit 2 */
2282 #define ADC_CDR_RDATA_MST_3 ((uint32_t)0x00000008U) /*!< bit 3 */
2283 #define ADC_CDR_RDATA_MST_4 ((uint32_t)0x00000010U) /*!< bit 4 */
2284 #define ADC_CDR_RDATA_MST_5 ((uint32_t)0x00000020U) /*!< bit 5 */
2285 #define ADC_CDR_RDATA_MST_6 ((uint32_t)0x00000040U) /*!< bit 6 */
2286 #define ADC_CDR_RDATA_MST_7 ((uint32_t)0x00000080U) /*!< bit 7 */
2287 #define ADC_CDR_RDATA_MST_8 ((uint32_t)0x00000100U) /*!< bit 8 */
2288 #define ADC_CDR_RDATA_MST_9 ((uint32_t)0x00000200U) /*!< bit 9 */
2289 #define ADC_CDR_RDATA_MST_10 ((uint32_t)0x00000400U) /*!< bit 10 */
2290 #define ADC_CDR_RDATA_MST_11 ((uint32_t)0x00000800U) /*!< bit 11 */
2291 #define ADC_CDR_RDATA_MST_12 ((uint32_t)0x00001000U) /*!< bit 12 */
2292 #define ADC_CDR_RDATA_MST_13 ((uint32_t)0x00002000U) /*!< bit 13 */
2293 #define ADC_CDR_RDATA_MST_14 ((uint32_t)0x00004000U) /*!< bit 14 */
2294 #define ADC_CDR_RDATA_MST_15 ((uint32_t)0x00008000U) /*!< bit 15 */
2295
2296 #define ADC_CDR_RDATA_SLV ((uint32_t)0xFFFF0000U) /*!< ADC multimode slave group regular conversion data */
2297 #define ADC_CDR_RDATA_SLV_0 ((uint32_t)0x00010000U) /*!< bit 0 */
2298 #define ADC_CDR_RDATA_SLV_1 ((uint32_t)0x00020000U) /*!< bit 1 */
2299 #define ADC_CDR_RDATA_SLV_2 ((uint32_t)0x00040000U) /*!< bit 2 */
2300 #define ADC_CDR_RDATA_SLV_3 ((uint32_t)0x00080000U) /*!< bit 3 */
2301 #define ADC_CDR_RDATA_SLV_4 ((uint32_t)0x00100000U) /*!< bit 4 */
2302 #define ADC_CDR_RDATA_SLV_5 ((uint32_t)0x00200000U) /*!< bit 5 */
2303 #define ADC_CDR_RDATA_SLV_6 ((uint32_t)0x00400000U) /*!< bit 6 */
2304 #define ADC_CDR_RDATA_SLV_7 ((uint32_t)0x00800000U) /*!< bit 7 */
2305 #define ADC_CDR_RDATA_SLV_8 ((uint32_t)0x01000000U) /*!< bit 8 */
2306 #define ADC_CDR_RDATA_SLV_9 ((uint32_t)0x02000000U) /*!< bit 9 */
2307 #define ADC_CDR_RDATA_SLV_10 ((uint32_t)0x04000000U) /*!< bit 10 */
2308 #define ADC_CDR_RDATA_SLV_11 ((uint32_t)0x08000000U) /*!< bit 11 */
2309 #define ADC_CDR_RDATA_SLV_12 ((uint32_t)0x10000000U) /*!< bit 12 */
2310 #define ADC_CDR_RDATA_SLV_13 ((uint32_t)0x20000000U) /*!< bit 13 */
2311 #define ADC_CDR_RDATA_SLV_14 ((uint32_t)0x40000000U) /*!< bit 14 */
2312 #define ADC_CDR_RDATA_SLV_15 ((uint32_t)0x80000000U) /*!< bit 15 */
2313
2314 /******************************************************************************/
2315 /* */
2316 /* Controller Area Network */
2317 /* */
2318 /******************************************************************************/
2319 /*!<CAN control and status registers */
2320 /******************* Bit definition for CAN_MCR register ********************/
2321 #define CAN_MCR_INRQ ((uint16_t)0x0001U) /*!<Initialization Request */
2322 #define CAN_MCR_SLEEP ((uint16_t)0x0002U) /*!<Sleep Mode Request */
2323 #define CAN_MCR_TXFP ((uint16_t)0x0004U) /*!<Transmit FIFO Priority */
2324 #define CAN_MCR_RFLM ((uint16_t)0x0008U) /*!<Receive FIFO Locked Mode */
2325 #define CAN_MCR_NART ((uint16_t)0x0010U) /*!<No Automatic Retransmission */
2326 #define CAN_MCR_AWUM ((uint16_t)0x0020U) /*!<Automatic Wakeup Mode */
2327 #define CAN_MCR_ABOM ((uint16_t)0x0040U) /*!<Automatic Bus-Off Management */
2328 #define CAN_MCR_TTCM ((uint16_t)0x0080U) /*!<Time Triggered Communication Mode */
2329 #define CAN_MCR_RESET ((uint16_t)0x8000U) /*!<bxCAN software master reset */
2330
2331 /******************* Bit definition for CAN_MSR register ********************/
2332 #define CAN_MSR_INAK ((uint16_t)0x0001U) /*!<Initialization Acknowledge */
2333 #define CAN_MSR_SLAK ((uint16_t)0x0002U) /*!<Sleep Acknowledge */
2334 #define CAN_MSR_ERRI ((uint16_t)0x0004U) /*!<Error Interrupt */
2335 #define CAN_MSR_WKUI ((uint16_t)0x0008U) /*!<Wakeup Interrupt */
2336 #define CAN_MSR_SLAKI ((uint16_t)0x0010U) /*!<Sleep Acknowledge Interrupt */
2337 #define CAN_MSR_TXM ((uint16_t)0x0100U) /*!<Transmit Mode */
2338 #define CAN_MSR_RXM ((uint16_t)0x0200U) /*!<Receive Mode */
2339 #define CAN_MSR_SAMP ((uint16_t)0x0400U) /*!<Last Sample Point */
2340 #define CAN_MSR_RX ((uint16_t)0x0800U) /*!<CAN Rx Signal */
2341
2342 /******************* Bit definition for CAN_TSR register ********************/
2343 #define CAN_TSR_RQCP0 ((uint32_t)0x00000001U) /*!<Request Completed Mailbox0 */
2344 #define CAN_TSR_TXOK0 ((uint32_t)0x00000002U) /*!<Transmission OK of Mailbox0 */
2345 #define CAN_TSR_ALST0 ((uint32_t)0x00000004U) /*!<Arbitration Lost for Mailbox0 */
2346 #define CAN_TSR_TERR0 ((uint32_t)0x00000008U) /*!<Transmission Error of Mailbox0 */
2347 #define CAN_TSR_ABRQ0 ((uint32_t)0x00000080U) /*!<Abort Request for Mailbox0 */
2348 #define CAN_TSR_RQCP1 ((uint32_t)0x00000100U) /*!<Request Completed Mailbox1 */
2349 #define CAN_TSR_TXOK1 ((uint32_t)0x00000200U) /*!<Transmission OK of Mailbox1 */
2350 #define CAN_TSR_ALST1 ((uint32_t)0x00000400U) /*!<Arbitration Lost for Mailbox1 */
2351 #define CAN_TSR_TERR1 ((uint32_t)0x00000800U) /*!<Transmission Error of Mailbox1 */
2352 #define CAN_TSR_ABRQ1 ((uint32_t)0x00008000U) /*!<Abort Request for Mailbox 1 */
2353 #define CAN_TSR_RQCP2 ((uint32_t)0x00010000U) /*!<Request Completed Mailbox2 */
2354 #define CAN_TSR_TXOK2 ((uint32_t)0x00020000U) /*!<Transmission OK of Mailbox 2 */
2355 #define CAN_TSR_ALST2 ((uint32_t)0x00040000U) /*!<Arbitration Lost for mailbox 2 */
2356 #define CAN_TSR_TERR2 ((uint32_t)0x00080000U) /*!<Transmission Error of Mailbox 2 */
2357 #define CAN_TSR_ABRQ2 ((uint32_t)0x00800000U) /*!<Abort Request for Mailbox 2 */
2358 #define CAN_TSR_CODE ((uint32_t)0x03000000U) /*!<Mailbox Code */
2359
2360 #define CAN_TSR_TME ((uint32_t)0x1C000000U) /*!<TME[2:0] bits */
2361 #define CAN_TSR_TME0 ((uint32_t)0x04000000U) /*!<Transmit Mailbox 0 Empty */
2362 #define CAN_TSR_TME1 ((uint32_t)0x08000000U) /*!<Transmit Mailbox 1 Empty */
2363 #define CAN_TSR_TME2 ((uint32_t)0x10000000U) /*!<Transmit Mailbox 2 Empty */
2364
2365 #define CAN_TSR_LOW ((uint32_t)0xE0000000U) /*!<LOW[2:0] bits */
2366 #define CAN_TSR_LOW0 ((uint32_t)0x20000000U) /*!<Lowest Priority Flag for Mailbox 0 */
2367 #define CAN_TSR_LOW1 ((uint32_t)0x40000000U) /*!<Lowest Priority Flag for Mailbox 1 */
2368 #define CAN_TSR_LOW2 ((uint32_t)0x80000000U) /*!<Lowest Priority Flag for Mailbox 2 */
2369
2370 /******************* Bit definition for CAN_RF0R register *******************/
2371 #define CAN_RF0R_FMP0 ((uint8_t)0x03U) /*!<FIFO 0 Message Pending */
2372 #define CAN_RF0R_FULL0 ((uint8_t)0x08U) /*!<FIFO 0 Full */
2373 #define CAN_RF0R_FOVR0 ((uint8_t)0x10U) /*!<FIFO 0 Overrun */
2374 #define CAN_RF0R_RFOM0 ((uint8_t)0x20U) /*!<Release FIFO 0 Output Mailbox */
2375
2376 /******************* Bit definition for CAN_RF1R register *******************/
2377 #define CAN_RF1R_FMP1 ((uint8_t)0x03U) /*!<FIFO 1 Message Pending */
2378 #define CAN_RF1R_FULL1 ((uint8_t)0x08U) /*!<FIFO 1 Full */
2379 #define CAN_RF1R_FOVR1 ((uint8_t)0x10U) /*!<FIFO 1 Overrun */
2380 #define CAN_RF1R_RFOM1 ((uint8_t)0x20U) /*!<Release FIFO 1 Output Mailbox */
2381
2382 /******************** Bit definition for CAN_IER register *******************/
2383 #define CAN_IER_TMEIE ((uint32_t)0x00000001U) /*!<Transmit Mailbox Empty Interrupt Enable */
2384 #define CAN_IER_FMPIE0 ((uint32_t)0x00000002U) /*!<FIFO Message Pending Interrupt Enable */
2385 #define CAN_IER_FFIE0 ((uint32_t)0x00000004U) /*!<FIFO Full Interrupt Enable */
2386 #define CAN_IER_FOVIE0 ((uint32_t)0x00000008U) /*!<FIFO Overrun Interrupt Enable */
2387 #define CAN_IER_FMPIE1 ((uint32_t)0x00000010U) /*!<FIFO Message Pending Interrupt Enable */
2388 #define CAN_IER_FFIE1 ((uint32_t)0x00000020U) /*!<FIFO Full Interrupt Enable */
2389 #define CAN_IER_FOVIE1 ((uint32_t)0x00000040U) /*!<FIFO Overrun Interrupt Enable */
2390 #define CAN_IER_EWGIE ((uint32_t)0x00000100U) /*!<Error Warning Interrupt Enable */
2391 #define CAN_IER_EPVIE ((uint32_t)0x00000200U) /*!<Error Passive Interrupt Enable */
2392 #define CAN_IER_BOFIE ((uint32_t)0x00000400U) /*!<Bus-Off Interrupt Enable */
2393 #define CAN_IER_LECIE ((uint32_t)0x00000800U) /*!<Last Error Code Interrupt Enable */
2394 #define CAN_IER_ERRIE ((uint32_t)0x00008000U) /*!<Error Interrupt Enable */
2395 #define CAN_IER_WKUIE ((uint32_t)0x00010000U) /*!<Wakeup Interrupt Enable */
2396 #define CAN_IER_SLKIE ((uint32_t)0x00020000U) /*!<Sleep Interrupt Enable */
2397
2398 /******************** Bit definition for CAN_ESR register *******************/
2399 #define CAN_ESR_EWGF ((uint32_t)0x00000001U) /*!<Error Warning Flag */
2400 #define CAN_ESR_EPVF ((uint32_t)0x00000002U) /*!<Error Passive Flag */
2401 #define CAN_ESR_BOFF ((uint32_t)0x00000004U) /*!<Bus-Off Flag */
2402
2403 #define CAN_ESR_LEC ((uint32_t)0x00000070U) /*!<LEC[2:0] bits (Last Error Code) */
2404 #define CAN_ESR_LEC_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
2405 #define CAN_ESR_LEC_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
2406 #define CAN_ESR_LEC_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
2407
2408 #define CAN_ESR_TEC ((uint32_t)0x00FF0000U) /*!<Least significant byte of the 9-bit Transmit Error Counter */
2409 #define CAN_ESR_REC ((uint32_t)0xFF000000U) /*!<Receive Error Counter */
2410
2411 /******************* Bit definition for CAN_BTR register ********************/
2412 #define CAN_BTR_BRP ((uint32_t)0x000003FFU) /*!<Baud Rate Prescaler */
2413 #define CAN_BTR_TS1_0 ((uint32_t)0x00010000U) /*!<Time Segment 1 (Bit 0) */
2414 #define CAN_BTR_TS1_1 ((uint32_t)0x00020000U) /*!<Time Segment 1 (Bit 1) */
2415 #define CAN_BTR_TS1_2 ((uint32_t)0x00040000U) /*!<Time Segment 1 (Bit 2) */
2416 #define CAN_BTR_TS1_3 ((uint32_t)0x00080000U) /*!<Time Segment 1 (Bit 3) */
2417 #define CAN_BTR_TS1 ((uint32_t)0x000F0000U) /*!<Time Segment 1 */
2418 #define CAN_BTR_TS2_0 ((uint32_t)0x00100000U) /*!<Time Segment 2 (Bit 0) */
2419 #define CAN_BTR_TS2_1 ((uint32_t)0x00200000U) /*!<Time Segment 2 (Bit 1) */
2420 #define CAN_BTR_TS2_2 ((uint32_t)0x00400000U) /*!<Time Segment 2 (Bit 2) */
2421 #define CAN_BTR_TS2 ((uint32_t)0x00700000U) /*!<Time Segment 2 */
2422 #define CAN_BTR_SJW_0 ((uint32_t)0x01000000U) /*!<Resynchronization Jump Width (Bit 0) */
2423 #define CAN_BTR_SJW_1 ((uint32_t)0x02000000U) /*!<Resynchronization Jump Width (Bit 1) */
2424 #define CAN_BTR_SJW ((uint32_t)0x03000000U) /*!<Resynchronization Jump Width */
2425 #define CAN_BTR_LBKM ((uint32_t)0x40000000U) /*!<Loop Back Mode (Debug) */
2426 #define CAN_BTR_SILM ((uint32_t)0x80000000U) /*!<Silent Mode */
2427
2428 /*!<Mailbox registers */
2429 /****************** Bit definition for CAN_TI0R register ********************/
2430 #define CAN_TI0R_TXRQ ((uint32_t)0x00000001U) /*!<Transmit Mailbox Request */
2431 #define CAN_TI0R_RTR ((uint32_t)0x00000002U) /*!<Remote Transmission Request */
2432 #define CAN_TI0R_IDE ((uint32_t)0x00000004U) /*!<Identifier Extension */
2433 #define CAN_TI0R_EXID ((uint32_t)0x001FFFF8U) /*!<Extended Identifier */
2434 #define CAN_TI0R_STID ((uint32_t)0xFFE00000U) /*!<Standard Identifier or Extended Identifier */
2435
2436 /****************** Bit definition for CAN_TDT0R register *******************/
2437 #define CAN_TDT0R_DLC ((uint32_t)0x0000000FU) /*!<Data Length Code */
2438 #define CAN_TDT0R_TGT ((uint32_t)0x00000100U) /*!<Transmit Global Time */
2439 #define CAN_TDT0R_TIME ((uint32_t)0xFFFF0000U) /*!<Message Time Stamp */
2440
2441 /****************** Bit definition for CAN_TDL0R register *******************/
2442 #define CAN_TDL0R_DATA0 ((uint32_t)0x000000FFU) /*!<Data byte 0 */
2443 #define CAN_TDL0R_DATA1 ((uint32_t)0x0000FF00U) /*!<Data byte 1 */
2444 #define CAN_TDL0R_DATA2 ((uint32_t)0x00FF0000U) /*!<Data byte 2 */
2445 #define CAN_TDL0R_DATA3 ((uint32_t)0xFF000000U) /*!<Data byte 3 */
2446
2447 /****************** Bit definition for CAN_TDH0R register *******************/
2448 #define CAN_TDH0R_DATA4 ((uint32_t)0x000000FFU) /*!<Data byte 4 */
2449 #define CAN_TDH0R_DATA5 ((uint32_t)0x0000FF00U) /*!<Data byte 5 */
2450 #define CAN_TDH0R_DATA6 ((uint32_t)0x00FF0000U) /*!<Data byte 6 */
2451 #define CAN_TDH0R_DATA7 ((uint32_t)0xFF000000U) /*!<Data byte 7 */
2452
2453 /******************* Bit definition for CAN_TI1R register *******************/
2454 #define CAN_TI1R_TXRQ ((uint32_t)0x00000001U) /*!<Transmit Mailbox Request */
2455 #define CAN_TI1R_RTR ((uint32_t)0x00000002U) /*!<Remote Transmission Request */
2456 #define CAN_TI1R_IDE ((uint32_t)0x00000004U) /*!<Identifier Extension */
2457 #define CAN_TI1R_EXID ((uint32_t)0x001FFFF8U) /*!<Extended Identifier */
2458 #define CAN_TI1R_STID ((uint32_t)0xFFE00000U) /*!<Standard Identifier or Extended Identifier */
2459
2460 /******************* Bit definition for CAN_TDT1R register ******************/
2461 #define CAN_TDT1R_DLC ((uint32_t)0x0000000FU) /*!<Data Length Code */
2462 #define CAN_TDT1R_TGT ((uint32_t)0x00000100U) /*!<Transmit Global Time */
2463 #define CAN_TDT1R_TIME ((uint32_t)0xFFFF0000U) /*!<Message Time Stamp */
2464
2465 /******************* Bit definition for CAN_TDL1R register ******************/
2466 #define CAN_TDL1R_DATA0 ((uint32_t)0x000000FFU) /*!<Data byte 0 */
2467 #define CAN_TDL1R_DATA1 ((uint32_t)0x0000FF00U) /*!<Data byte 1 */
2468 #define CAN_TDL1R_DATA2 ((uint32_t)0x00FF0000U) /*!<Data byte 2 */
2469 #define CAN_TDL1R_DATA3 ((uint32_t)0xFF000000U) /*!<Data byte 3 */
2470
2471 /******************* Bit definition for CAN_TDH1R register ******************/
2472 #define CAN_TDH1R_DATA4 ((uint32_t)0x000000FFU) /*!<Data byte 4 */
2473 #define CAN_TDH1R_DATA5 ((uint32_t)0x0000FF00U) /*!<Data byte 5 */
2474 #define CAN_TDH1R_DATA6 ((uint32_t)0x00FF0000U) /*!<Data byte 6 */
2475 #define CAN_TDH1R_DATA7 ((uint32_t)0xFF000000U) /*!<Data byte 7 */
2476
2477 /******************* Bit definition for CAN_TI2R register *******************/
2478 #define CAN_TI2R_TXRQ ((uint32_t)0x00000001U) /*!<Transmit Mailbox Request */
2479 #define CAN_TI2R_RTR ((uint32_t)0x00000002U) /*!<Remote Transmission Request */
2480 #define CAN_TI2R_IDE ((uint32_t)0x00000004U) /*!<Identifier Extension */
2481 #define CAN_TI2R_EXID ((uint32_t)0x001FFFF8U) /*!<Extended identifier */
2482 #define CAN_TI2R_STID ((uint32_t)0xFFE00000U) /*!<Standard Identifier or Extended Identifier */
2483
2484 /******************* Bit definition for CAN_TDT2R register ******************/
2485 #define CAN_TDT2R_DLC ((uint32_t)0x0000000FU) /*!<Data Length Code */
2486 #define CAN_TDT2R_TGT ((uint32_t)0x00000100U) /*!<Transmit Global Time */
2487 #define CAN_TDT2R_TIME ((uint32_t)0xFFFF0000U) /*!<Message Time Stamp */
2488
2489 /******************* Bit definition for CAN_TDL2R register ******************/
2490 #define CAN_TDL2R_DATA0 ((uint32_t)0x000000FFU) /*!<Data byte 0 */
2491 #define CAN_TDL2R_DATA1 ((uint32_t)0x0000FF00U) /*!<Data byte 1 */
2492 #define CAN_TDL2R_DATA2 ((uint32_t)0x00FF0000U) /*!<Data byte 2 */
2493 #define CAN_TDL2R_DATA3 ((uint32_t)0xFF000000U) /*!<Data byte 3 */
2494
2495 /******************* Bit definition for CAN_TDH2R register ******************/
2496 #define CAN_TDH2R_DATA4 ((uint32_t)0x000000FFU) /*!<Data byte 4 */
2497 #define CAN_TDH2R_DATA5 ((uint32_t)0x0000FF00U) /*!<Data byte 5 */
2498 #define CAN_TDH2R_DATA6 ((uint32_t)0x00FF0000U) /*!<Data byte 6 */
2499 #define CAN_TDH2R_DATA7 ((uint32_t)0xFF000000U) /*!<Data byte 7 */
2500
2501 /******************* Bit definition for CAN_RI0R register *******************/
2502 #define CAN_RI0R_RTR ((uint32_t)0x00000002U) /*!<Remote Transmission Request */
2503 #define CAN_RI0R_IDE ((uint32_t)0x00000004U) /*!<Identifier Extension */
2504 #define CAN_RI0R_EXID ((uint32_t)0x001FFFF8U) /*!<Extended Identifier */
2505 #define CAN_RI0R_STID ((uint32_t)0xFFE00000U) /*!<Standard Identifier or Extended Identifier */
2506
2507 /******************* Bit definition for CAN_RDT0R register ******************/
2508 #define CAN_RDT0R_DLC ((uint32_t)0x0000000FU) /*!<Data Length Code */
2509 #define CAN_RDT0R_FMI ((uint32_t)0x0000FF00U) /*!<Filter Match Index */
2510 #define CAN_RDT0R_TIME ((uint32_t)0xFFFF0000U) /*!<Message Time Stamp */
2511
2512 /******************* Bit definition for CAN_RDL0R register ******************/
2513 #define CAN_RDL0R_DATA0 ((uint32_t)0x000000FFU) /*!<Data byte 0 */
2514 #define CAN_RDL0R_DATA1 ((uint32_t)0x0000FF00U) /*!<Data byte 1 */
2515 #define CAN_RDL0R_DATA2 ((uint32_t)0x00FF0000U) /*!<Data byte 2 */
2516 #define CAN_RDL0R_DATA3 ((uint32_t)0xFF000000U) /*!<Data byte 3 */
2517
2518 /******************* Bit definition for CAN_RDH0R register ******************/
2519 #define CAN_RDH0R_DATA4 ((uint32_t)0x000000FFU) /*!<Data byte 4 */
2520 #define CAN_RDH0R_DATA5 ((uint32_t)0x0000FF00U) /*!<Data byte 5 */
2521 #define CAN_RDH0R_DATA6 ((uint32_t)0x00FF0000U) /*!<Data byte 6 */
2522 #define CAN_RDH0R_DATA7 ((uint32_t)0xFF000000U) /*!<Data byte 7 */
2523
2524 /******************* Bit definition for CAN_RI1R register *******************/
2525 #define CAN_RI1R_RTR ((uint32_t)0x00000002U) /*!<Remote Transmission Request */
2526 #define CAN_RI1R_IDE ((uint32_t)0x00000004U) /*!<Identifier Extension */
2527 #define CAN_RI1R_EXID ((uint32_t)0x001FFFF8U) /*!<Extended identifier */
2528 #define CAN_RI1R_STID ((uint32_t)0xFFE00000U) /*!<Standard Identifier or Extended Identifier */
2529
2530 /******************* Bit definition for CAN_RDT1R register ******************/
2531 #define CAN_RDT1R_DLC ((uint32_t)0x0000000FU) /*!<Data Length Code */
2532 #define CAN_RDT1R_FMI ((uint32_t)0x0000FF00U) /*!<Filter Match Index */
2533 #define CAN_RDT1R_TIME ((uint32_t)0xFFFF0000U) /*!<Message Time Stamp */
2534
2535 /******************* Bit definition for CAN_RDL1R register ******************/
2536 #define CAN_RDL1R_DATA0 ((uint32_t)0x000000FFU) /*!<Data byte 0 */
2537 #define CAN_RDL1R_DATA1 ((uint32_t)0x0000FF00U) /*!<Data byte 1 */
2538 #define CAN_RDL1R_DATA2 ((uint32_t)0x00FF0000U) /*!<Data byte 2 */
2539 #define CAN_RDL1R_DATA3 ((uint32_t)0xFF000000U) /*!<Data byte 3 */
2540
2541 /******************* Bit definition for CAN_RDH1R register ******************/
2542 #define CAN_RDH1R_DATA4 ((uint32_t)0x000000FFU) /*!<Data byte 4 */
2543 #define CAN_RDH1R_DATA5 ((uint32_t)0x0000FF00U) /*!<Data byte 5 */
2544 #define CAN_RDH1R_DATA6 ((uint32_t)0x00FF0000U) /*!<Data byte 6 */
2545 #define CAN_RDH1R_DATA7 ((uint32_t)0xFF000000U) /*!<Data byte 7 */
2546
2547 /*!<CAN filter registers */
2548 /******************* Bit definition for CAN_FMR register ********************/
2549 #define CAN_FMR_FINIT ((uint8_t)0x01U) /*!<Filter Init Mode */
2550
2551 /******************* Bit definition for CAN_FM1R register *******************/
2552 #define CAN_FM1R_FBM ((uint16_t)0x3FFFU) /*!<Filter Mode */
2553 #define CAN_FM1R_FBM0 ((uint16_t)0x0001U) /*!<Filter Init Mode bit 0 */
2554 #define CAN_FM1R_FBM1 ((uint16_t)0x0002U) /*!<Filter Init Mode bit 1 */
2555 #define CAN_FM1R_FBM2 ((uint16_t)0x0004U) /*!<Filter Init Mode bit 2 */
2556 #define CAN_FM1R_FBM3 ((uint16_t)0x0008U) /*!<Filter Init Mode bit 3 */
2557 #define CAN_FM1R_FBM4 ((uint16_t)0x0010U) /*!<Filter Init Mode bit 4 */
2558 #define CAN_FM1R_FBM5 ((uint16_t)0x0020U) /*!<Filter Init Mode bit 5 */
2559 #define CAN_FM1R_FBM6 ((uint16_t)0x0040U) /*!<Filter Init Mode bit 6 */
2560 #define CAN_FM1R_FBM7 ((uint16_t)0x0080U) /*!<Filter Init Mode bit 7 */
2561 #define CAN_FM1R_FBM8 ((uint16_t)0x0100U) /*!<Filter Init Mode bit 8 */
2562 #define CAN_FM1R_FBM9 ((uint16_t)0x0200U) /*!<Filter Init Mode bit 9 */
2563 #define CAN_FM1R_FBM10 ((uint16_t)0x0400U) /*!<Filter Init Mode bit 10 */
2564 #define CAN_FM1R_FBM11 ((uint16_t)0x0800U) /*!<Filter Init Mode bit 11 */
2565 #define CAN_FM1R_FBM12 ((uint16_t)0x1000U) /*!<Filter Init Mode bit 12 */
2566 #define CAN_FM1R_FBM13 ((uint16_t)0x2000U) /*!<Filter Init Mode bit 13 */
2567
2568 /******************* Bit definition for CAN_FS1R register *******************/
2569 #define CAN_FS1R_FSC ((uint16_t)0x3FFFU) /*!<Filter Scale Configuration */
2570 #define CAN_FS1R_FSC0 ((uint16_t)0x0001U) /*!<Filter Scale Configuration bit 0 */
2571 #define CAN_FS1R_FSC1 ((uint16_t)0x0002U) /*!<Filter Scale Configuration bit 1 */
2572 #define CAN_FS1R_FSC2 ((uint16_t)0x0004U) /*!<Filter Scale Configuration bit 2 */
2573 #define CAN_FS1R_FSC3 ((uint16_t)0x0008U) /*!<Filter Scale Configuration bit 3 */
2574 #define CAN_FS1R_FSC4 ((uint16_t)0x0010U) /*!<Filter Scale Configuration bit 4 */
2575 #define CAN_FS1R_FSC5 ((uint16_t)0x0020U) /*!<Filter Scale Configuration bit 5 */
2576 #define CAN_FS1R_FSC6 ((uint16_t)0x0040U) /*!<Filter Scale Configuration bit 6 */
2577 #define CAN_FS1R_FSC7 ((uint16_t)0x0080U) /*!<Filter Scale Configuration bit 7 */
2578 #define CAN_FS1R_FSC8 ((uint16_t)0x0100U) /*!<Filter Scale Configuration bit 8 */
2579 #define CAN_FS1R_FSC9 ((uint16_t)0x0200U) /*!<Filter Scale Configuration bit 9 */
2580 #define CAN_FS1R_FSC10 ((uint16_t)0x0400U) /*!<Filter Scale Configuration bit 10 */
2581 #define CAN_FS1R_FSC11 ((uint16_t)0x0800U) /*!<Filter Scale Configuration bit 11 */
2582 #define CAN_FS1R_FSC12 ((uint16_t)0x1000U) /*!<Filter Scale Configuration bit 12 */
2583 #define CAN_FS1R_FSC13 ((uint16_t)0x2000U) /*!<Filter Scale Configuration bit 13 */
2584
2585 /****************** Bit definition for CAN_FFA1R register *******************/
2586 #define CAN_FFA1R_FFA ((uint16_t)0x3FFFU) /*!<Filter FIFO Assignment */
2587 #define CAN_FFA1R_FFA0 ((uint16_t)0x0001U) /*!<Filter FIFO Assignment for Filter 0 */
2588 #define CAN_FFA1R_FFA1 ((uint16_t)0x0002U) /*!<Filter FIFO Assignment for Filter 1 */
2589 #define CAN_FFA1R_FFA2 ((uint16_t)0x0004U) /*!<Filter FIFO Assignment for Filter 2 */
2590 #define CAN_FFA1R_FFA3 ((uint16_t)0x0008U) /*!<Filter FIFO Assignment for Filter 3 */
2591 #define CAN_FFA1R_FFA4 ((uint16_t)0x0010U) /*!<Filter FIFO Assignment for Filter 4 */
2592 #define CAN_FFA1R_FFA5 ((uint16_t)0x0020U) /*!<Filter FIFO Assignment for Filter 5 */
2593 #define CAN_FFA1R_FFA6 ((uint16_t)0x0040U) /*!<Filter FIFO Assignment for Filter 6 */
2594 #define CAN_FFA1R_FFA7 ((uint16_t)0x0080U) /*!<Filter FIFO Assignment for Filter 7 */
2595 #define CAN_FFA1R_FFA8 ((uint16_t)0x0100U) /*!<Filter FIFO Assignment for Filter 8 */
2596 #define CAN_FFA1R_FFA9 ((uint16_t)0x0200U) /*!<Filter FIFO Assignment for Filter 9 */
2597 #define CAN_FFA1R_FFA10 ((uint16_t)0x0400U) /*!<Filter FIFO Assignment for Filter 10 */
2598 #define CAN_FFA1R_FFA11 ((uint16_t)0x0800U) /*!<Filter FIFO Assignment for Filter 11 */
2599 #define CAN_FFA1R_FFA12 ((uint16_t)0x1000U) /*!<Filter FIFO Assignment for Filter 12 */
2600 #define CAN_FFA1R_FFA13 ((uint16_t)0x2000U) /*!<Filter FIFO Assignment for Filter 13 */
2601
2602 /******************* Bit definition for CAN_FA1R register *******************/
2603 #define CAN_FA1R_FACT ((uint16_t)0x3FFFU) /*!<Filter Active */
2604 #define CAN_FA1R_FACT0 ((uint16_t)0x0001U) /*!<Filter 0 Active */
2605 #define CAN_FA1R_FACT1 ((uint16_t)0x0002U) /*!<Filter 1 Active */
2606 #define CAN_FA1R_FACT2 ((uint16_t)0x0004U) /*!<Filter 2 Active */
2607 #define CAN_FA1R_FACT3 ((uint16_t)0x0008U) /*!<Filter 3 Active */
2608 #define CAN_FA1R_FACT4 ((uint16_t)0x0010U) /*!<Filter 4 Active */
2609 #define CAN_FA1R_FACT5 ((uint16_t)0x0020U) /*!<Filter 5 Active */
2610 #define CAN_FA1R_FACT6 ((uint16_t)0x0040U) /*!<Filter 6 Active */
2611 #define CAN_FA1R_FACT7 ((uint16_t)0x0080U) /*!<Filter 7 Active */
2612 #define CAN_FA1R_FACT8 ((uint16_t)0x0100U) /*!<Filter 8 Active */
2613 #define CAN_FA1R_FACT9 ((uint16_t)0x0200U) /*!<Filter 9 Active */
2614 #define CAN_FA1R_FACT10 ((uint16_t)0x0400U) /*!<Filter 10 Active */
2615 #define CAN_FA1R_FACT11 ((uint16_t)0x0800U) /*!<Filter 11 Active */
2616 #define CAN_FA1R_FACT12 ((uint16_t)0x1000U) /*!<Filter 12 Active */
2617 #define CAN_FA1R_FACT13 ((uint16_t)0x2000U) /*!<Filter 13 Active */
2618
2619 /******************* Bit definition for CAN_F0R1 register *******************/
2620 #define CAN_F0R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
2621 #define CAN_F0R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
2622 #define CAN_F0R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
2623 #define CAN_F0R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
2624 #define CAN_F0R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
2625 #define CAN_F0R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
2626 #define CAN_F0R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
2627 #define CAN_F0R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
2628 #define CAN_F0R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
2629 #define CAN_F0R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
2630 #define CAN_F0R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
2631 #define CAN_F0R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
2632 #define CAN_F0R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
2633 #define CAN_F0R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
2634 #define CAN_F0R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
2635 #define CAN_F0R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
2636 #define CAN_F0R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
2637 #define CAN_F0R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
2638 #define CAN_F0R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
2639 #define CAN_F0R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
2640 #define CAN_F0R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
2641 #define CAN_F0R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
2642 #define CAN_F0R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
2643 #define CAN_F0R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
2644 #define CAN_F0R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
2645 #define CAN_F0R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
2646 #define CAN_F0R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
2647 #define CAN_F0R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
2648 #define CAN_F0R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
2649 #define CAN_F0R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
2650 #define CAN_F0R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
2651 #define CAN_F0R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
2652
2653 /******************* Bit definition for CAN_F1R1 register *******************/
2654 #define CAN_F1R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
2655 #define CAN_F1R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
2656 #define CAN_F1R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
2657 #define CAN_F1R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
2658 #define CAN_F1R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
2659 #define CAN_F1R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
2660 #define CAN_F1R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
2661 #define CAN_F1R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
2662 #define CAN_F1R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
2663 #define CAN_F1R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
2664 #define CAN_F1R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
2665 #define CAN_F1R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
2666 #define CAN_F1R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
2667 #define CAN_F1R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
2668 #define CAN_F1R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
2669 #define CAN_F1R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
2670 #define CAN_F1R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
2671 #define CAN_F1R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
2672 #define CAN_F1R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
2673 #define CAN_F1R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
2674 #define CAN_F1R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
2675 #define CAN_F1R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
2676 #define CAN_F1R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
2677 #define CAN_F1R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
2678 #define CAN_F1R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
2679 #define CAN_F1R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
2680 #define CAN_F1R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
2681 #define CAN_F1R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
2682 #define CAN_F1R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
2683 #define CAN_F1R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
2684 #define CAN_F1R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
2685 #define CAN_F1R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
2686
2687 /******************* Bit definition for CAN_F2R1 register *******************/
2688 #define CAN_F2R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
2689 #define CAN_F2R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
2690 #define CAN_F2R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
2691 #define CAN_F2R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
2692 #define CAN_F2R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
2693 #define CAN_F2R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
2694 #define CAN_F2R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
2695 #define CAN_F2R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
2696 #define CAN_F2R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
2697 #define CAN_F2R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
2698 #define CAN_F2R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
2699 #define CAN_F2R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
2700 #define CAN_F2R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
2701 #define CAN_F2R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
2702 #define CAN_F2R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
2703 #define CAN_F2R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
2704 #define CAN_F2R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
2705 #define CAN_F2R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
2706 #define CAN_F2R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
2707 #define CAN_F2R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
2708 #define CAN_F2R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
2709 #define CAN_F2R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
2710 #define CAN_F2R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
2711 #define CAN_F2R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
2712 #define CAN_F2R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
2713 #define CAN_F2R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
2714 #define CAN_F2R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
2715 #define CAN_F2R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
2716 #define CAN_F2R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
2717 #define CAN_F2R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
2718 #define CAN_F2R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
2719 #define CAN_F2R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
2720
2721 /******************* Bit definition for CAN_F3R1 register *******************/
2722 #define CAN_F3R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
2723 #define CAN_F3R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
2724 #define CAN_F3R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
2725 #define CAN_F3R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
2726 #define CAN_F3R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
2727 #define CAN_F3R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
2728 #define CAN_F3R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
2729 #define CAN_F3R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
2730 #define CAN_F3R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
2731 #define CAN_F3R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
2732 #define CAN_F3R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
2733 #define CAN_F3R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
2734 #define CAN_F3R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
2735 #define CAN_F3R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
2736 #define CAN_F3R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
2737 #define CAN_F3R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
2738 #define CAN_F3R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
2739 #define CAN_F3R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
2740 #define CAN_F3R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
2741 #define CAN_F3R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
2742 #define CAN_F3R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
2743 #define CAN_F3R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
2744 #define CAN_F3R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
2745 #define CAN_F3R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
2746 #define CAN_F3R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
2747 #define CAN_F3R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
2748 #define CAN_F3R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
2749 #define CAN_F3R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
2750 #define CAN_F3R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
2751 #define CAN_F3R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
2752 #define CAN_F3R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
2753 #define CAN_F3R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
2754
2755 /******************* Bit definition for CAN_F4R1 register *******************/
2756 #define CAN_F4R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
2757 #define CAN_F4R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
2758 #define CAN_F4R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
2759 #define CAN_F4R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
2760 #define CAN_F4R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
2761 #define CAN_F4R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
2762 #define CAN_F4R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
2763 #define CAN_F4R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
2764 #define CAN_F4R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
2765 #define CAN_F4R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
2766 #define CAN_F4R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
2767 #define CAN_F4R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
2768 #define CAN_F4R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
2769 #define CAN_F4R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
2770 #define CAN_F4R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
2771 #define CAN_F4R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
2772 #define CAN_F4R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
2773 #define CAN_F4R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
2774 #define CAN_F4R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
2775 #define CAN_F4R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
2776 #define CAN_F4R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
2777 #define CAN_F4R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
2778 #define CAN_F4R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
2779 #define CAN_F4R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
2780 #define CAN_F4R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
2781 #define CAN_F4R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
2782 #define CAN_F4R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
2783 #define CAN_F4R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
2784 #define CAN_F4R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
2785 #define CAN_F4R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
2786 #define CAN_F4R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
2787 #define CAN_F4R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
2788
2789 /******************* Bit definition for CAN_F5R1 register *******************/
2790 #define CAN_F5R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
2791 #define CAN_F5R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
2792 #define CAN_F5R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
2793 #define CAN_F5R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
2794 #define CAN_F5R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
2795 #define CAN_F5R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
2796 #define CAN_F5R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
2797 #define CAN_F5R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
2798 #define CAN_F5R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
2799 #define CAN_F5R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
2800 #define CAN_F5R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
2801 #define CAN_F5R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
2802 #define CAN_F5R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
2803 #define CAN_F5R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
2804 #define CAN_F5R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
2805 #define CAN_F5R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
2806 #define CAN_F5R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
2807 #define CAN_F5R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
2808 #define CAN_F5R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
2809 #define CAN_F5R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
2810 #define CAN_F5R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
2811 #define CAN_F5R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
2812 #define CAN_F5R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
2813 #define CAN_F5R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
2814 #define CAN_F5R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
2815 #define CAN_F5R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
2816 #define CAN_F5R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
2817 #define CAN_F5R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
2818 #define CAN_F5R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
2819 #define CAN_F5R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
2820 #define CAN_F5R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
2821 #define CAN_F5R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
2822
2823 /******************* Bit definition for CAN_F6R1 register *******************/
2824 #define CAN_F6R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
2825 #define CAN_F6R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
2826 #define CAN_F6R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
2827 #define CAN_F6R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
2828 #define CAN_F6R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
2829 #define CAN_F6R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
2830 #define CAN_F6R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
2831 #define CAN_F6R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
2832 #define CAN_F6R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
2833 #define CAN_F6R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
2834 #define CAN_F6R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
2835 #define CAN_F6R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
2836 #define CAN_F6R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
2837 #define CAN_F6R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
2838 #define CAN_F6R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
2839 #define CAN_F6R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
2840 #define CAN_F6R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
2841 #define CAN_F6R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
2842 #define CAN_F6R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
2843 #define CAN_F6R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
2844 #define CAN_F6R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
2845 #define CAN_F6R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
2846 #define CAN_F6R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
2847 #define CAN_F6R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
2848 #define CAN_F6R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
2849 #define CAN_F6R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
2850 #define CAN_F6R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
2851 #define CAN_F6R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
2852 #define CAN_F6R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
2853 #define CAN_F6R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
2854 #define CAN_F6R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
2855 #define CAN_F6R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
2856
2857 /******************* Bit definition for CAN_F7R1 register *******************/
2858 #define CAN_F7R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
2859 #define CAN_F7R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
2860 #define CAN_F7R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
2861 #define CAN_F7R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
2862 #define CAN_F7R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
2863 #define CAN_F7R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
2864 #define CAN_F7R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
2865 #define CAN_F7R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
2866 #define CAN_F7R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
2867 #define CAN_F7R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
2868 #define CAN_F7R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
2869 #define CAN_F7R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
2870 #define CAN_F7R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
2871 #define CAN_F7R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
2872 #define CAN_F7R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
2873 #define CAN_F7R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
2874 #define CAN_F7R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
2875 #define CAN_F7R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
2876 #define CAN_F7R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
2877 #define CAN_F7R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
2878 #define CAN_F7R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
2879 #define CAN_F7R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
2880 #define CAN_F7R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
2881 #define CAN_F7R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
2882 #define CAN_F7R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
2883 #define CAN_F7R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
2884 #define CAN_F7R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
2885 #define CAN_F7R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
2886 #define CAN_F7R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
2887 #define CAN_F7R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
2888 #define CAN_F7R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
2889 #define CAN_F7R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
2890
2891 /******************* Bit definition for CAN_F8R1 register *******************/
2892 #define CAN_F8R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
2893 #define CAN_F8R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
2894 #define CAN_F8R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
2895 #define CAN_F8R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
2896 #define CAN_F8R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
2897 #define CAN_F8R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
2898 #define CAN_F8R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
2899 #define CAN_F8R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
2900 #define CAN_F8R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
2901 #define CAN_F8R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
2902 #define CAN_F8R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
2903 #define CAN_F8R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
2904 #define CAN_F8R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
2905 #define CAN_F8R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
2906 #define CAN_F8R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
2907 #define CAN_F8R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
2908 #define CAN_F8R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
2909 #define CAN_F8R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
2910 #define CAN_F8R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
2911 #define CAN_F8R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
2912 #define CAN_F8R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
2913 #define CAN_F8R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
2914 #define CAN_F8R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
2915 #define CAN_F8R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
2916 #define CAN_F8R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
2917 #define CAN_F8R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
2918 #define CAN_F8R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
2919 #define CAN_F8R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
2920 #define CAN_F8R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
2921 #define CAN_F8R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
2922 #define CAN_F8R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
2923 #define CAN_F8R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
2924
2925 /******************* Bit definition for CAN_F9R1 register *******************/
2926 #define CAN_F9R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
2927 #define CAN_F9R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
2928 #define CAN_F9R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
2929 #define CAN_F9R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
2930 #define CAN_F9R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
2931 #define CAN_F9R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
2932 #define CAN_F9R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
2933 #define CAN_F9R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
2934 #define CAN_F9R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
2935 #define CAN_F9R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
2936 #define CAN_F9R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
2937 #define CAN_F9R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
2938 #define CAN_F9R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
2939 #define CAN_F9R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
2940 #define CAN_F9R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
2941 #define CAN_F9R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
2942 #define CAN_F9R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
2943 #define CAN_F9R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
2944 #define CAN_F9R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
2945 #define CAN_F9R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
2946 #define CAN_F9R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
2947 #define CAN_F9R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
2948 #define CAN_F9R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
2949 #define CAN_F9R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
2950 #define CAN_F9R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
2951 #define CAN_F9R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
2952 #define CAN_F9R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
2953 #define CAN_F9R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
2954 #define CAN_F9R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
2955 #define CAN_F9R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
2956 #define CAN_F9R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
2957 #define CAN_F9R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
2958
2959 /******************* Bit definition for CAN_F10R1 register ******************/
2960 #define CAN_F10R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
2961 #define CAN_F10R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
2962 #define CAN_F10R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
2963 #define CAN_F10R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
2964 #define CAN_F10R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
2965 #define CAN_F10R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
2966 #define CAN_F10R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
2967 #define CAN_F10R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
2968 #define CAN_F10R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
2969 #define CAN_F10R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
2970 #define CAN_F10R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
2971 #define CAN_F10R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
2972 #define CAN_F10R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
2973 #define CAN_F10R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
2974 #define CAN_F10R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
2975 #define CAN_F10R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
2976 #define CAN_F10R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
2977 #define CAN_F10R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
2978 #define CAN_F10R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
2979 #define CAN_F10R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
2980 #define CAN_F10R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
2981 #define CAN_F10R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
2982 #define CAN_F10R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
2983 #define CAN_F10R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
2984 #define CAN_F10R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
2985 #define CAN_F10R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
2986 #define CAN_F10R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
2987 #define CAN_F10R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
2988 #define CAN_F10R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
2989 #define CAN_F10R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
2990 #define CAN_F10R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
2991 #define CAN_F10R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
2992
2993 /******************* Bit definition for CAN_F11R1 register ******************/
2994 #define CAN_F11R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
2995 #define CAN_F11R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
2996 #define CAN_F11R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
2997 #define CAN_F11R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
2998 #define CAN_F11R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
2999 #define CAN_F11R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
3000 #define CAN_F11R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
3001 #define CAN_F11R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
3002 #define CAN_F11R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
3003 #define CAN_F11R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
3004 #define CAN_F11R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
3005 #define CAN_F11R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
3006 #define CAN_F11R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
3007 #define CAN_F11R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
3008 #define CAN_F11R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
3009 #define CAN_F11R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
3010 #define CAN_F11R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
3011 #define CAN_F11R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
3012 #define CAN_F11R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
3013 #define CAN_F11R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
3014 #define CAN_F11R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
3015 #define CAN_F11R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
3016 #define CAN_F11R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
3017 #define CAN_F11R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
3018 #define CAN_F11R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
3019 #define CAN_F11R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
3020 #define CAN_F11R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
3021 #define CAN_F11R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
3022 #define CAN_F11R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
3023 #define CAN_F11R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
3024 #define CAN_F11R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
3025 #define CAN_F11R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
3026
3027 /******************* Bit definition for CAN_F12R1 register ******************/
3028 #define CAN_F12R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
3029 #define CAN_F12R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
3030 #define CAN_F12R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
3031 #define CAN_F12R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
3032 #define CAN_F12R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
3033 #define CAN_F12R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
3034 #define CAN_F12R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
3035 #define CAN_F12R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
3036 #define CAN_F12R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
3037 #define CAN_F12R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
3038 #define CAN_F12R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
3039 #define CAN_F12R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
3040 #define CAN_F12R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
3041 #define CAN_F12R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
3042 #define CAN_F12R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
3043 #define CAN_F12R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
3044 #define CAN_F12R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
3045 #define CAN_F12R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
3046 #define CAN_F12R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
3047 #define CAN_F12R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
3048 #define CAN_F12R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
3049 #define CAN_F12R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
3050 #define CAN_F12R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
3051 #define CAN_F12R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
3052 #define CAN_F12R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
3053 #define CAN_F12R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
3054 #define CAN_F12R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
3055 #define CAN_F12R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
3056 #define CAN_F12R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
3057 #define CAN_F12R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
3058 #define CAN_F12R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
3059 #define CAN_F12R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
3060
3061 /******************* Bit definition for CAN_F13R1 register ******************/
3062 #define CAN_F13R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
3063 #define CAN_F13R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
3064 #define CAN_F13R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
3065 #define CAN_F13R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
3066 #define CAN_F13R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
3067 #define CAN_F13R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
3068 #define CAN_F13R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
3069 #define CAN_F13R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
3070 #define CAN_F13R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
3071 #define CAN_F13R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
3072 #define CAN_F13R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
3073 #define CAN_F13R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
3074 #define CAN_F13R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
3075 #define CAN_F13R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
3076 #define CAN_F13R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
3077 #define CAN_F13R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
3078 #define CAN_F13R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
3079 #define CAN_F13R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
3080 #define CAN_F13R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
3081 #define CAN_F13R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
3082 #define CAN_F13R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
3083 #define CAN_F13R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
3084 #define CAN_F13R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
3085 #define CAN_F13R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
3086 #define CAN_F13R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
3087 #define CAN_F13R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
3088 #define CAN_F13R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
3089 #define CAN_F13R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
3090 #define CAN_F13R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
3091 #define CAN_F13R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
3092 #define CAN_F13R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
3093 #define CAN_F13R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
3094
3095 /******************* Bit definition for CAN_F0R2 register *******************/
3096 #define CAN_F0R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
3097 #define CAN_F0R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
3098 #define CAN_F0R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
3099 #define CAN_F0R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
3100 #define CAN_F0R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
3101 #define CAN_F0R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
3102 #define CAN_F0R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
3103 #define CAN_F0R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
3104 #define CAN_F0R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
3105 #define CAN_F0R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
3106 #define CAN_F0R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
3107 #define CAN_F0R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
3108 #define CAN_F0R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
3109 #define CAN_F0R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
3110 #define CAN_F0R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
3111 #define CAN_F0R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
3112 #define CAN_F0R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
3113 #define CAN_F0R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
3114 #define CAN_F0R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
3115 #define CAN_F0R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
3116 #define CAN_F0R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
3117 #define CAN_F0R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
3118 #define CAN_F0R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
3119 #define CAN_F0R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
3120 #define CAN_F0R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
3121 #define CAN_F0R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
3122 #define CAN_F0R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
3123 #define CAN_F0R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
3124 #define CAN_F0R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
3125 #define CAN_F0R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
3126 #define CAN_F0R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
3127 #define CAN_F0R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
3128
3129 /******************* Bit definition for CAN_F1R2 register *******************/
3130 #define CAN_F1R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
3131 #define CAN_F1R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
3132 #define CAN_F1R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
3133 #define CAN_F1R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
3134 #define CAN_F1R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
3135 #define CAN_F1R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
3136 #define CAN_F1R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
3137 #define CAN_F1R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
3138 #define CAN_F1R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
3139 #define CAN_F1R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
3140 #define CAN_F1R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
3141 #define CAN_F1R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
3142 #define CAN_F1R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
3143 #define CAN_F1R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
3144 #define CAN_F1R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
3145 #define CAN_F1R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
3146 #define CAN_F1R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
3147 #define CAN_F1R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
3148 #define CAN_F1R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
3149 #define CAN_F1R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
3150 #define CAN_F1R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
3151 #define CAN_F1R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
3152 #define CAN_F1R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
3153 #define CAN_F1R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
3154 #define CAN_F1R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
3155 #define CAN_F1R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
3156 #define CAN_F1R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
3157 #define CAN_F1R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
3158 #define CAN_F1R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
3159 #define CAN_F1R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
3160 #define CAN_F1R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
3161 #define CAN_F1R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
3162
3163 /******************* Bit definition for CAN_F2R2 register *******************/
3164 #define CAN_F2R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
3165 #define CAN_F2R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
3166 #define CAN_F2R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
3167 #define CAN_F2R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
3168 #define CAN_F2R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
3169 #define CAN_F2R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
3170 #define CAN_F2R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
3171 #define CAN_F2R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
3172 #define CAN_F2R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
3173 #define CAN_F2R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
3174 #define CAN_F2R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
3175 #define CAN_F2R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
3176 #define CAN_F2R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
3177 #define CAN_F2R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
3178 #define CAN_F2R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
3179 #define CAN_F2R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
3180 #define CAN_F2R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
3181 #define CAN_F2R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
3182 #define CAN_F2R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
3183 #define CAN_F2R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
3184 #define CAN_F2R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
3185 #define CAN_F2R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
3186 #define CAN_F2R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
3187 #define CAN_F2R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
3188 #define CAN_F2R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
3189 #define CAN_F2R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
3190 #define CAN_F2R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
3191 #define CAN_F2R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
3192 #define CAN_F2R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
3193 #define CAN_F2R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
3194 #define CAN_F2R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
3195 #define CAN_F2R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
3196
3197 /******************* Bit definition for CAN_F3R2 register *******************/
3198 #define CAN_F3R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
3199 #define CAN_F3R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
3200 #define CAN_F3R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
3201 #define CAN_F3R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
3202 #define CAN_F3R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
3203 #define CAN_F3R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
3204 #define CAN_F3R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
3205 #define CAN_F3R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
3206 #define CAN_F3R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
3207 #define CAN_F3R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
3208 #define CAN_F3R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
3209 #define CAN_F3R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
3210 #define CAN_F3R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
3211 #define CAN_F3R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
3212 #define CAN_F3R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
3213 #define CAN_F3R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
3214 #define CAN_F3R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
3215 #define CAN_F3R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
3216 #define CAN_F3R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
3217 #define CAN_F3R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
3218 #define CAN_F3R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
3219 #define CAN_F3R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
3220 #define CAN_F3R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
3221 #define CAN_F3R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
3222 #define CAN_F3R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
3223 #define CAN_F3R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
3224 #define CAN_F3R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
3225 #define CAN_F3R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
3226 #define CAN_F3R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
3227 #define CAN_F3R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
3228 #define CAN_F3R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
3229 #define CAN_F3R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
3230
3231 /******************* Bit definition for CAN_F4R2 register *******************/
3232 #define CAN_F4R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
3233 #define CAN_F4R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
3234 #define CAN_F4R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
3235 #define CAN_F4R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
3236 #define CAN_F4R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
3237 #define CAN_F4R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
3238 #define CAN_F4R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
3239 #define CAN_F4R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
3240 #define CAN_F4R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
3241 #define CAN_F4R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
3242 #define CAN_F4R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
3243 #define CAN_F4R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
3244 #define CAN_F4R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
3245 #define CAN_F4R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
3246 #define CAN_F4R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
3247 #define CAN_F4R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
3248 #define CAN_F4R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
3249 #define CAN_F4R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
3250 #define CAN_F4R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
3251 #define CAN_F4R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
3252 #define CAN_F4R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
3253 #define CAN_F4R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
3254 #define CAN_F4R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
3255 #define CAN_F4R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
3256 #define CAN_F4R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
3257 #define CAN_F4R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
3258 #define CAN_F4R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
3259 #define CAN_F4R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
3260 #define CAN_F4R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
3261 #define CAN_F4R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
3262 #define CAN_F4R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
3263 #define CAN_F4R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
3264
3265 /******************* Bit definition for CAN_F5R2 register *******************/
3266 #define CAN_F5R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
3267 #define CAN_F5R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
3268 #define CAN_F5R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
3269 #define CAN_F5R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
3270 #define CAN_F5R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
3271 #define CAN_F5R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
3272 #define CAN_F5R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
3273 #define CAN_F5R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
3274 #define CAN_F5R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
3275 #define CAN_F5R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
3276 #define CAN_F5R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
3277 #define CAN_F5R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
3278 #define CAN_F5R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
3279 #define CAN_F5R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
3280 #define CAN_F5R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
3281 #define CAN_F5R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
3282 #define CAN_F5R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
3283 #define CAN_F5R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
3284 #define CAN_F5R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
3285 #define CAN_F5R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
3286 #define CAN_F5R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
3287 #define CAN_F5R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
3288 #define CAN_F5R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
3289 #define CAN_F5R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
3290 #define CAN_F5R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
3291 #define CAN_F5R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
3292 #define CAN_F5R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
3293 #define CAN_F5R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
3294 #define CAN_F5R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
3295 #define CAN_F5R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
3296 #define CAN_F5R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
3297 #define CAN_F5R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
3298
3299 /******************* Bit definition for CAN_F6R2 register *******************/
3300 #define CAN_F6R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
3301 #define CAN_F6R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
3302 #define CAN_F6R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
3303 #define CAN_F6R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
3304 #define CAN_F6R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
3305 #define CAN_F6R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
3306 #define CAN_F6R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
3307 #define CAN_F6R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
3308 #define CAN_F6R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
3309 #define CAN_F6R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
3310 #define CAN_F6R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
3311 #define CAN_F6R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
3312 #define CAN_F6R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
3313 #define CAN_F6R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
3314 #define CAN_F6R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
3315 #define CAN_F6R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
3316 #define CAN_F6R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
3317 #define CAN_F6R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
3318 #define CAN_F6R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
3319 #define CAN_F6R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
3320 #define CAN_F6R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
3321 #define CAN_F6R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
3322 #define CAN_F6R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
3323 #define CAN_F6R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
3324 #define CAN_F6R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
3325 #define CAN_F6R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
3326 #define CAN_F6R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
3327 #define CAN_F6R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
3328 #define CAN_F6R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
3329 #define CAN_F6R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
3330 #define CAN_F6R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
3331 #define CAN_F6R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
3332
3333 /******************* Bit definition for CAN_F7R2 register *******************/
3334 #define CAN_F7R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
3335 #define CAN_F7R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
3336 #define CAN_F7R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
3337 #define CAN_F7R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
3338 #define CAN_F7R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
3339 #define CAN_F7R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
3340 #define CAN_F7R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
3341 #define CAN_F7R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
3342 #define CAN_F7R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
3343 #define CAN_F7R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
3344 #define CAN_F7R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
3345 #define CAN_F7R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
3346 #define CAN_F7R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
3347 #define CAN_F7R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
3348 #define CAN_F7R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
3349 #define CAN_F7R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
3350 #define CAN_F7R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
3351 #define CAN_F7R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
3352 #define CAN_F7R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
3353 #define CAN_F7R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
3354 #define CAN_F7R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
3355 #define CAN_F7R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
3356 #define CAN_F7R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
3357 #define CAN_F7R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
3358 #define CAN_F7R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
3359 #define CAN_F7R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
3360 #define CAN_F7R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
3361 #define CAN_F7R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
3362 #define CAN_F7R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
3363 #define CAN_F7R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
3364 #define CAN_F7R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
3365 #define CAN_F7R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
3366
3367 /******************* Bit definition for CAN_F8R2 register *******************/
3368 #define CAN_F8R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
3369 #define CAN_F8R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
3370 #define CAN_F8R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
3371 #define CAN_F8R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
3372 #define CAN_F8R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
3373 #define CAN_F8R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
3374 #define CAN_F8R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
3375 #define CAN_F8R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
3376 #define CAN_F8R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
3377 #define CAN_F8R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
3378 #define CAN_F8R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
3379 #define CAN_F8R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
3380 #define CAN_F8R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
3381 #define CAN_F8R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
3382 #define CAN_F8R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
3383 #define CAN_F8R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
3384 #define CAN_F8R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
3385 #define CAN_F8R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
3386 #define CAN_F8R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
3387 #define CAN_F8R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
3388 #define CAN_F8R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
3389 #define CAN_F8R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
3390 #define CAN_F8R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
3391 #define CAN_F8R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
3392 #define CAN_F8R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
3393 #define CAN_F8R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
3394 #define CAN_F8R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
3395 #define CAN_F8R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
3396 #define CAN_F8R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
3397 #define CAN_F8R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
3398 #define CAN_F8R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
3399 #define CAN_F8R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
3400
3401 /******************* Bit definition for CAN_F9R2 register *******************/
3402 #define CAN_F9R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
3403 #define CAN_F9R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
3404 #define CAN_F9R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
3405 #define CAN_F9R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
3406 #define CAN_F9R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
3407 #define CAN_F9R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
3408 #define CAN_F9R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
3409 #define CAN_F9R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
3410 #define CAN_F9R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
3411 #define CAN_F9R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
3412 #define CAN_F9R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
3413 #define CAN_F9R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
3414 #define CAN_F9R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
3415 #define CAN_F9R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
3416 #define CAN_F9R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
3417 #define CAN_F9R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
3418 #define CAN_F9R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
3419 #define CAN_F9R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
3420 #define CAN_F9R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
3421 #define CAN_F9R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
3422 #define CAN_F9R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
3423 #define CAN_F9R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
3424 #define CAN_F9R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
3425 #define CAN_F9R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
3426 #define CAN_F9R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
3427 #define CAN_F9R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
3428 #define CAN_F9R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
3429 #define CAN_F9R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
3430 #define CAN_F9R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
3431 #define CAN_F9R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
3432 #define CAN_F9R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
3433 #define CAN_F9R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
3434
3435 /******************* Bit definition for CAN_F10R2 register ******************/
3436 #define CAN_F10R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
3437 #define CAN_F10R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
3438 #define CAN_F10R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
3439 #define CAN_F10R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
3440 #define CAN_F10R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
3441 #define CAN_F10R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
3442 #define CAN_F10R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
3443 #define CAN_F10R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
3444 #define CAN_F10R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
3445 #define CAN_F10R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
3446 #define CAN_F10R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
3447 #define CAN_F10R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
3448 #define CAN_F10R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
3449 #define CAN_F10R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
3450 #define CAN_F10R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
3451 #define CAN_F10R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
3452 #define CAN_F10R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
3453 #define CAN_F10R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
3454 #define CAN_F10R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
3455 #define CAN_F10R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
3456 #define CAN_F10R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
3457 #define CAN_F10R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
3458 #define CAN_F10R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
3459 #define CAN_F10R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
3460 #define CAN_F10R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
3461 #define CAN_F10R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
3462 #define CAN_F10R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
3463 #define CAN_F10R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
3464 #define CAN_F10R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
3465 #define CAN_F10R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
3466 #define CAN_F10R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
3467 #define CAN_F10R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
3468
3469 /******************* Bit definition for CAN_F11R2 register ******************/
3470 #define CAN_F11R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
3471 #define CAN_F11R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
3472 #define CAN_F11R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
3473 #define CAN_F11R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
3474 #define CAN_F11R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
3475 #define CAN_F11R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
3476 #define CAN_F11R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
3477 #define CAN_F11R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
3478 #define CAN_F11R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
3479 #define CAN_F11R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
3480 #define CAN_F11R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
3481 #define CAN_F11R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
3482 #define CAN_F11R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
3483 #define CAN_F11R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
3484 #define CAN_F11R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
3485 #define CAN_F11R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
3486 #define CAN_F11R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
3487 #define CAN_F11R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
3488 #define CAN_F11R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
3489 #define CAN_F11R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
3490 #define CAN_F11R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
3491 #define CAN_F11R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
3492 #define CAN_F11R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
3493 #define CAN_F11R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
3494 #define CAN_F11R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
3495 #define CAN_F11R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
3496 #define CAN_F11R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
3497 #define CAN_F11R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
3498 #define CAN_F11R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
3499 #define CAN_F11R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
3500 #define CAN_F11R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
3501 #define CAN_F11R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
3502
3503 /******************* Bit definition for CAN_F12R2 register ******************/
3504 #define CAN_F12R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
3505 #define CAN_F12R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
3506 #define CAN_F12R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
3507 #define CAN_F12R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
3508 #define CAN_F12R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
3509 #define CAN_F12R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
3510 #define CAN_F12R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
3511 #define CAN_F12R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
3512 #define CAN_F12R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
3513 #define CAN_F12R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
3514 #define CAN_F12R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
3515 #define CAN_F12R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
3516 #define CAN_F12R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
3517 #define CAN_F12R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
3518 #define CAN_F12R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
3519 #define CAN_F12R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
3520 #define CAN_F12R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
3521 #define CAN_F12R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
3522 #define CAN_F12R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
3523 #define CAN_F12R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
3524 #define CAN_F12R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
3525 #define CAN_F12R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
3526 #define CAN_F12R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
3527 #define CAN_F12R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
3528 #define CAN_F12R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
3529 #define CAN_F12R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
3530 #define CAN_F12R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
3531 #define CAN_F12R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
3532 #define CAN_F12R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
3533 #define CAN_F12R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
3534 #define CAN_F12R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
3535 #define CAN_F12R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
3536
3537 /******************* Bit definition for CAN_F13R2 register ******************/
3538 #define CAN_F13R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
3539 #define CAN_F13R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
3540 #define CAN_F13R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
3541 #define CAN_F13R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
3542 #define CAN_F13R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
3543 #define CAN_F13R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
3544 #define CAN_F13R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
3545 #define CAN_F13R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
3546 #define CAN_F13R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
3547 #define CAN_F13R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
3548 #define CAN_F13R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
3549 #define CAN_F13R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
3550 #define CAN_F13R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
3551 #define CAN_F13R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
3552 #define CAN_F13R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
3553 #define CAN_F13R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
3554 #define CAN_F13R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
3555 #define CAN_F13R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
3556 #define CAN_F13R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
3557 #define CAN_F13R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
3558 #define CAN_F13R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
3559 #define CAN_F13R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
3560 #define CAN_F13R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
3561 #define CAN_F13R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
3562 #define CAN_F13R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
3563 #define CAN_F13R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
3564 #define CAN_F13R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
3565 #define CAN_F13R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
3566 #define CAN_F13R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
3567 #define CAN_F13R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
3568 #define CAN_F13R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
3569 #define CAN_F13R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
3570
3571 /******************************************************************************/
3572 /* */
3573 /* CRC calculation unit */
3574 /* */
3575 /******************************************************************************/
3576 /******************* Bit definition for CRC_DR register *********************/
3577 #define CRC_DR_DR ((uint32_t)0xFFFFFFFFU) /*!< Data register bits */
3578
3579 /******************* Bit definition for CRC_IDR register ********************/
3580 #define CRC_IDR_IDR ((uint8_t)0xFFU) /*!< General-purpose 8-bit data register bits */
3581
3582 /******************** Bit definition for CRC_CR register ********************/
3583 #define CRC_CR_RESET ((uint32_t)0x00000001U) /*!< RESET the CRC computation unit bit */
3584 #define CRC_CR_POLYSIZE ((uint32_t)0x00000018U) /*!< Polynomial size bits */
3585 #define CRC_CR_POLYSIZE_0 ((uint32_t)0x00000008U) /*!< Polynomial size bit 0 */
3586 #define CRC_CR_POLYSIZE_1 ((uint32_t)0x00000010U) /*!< Polynomial size bit 1 */
3587 #define CRC_CR_REV_IN ((uint32_t)0x00000060U) /*!< REV_IN Reverse Input Data bits */
3588 #define CRC_CR_REV_IN_0 ((uint32_t)0x00000020U) /*!< Bit 0 */
3589 #define CRC_CR_REV_IN_1 ((uint32_t)0x00000040U) /*!< Bit 1 */
3590 #define CRC_CR_REV_OUT ((uint32_t)0x00000080U) /*!< REV_OUT Reverse Output Data bits */
3591
3592 /******************* Bit definition for CRC_INIT register *******************/
3593 #define CRC_INIT_INIT ((uint32_t)0xFFFFFFFFU) /*!< Initial CRC value bits */
3594
3595 /******************* Bit definition for CRC_POL register ********************/
3596 #define CRC_POL_POL ((uint32_t)0xFFFFFFFFU) /*!< Coefficients of the polynomial */
3597
3598 /******************************************************************************/
3599 /* */
3600 /* Advanced Encryption Standard (AES) */
3601 /* */
3602 /******************************************************************************/
3603 /******************* Bit definition for AES_CR register *********************/
3604 #define AES_CR_EN ((uint32_t)0x00000001U) /*!< AES Enable */
3605 #define AES_CR_DATATYPE ((uint32_t)0x00000006U) /*!< Data type selection */
3606 #define AES_CR_DATATYPE_0 ((uint32_t)0x00000002U) /*!< Bit 0 */
3607 #define AES_CR_DATATYPE_1 ((uint32_t)0x00000004U) /*!< Bit 1 */
3608
3609 #define AES_CR_MODE ((uint32_t)0x00000018U) /*!< AES Mode Of Operation */
3610 #define AES_CR_MODE_0 ((uint32_t)0x00000008U) /*!< Bit 0 */
3611 #define AES_CR_MODE_1 ((uint32_t)0x00000010U) /*!< Bit 1 */
3612
3613 #define AES_CR_CHMOD ((uint32_t)0x00010060U) /*!< AES Chaining Mode */
3614 #define AES_CR_CHMOD_0 ((uint32_t)0x00000020U) /*!< Bit 0 */
3615 #define AES_CR_CHMOD_1 ((uint32_t)0x00000040U) /*!< Bit 1 */
3616 #define AES_CR_CHMOD_2 ((uint32_t)0x00010000U) /*!< Bit 2 */
3617
3618 #define AES_CR_CCFC ((uint32_t)0x00000080U) /*!< Computation Complete Flag Clear */
3619 #define AES_CR_ERRC ((uint32_t)0x00000100U) /*!< Error Clear */
3620 #define AES_CR_CCFIE ((uint32_t)0x00000200U) /*!< Computation Complete Flag Interrupt Enable */
3621 #define AES_CR_ERRIE ((uint32_t)0x00000400U) /*!< Error Interrupt Enable */
3622 #define AES_CR_DMAINEN ((uint32_t)0x00000800U) /*!< Enable data input phase DMA management */
3623 #define AES_CR_DMAOUTEN ((uint32_t)0x00001000U) /*!< Enable data output phase DMA management */
3624
3625 #define AES_CR_GCMPH ((uint32_t)0x00006000U) /*!< GCM Phase */
3626 #define AES_CR_GCMPH_0 ((uint32_t)0x00002000U) /*!< Bit 0 */
3627 #define AES_CR_GCMPH_1 ((uint32_t)0x00004000U) /*!< Bit 1 */
3628
3629 #define AES_CR_KEYSIZE ((uint32_t)0x00040000U) /*!< Key size selection */
3630
3631 /******************* Bit definition for AES_SR register *********************/
3632 #define AES_SR_CCF ((uint32_t)0x00000001U) /*!< Computation Complete Flag */
3633 #define AES_SR_RDERR ((uint32_t)0x00000002U) /*!< Read Error Flag */
3634 #define AES_SR_WRERR ((uint32_t)0x00000004U) /*!< Write Error Flag */
3635 #define AES_SR_BUSY ((uint32_t)0x00000008U) /*!< Busy Flag */
3636
3637 /******************* Bit definition for AES_DINR register *******************/
3638 #define AES_DINR ((uint32_t)0xFFFFFFFFU) /*!< AES Data Input Register */
3639
3640 /******************* Bit definition for AES_DOUTR register ******************/
3641 #define AES_DOUTR ((uint32_t)0xFFFFFFFFU) /*!< AES Data Output Register */
3642
3643 /******************* Bit definition for AES_KEYR0 register ******************/
3644 #define AES_KEYR0 ((uint32_t)0xFFFFFFFFU) /*!< AES Key Register 0 */
3645
3646 /******************* Bit definition for AES_KEYR1 register ******************/
3647 #define AES_KEYR1 ((uint32_t)0xFFFFFFFFU) /*!< AES Key Register 1 */
3648
3649 /******************* Bit definition for AES_KEYR2 register ******************/
3650 #define AES_KEYR2 ((uint32_t)0xFFFFFFFFU) /*!< AES Key Register 2 */
3651
3652 /******************* Bit definition for AES_KEYR3 register ******************/
3653 #define AES_KEYR3 ((uint32_t)0xFFFFFFFFU) /*!< AES Key Register 3 */
3654
3655 /******************* Bit definition for AES_KEYR4 register ******************/
3656 #define AES_KEYR4 ((uint32_t)0xFFFFFFFFU) /*!< AES Key Register 4 */
3657
3658 /******************* Bit definition for AES_KEYR5 register ******************/
3659 #define AES_KEYR5 ((uint32_t)0xFFFFFFFFU) /*!< AES Key Register 5 */
3660
3661 /******************* Bit definition for AES_KEYR6 register ******************/
3662 #define AES_KEYR6 ((uint32_t)0xFFFFFFFFU) /*!< AES Key Register 6 */
3663
3664 /******************* Bit definition for AES_KEYR7 register ******************/
3665 #define AES_KEYR7 ((uint32_t)0xFFFFFFFFU) /*!< AES Key Register 7 */
3666
3667 /******************* Bit definition for AES_IVR0 register ******************/
3668 #define AES_IVR0 ((uint32_t)0xFFFFFFFFU) /*!< AES Initialization Vector Register 0 */
3669
3670 /******************* Bit definition for AES_IVR1 register ******************/
3671 #define AES_IVR1 ((uint32_t)0xFFFFFFFFU) /*!< AES Initialization Vector Register 1 */
3672
3673 /******************* Bit definition for AES_IVR2 register ******************/
3674 #define AES_IVR2 ((uint32_t)0xFFFFFFFFU) /*!< AES Initialization Vector Register 2 */
3675
3676 /******************* Bit definition for AES_IVR3 register ******************/
3677 #define AES_IVR3 ((uint32_t)0xFFFFFFFFU) /*!< AES Initialization Vector Register 3 */
3678
3679 /******************* Bit definition for AES_SUSP0R register ******************/
3680 #define AES_SUSP0R ((uint32_t)0xFFFFFFFFU) /*!< AES Suspend registers 0 */
3681
3682 /******************* Bit definition for AES_SUSP1R register ******************/
3683 #define AES_SUSP1R ((uint32_t)0xFFFFFFFFU) /*!< AES Suspend registers 1 */
3684
3685 /******************* Bit definition for AES_SUSP2R register ******************/
3686 #define AES_SUSP2R ((uint32_t)0xFFFFFFFFU) /*!< AES Suspend registers 2 */
3687
3688 /******************* Bit definition for AES_SUSP3R register ******************/
3689 #define AES_SUSP3R ((uint32_t)0xFFFFFFFFU) /*!< AES Suspend registers 3 */
3690
3691 /******************* Bit definition for AES_SUSP4R register ******************/
3692 #define AES_SUSP4R ((uint32_t)0xFFFFFFFFU) /*!< AES Suspend registers 4 */
3693
3694 /******************* Bit definition for AES_SUSP5R register ******************/
3695 #define AES_SUSP5R ((uint32_t)0xFFFFFFFFU) /*!< AES Suspend registers 5 */
3696
3697 /******************* Bit definition for AES_SUSP6R register ******************/
3698 #define AES_SUSP6R ((uint32_t)0xFFFFFFFFU) /*!< AES Suspend registers 6 */
3699
3700 /******************* Bit definition for AES_SUSP7R register ******************/
3701 #define AES_SUSP7R ((uint32_t)0xFFFFFFFFU) /*!< AES Suspend registers 7 */
3702
3703 /******************************************************************************/
3704 /* */
3705 /* Digital to Analog Converter */
3706 /* */
3707 /******************************************************************************/
3708 /******************** Bit definition for DAC_CR register ********************/
3709 #define DAC_CR_EN1 ((uint32_t)0x00000001U) /*!<DAC channel1 enable */
3710 #define DAC_CR_TEN1 ((uint32_t)0x00000004U) /*!<DAC channel1 Trigger enable */
3711
3712 #define DAC_CR_TSEL1 ((uint32_t)0x00000038U) /*!<TSEL1[2:0] (DAC channel1 Trigger selection) */
3713 #define DAC_CR_TSEL1_0 ((uint32_t)0x00000008U) /*!<Bit 0 */
3714 #define DAC_CR_TSEL1_1 ((uint32_t)0x00000010U) /*!<Bit 1 */
3715 #define DAC_CR_TSEL1_2 ((uint32_t)0x00000020U) /*!<Bit 2 */
3716
3717 #define DAC_CR_WAVE1 ((uint32_t)0x000000C0U) /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */
3718 #define DAC_CR_WAVE1_0 ((uint32_t)0x00000040U) /*!<Bit 0 */
3719 #define DAC_CR_WAVE1_1 ((uint32_t)0x00000080U) /*!<Bit 1 */
3720
3721 #define DAC_CR_MAMP1 ((uint32_t)0x00000F00U) /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */
3722 #define DAC_CR_MAMP1_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
3723 #define DAC_CR_MAMP1_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
3724 #define DAC_CR_MAMP1_2 ((uint32_t)0x00000400U) /*!<Bit 2 */
3725 #define DAC_CR_MAMP1_3 ((uint32_t)0x00000800U) /*!<Bit 3 */
3726
3727 #define DAC_CR_DMAEN1 ((uint32_t)0x00001000U) /*!<DAC channel1 DMA enable */
3728 #define DAC_CR_DMAUDRIE1 ((uint32_t)0x00002000U) /*!<DAC channel 1 DMA underrun interrupt enable >*/
3729 #define DAC_CR_CEN1 ((uint32_t)0x00004000U) /*!<DAC channel 1 calibration enable >*/
3730
3731 #define DAC_CR_EN2 ((uint32_t)0x00010000U) /*!<DAC channel2 enable */
3732 #define DAC_CR_TEN2 ((uint32_t)0x00040000U) /*!<DAC channel2 Trigger enable */
3733
3734 #define DAC_CR_TSEL2 ((uint32_t)0x00380000U) /*!<TSEL2[2:0] (DAC channel2 Trigger selection) */
3735 #define DAC_CR_TSEL2_0 ((uint32_t)0x00080000U) /*!<Bit 0 */
3736 #define DAC_CR_TSEL2_1 ((uint32_t)0x00100000U) /*!<Bit 1 */
3737 #define DAC_CR_TSEL2_2 ((uint32_t)0x00200000U) /*!<Bit 2 */
3738
3739 #define DAC_CR_WAVE2 ((uint32_t)0x00C00000U) /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */
3740 #define DAC_CR_WAVE2_0 ((uint32_t)0x00400000U) /*!<Bit 0 */
3741 #define DAC_CR_WAVE2_1 ((uint32_t)0x00800000U) /*!<Bit 1 */
3742
3743 #define DAC_CR_MAMP2 ((uint32_t)0x0F000000U) /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */
3744 #define DAC_CR_MAMP2_0 ((uint32_t)0x01000000U) /*!<Bit 0 */
3745 #define DAC_CR_MAMP2_1 ((uint32_t)0x02000000U) /*!<Bit 1 */
3746 #define DAC_CR_MAMP2_2 ((uint32_t)0x04000000U) /*!<Bit 2 */
3747 #define DAC_CR_MAMP2_3 ((uint32_t)0x08000000U) /*!<Bit 3 */
3748
3749 #define DAC_CR_DMAEN2 ((uint32_t)0x10000000U) /*!<DAC channel2 DMA enabled */
3750 #define DAC_CR_DMAUDRIE2 ((uint32_t)0x20000000U) /*!<DAC channel2 DMA underrun interrupt enable >*/
3751 #define DAC_CR_CEN2 ((uint32_t)0x40000000U) /*!<DAC channel2 calibration enable >*/
3752
3753 /***************** Bit definition for DAC_SWTRIGR register ******************/
3754 #define DAC_SWTRIGR_SWTRIG1 ((uint32_t)0x00000001U) /*!<DAC channel1 software trigger */
3755 #define DAC_SWTRIGR_SWTRIG2 ((uint32_t)0x00000002U) /*!<DAC channel2 software trigger */
3756
3757 /***************** Bit definition for DAC_DHR12R1 register ******************/
3758 #define DAC_DHR12R1_DACC1DHR ((uint32_t)0x00000FFFU) /*!<DAC channel1 12-bit Right aligned data */
3759
3760 /***************** Bit definition for DAC_DHR12L1 register ******************/
3761 #define DAC_DHR12L1_DACC1DHR ((uint32_t)0x0000FFF0U) /*!<DAC channel1 12-bit Left aligned data */
3762
3763 /****************** Bit definition for DAC_DHR8R1 register ******************/
3764 #define DAC_DHR8R1_DACC1DHR ((uint32_t)0x000000FFU) /*!<DAC channel1 8-bit Right aligned data */
3765
3766 /***************** Bit definition for DAC_DHR12R2 register ******************/
3767 #define DAC_DHR12R2_DACC2DHR ((uint32_t)0x00000FFFU) /*!<DAC channel2 12-bit Right aligned data */
3768
3769 /***************** Bit definition for DAC_DHR12L2 register ******************/
3770 #define DAC_DHR12L2_DACC2DHR ((uint32_t)0x0000FFF0U) /*!<DAC channel2 12-bit Left aligned data */
3771
3772 /****************** Bit definition for DAC_DHR8R2 register ******************/
3773 #define DAC_DHR8R2_DACC2DHR ((uint32_t)0x000000FFU) /*!<DAC channel2 8-bit Right aligned data */
3774
3775 /***************** Bit definition for DAC_DHR12RD register ******************/
3776 #define DAC_DHR12RD_DACC1DHR ((uint32_t)0x00000FFFU) /*!<DAC channel1 12-bit Right aligned data */
3777 #define DAC_DHR12RD_DACC2DHR ((uint32_t)0x0FFF0000U) /*!<DAC channel2 12-bit Right aligned data */
3778
3779 /***************** Bit definition for DAC_DHR12LD register ******************/
3780 #define DAC_DHR12LD_DACC1DHR ((uint32_t)0x0000FFF0U) /*!<DAC channel1 12-bit Left aligned data */
3781 #define DAC_DHR12LD_DACC2DHR ((uint32_t)0xFFF00000U) /*!<DAC channel2 12-bit Left aligned data */
3782
3783 /****************** Bit definition for DAC_DHR8RD register ******************/
3784 #define DAC_DHR8RD_DACC1DHR ((uint32_t)0x000000FFU) /*!<DAC channel1 8-bit Right aligned data */
3785 #define DAC_DHR8RD_DACC2DHR ((uint32_t)0x0000FF00U) /*!<DAC channel2 8-bit Right aligned data */
3786
3787 /******************* Bit definition for DAC_DOR1 register *******************/
3788 #define DAC_DOR1_DACC1DOR ((uint32_t)0x00000FFFU) /*!<DAC channel1 data output */
3789
3790 /******************* Bit definition for DAC_DOR2 register *******************/
3791 #define DAC_DOR2_DACC2DOR ((uint32_t)0x00000FFFU) /*!<DAC channel2 data output */
3792
3793 /******************** Bit definition for DAC_SR register ********************/
3794 #define DAC_SR_DMAUDR1 ((uint32_t)0x00002000U) /*!<DAC channel1 DMA underrun flag */
3795 #define DAC_SR_CAL_FLAG1 ((uint32_t)0x00004000U) /*!<DAC channel1 calibration offset status */
3796 #define DAC_SR_BWST1 ((uint32_t)0x20008000U) /*!<DAC channel1 busy writing sample time flag */
3797
3798 #define DAC_SR_DMAUDR2 ((uint32_t)0x20000000U) /*!<DAC channel2 DMA underrun flag */
3799 #define DAC_SR_CAL_FLAG2 ((uint32_t)0x40000000U) /*!<DAC channel2 calibration offset status */
3800 #define DAC_SR_BWST2 ((uint32_t)0x80000000U) /*!<DAC channel2 busy writing sample time flag */
3801
3802 /******************* Bit definition for DAC_CCR register ********************/
3803 #define DAC_CCR_OTRIM1 ((uint32_t)0x0000001FU) /*!<DAC channel1 offset trimming value */
3804 #define DAC_CCR_OTRIM2 ((uint32_t)0x001F0000U) /*!<DAC channel2 offset trimming value */
3805
3806 /******************* Bit definition for DAC_MCR register *******************/
3807 #define DAC_MCR_MODE1 ((uint32_t)0x00000007U) /*!<MODE1[2:0] (DAC channel1 mode) */
3808 #define DAC_MCR_MODE1_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
3809 #define DAC_MCR_MODE1_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
3810 #define DAC_MCR_MODE1_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
3811
3812 #define DAC_MCR_MODE2 ((uint32_t)0x00070000U) /*!<MODE2[2:0] (DAC channel2 mode) */
3813 #define DAC_MCR_MODE2_0 ((uint32_t)0x00010000U) /*!<Bit 0 */
3814 #define DAC_MCR_MODE2_1 ((uint32_t)0x00020000U) /*!<Bit 1 */
3815 #define DAC_MCR_MODE2_2 ((uint32_t)0x00040000U) /*!<Bit 2 */
3816
3817 /****************** Bit definition for DAC_SHSR1 register ******************/
3818 #define DAC_SHSR1_TSAMPLE1 ((uint32_t)0x000003FFU) /*!<DAC channel1 sample time */
3819
3820 /****************** Bit definition for DAC_SHSR2 register ******************/
3821 #define DAC_SHSR2_TSAMPLE2 ((uint32_t)0x000003FFU) /*!<DAC channel2 sample time */
3822
3823 /****************** Bit definition for DAC_SHHR register ******************/
3824 #define DAC_SHHR_THOLD1 ((uint32_t)0x000003FFU) /*!<DAC channel1 hold time */
3825 #define DAC_SHHR_THOLD2 ((uint32_t)0x03FF0000U) /*!<DAC channel2 hold time */
3826
3827 /****************** Bit definition for DAC_SHRR register ******************/
3828 #define DAC_SHRR_TREFRESH1 ((uint32_t)0x000000FFU) /*!<DAC channel1 refresh time */
3829 #define DAC_SHRR_TREFRESH2 ((uint32_t)0x00FF0000U) /*!<DAC channel2 refresh time */
3830
3831
3832 /******************************************************************************/
3833 /* */
3834 /* Digital Filter for Sigma Delta Modulators */
3835 /* */
3836 /******************************************************************************/
3837
3838 /**************** DFSDM channel configuration registers ********************/
3839
3840 /*************** Bit definition for DFSDM_CHCFGR1 register ******************/
3841 #define DFSDM_CHCFGR1_DFSDMEN ((uint32_t)0x80000000U) /*!< Global enable for DFSDM interface */
3842 #define DFSDM_CHCFGR1_CKOUTSRC ((uint32_t)0x40000000U) /*!< Output serial clock source selection */
3843 #define DFSDM_CHCFGR1_CKOUTDIV ((uint32_t)0x00FF0000U) /*!< CKOUTDIV[7:0] output serial clock divider */
3844 #define DFSDM_CHCFGR1_DATPACK ((uint32_t)0x0000C000U) /*!< DATPACK[1:0] Data packing mode */
3845 #define DFSDM_CHCFGR1_DATPACK_1 ((uint32_t)0x00008000U) /*!< Data packing mode, Bit 1 */
3846 #define DFSDM_CHCFGR1_DATPACK_0 ((uint32_t)0x00004000U) /*!< Data packing mode, Bit 0 */
3847 #define DFSDM_CHCFGR1_DATMPX ((uint32_t)0x00003000U) /*!< DATMPX[1:0] Input data multiplexer for channel y */
3848 #define DFSDM_CHCFGR1_DATMPX_1 ((uint32_t)0x00002000U) /*!< Input data multiplexer for channel y, Bit 1 */
3849 #define DFSDM_CHCFGR1_DATMPX_0 ((uint32_t)0x00001000U) /*!< Input data multiplexer for channel y, Bit 0 */
3850 #define DFSDM_CHCFGR1_CHINSEL ((uint32_t)0x00000100U) /*!< Serial inputs selection for channel y */
3851 #define DFSDM_CHCFGR1_CHEN ((uint32_t)0x00000080U) /*!< Channel y enable */
3852 #define DFSDM_CHCFGR1_CKABEN ((uint32_t)0x00000040U) /*!< Clock absence detector enable on channel y */
3853 #define DFSDM_CHCFGR1_SCDEN ((uint32_t)0x00000020U) /*!< Short circuit detector enable on channel y */
3854 #define DFSDM_CHCFGR1_SPICKSEL ((uint32_t)0x0000000CU) /*!< SPICKSEL[1:0] SPI clock select for channel y */
3855 #define DFSDM_CHCFGR1_SPICKSEL_1 ((uint32_t)0x00000008U) /*!< SPI clock select for channel y, Bit 1 */
3856 #define DFSDM_CHCFGR1_SPICKSEL_0 ((uint32_t)0x00000004U) /*!< SPI clock select for channel y, Bit 0 */
3857 #define DFSDM_CHCFGR1_SITP ((uint32_t)0x00000003U) /*!< SITP[1:0] Serial interface type for channel y */
3858 #define DFSDM_CHCFGR1_SITP_1 ((uint32_t)0x00000002U) /*!< Serial interface type for channel y, Bit 1 */
3859 #define DFSDM_CHCFGR1_SITP_0 ((uint32_t)0x00000001U) /*!< Serial interface type for channel y, Bit 0 */
3860
3861 /*************** Bit definition for DFSDM_CHCFGR2 register ******************/
3862 #define DFSDM_CHCFGR2_OFFSET ((uint32_t)0xFFFFFF00U) /*!< OFFSET[23:0] 24-bit calibration offset for channel y */
3863 #define DFSDM_CHCFGR2_DTRBS ((uint32_t)0x000000F8U) /*!< DTRBS[4:0] Data right bit-shift for channel y */
3864
3865 /****************** Bit definition for DFSDM_AWSCDR register *****************/
3866 #define DFSDM_AWSCDR_AWFORD ((uint32_t)0x00C00000U) /*!< AWFORD[1:0] Analog watchdog Sinc filter order on channel y */
3867 #define DFSDM_AWSCDR_AWFORD_1 ((uint32_t)0x00800000U) /*!< Analog watchdog Sinc filter order on channel y, Bit 1 */
3868 #define DFSDM_AWSCDR_AWFORD_0 ((uint32_t)0x00400000U) /*!< Analog watchdog Sinc filter order on channel y, Bit 0 */
3869 #define DFSDM_AWSCDR_AWFOSR ((uint32_t)0x001F0000U) /*!< AWFOSR[4:0] Analog watchdog filter oversampling ratio on channel y */
3870 #define DFSDM_AWSCDR_BKSCD ((uint32_t)0x0000F000U) /*!< BKSCD[3:0] Break signal assignment for short circuit detector on channel y */
3871 #define DFSDM_AWSCDR_SCDT ((uint32_t)0x000000FFU) /*!< SCDT[7:0] Short circuit detector threshold for channel y */
3872
3873 /**************** Bit definition for DFSDM_CHWDATR register *******************/
3874 #define DFSDM_AWSCDR_WDATA ((uint32_t)0x0000FFFFU) /*!< WDATA[15:0] Input channel y watchdog data */
3875
3876 /**************** Bit definition for DFSDM_CHDATINR register *****************/
3877 #define DFSDM_AWSCDR_INDAT0 ((uint32_t)0x0000FFFFU) /*!< INDAT0[31:16] Input data for channel y or channel (y+1) */
3878 #define DFSDM_AWSCDR_INDAT1 ((uint32_t)0xFFFF0000U) /*!< INDAT0[15:0] Input data for channel y */
3879
3880 /************************ DFSDM module registers ****************************/
3881
3882 /******************** Bit definition for DFSDM_CR1 register *******************/
3883 #define DFSDM_CR1_AWFSEL ((uint32_t)0x40000000U) /*!< Analog watchdog fast mode select */
3884 #define DFSDM_CR1_FAST ((uint32_t)0x20000000U) /*!< Fast conversion mode selection */
3885 #define DFSDM_CR1_RCH ((uint32_t)0x07000000U) /*!< RCH[2:0] Regular channel selection */
3886 #define DFSDM_CR1_RDMAEN ((uint32_t)0x00200000U) /*!< DMA channel enabled to read data for the regular conversion */
3887 #define DFSDM_CR1_RSYNC ((uint32_t)0x00080000U) /*!< Launch regular conversion synchronously with DFSDMx */
3888 #define DFSDM_CR1_RCONT ((uint32_t)0x00040000U) /*!< Continuous mode selection for regular conversions */
3889 #define DFSDM_CR1_RSWSTART ((uint32_t)0x00020000U) /*!< Software start of a conversion on the regular channel */
3890 #define DFSDM_CR1_JEXTEN ((uint32_t)0x00006000U) /*!< JEXTEN[1:0] Trigger enable and trigger edge selection for injected conversions */
3891 #define DFSDM_CR1_JEXTEN_1 ((uint32_t)0x00004000U) /*!< Trigger enable and trigger edge selection for injected conversions, Bit 1 */
3892 #define DFSDM_CR1_JEXTEN_0 ((uint32_t)0x00002000U) /*!< Trigger enable and trigger edge selection for injected conversions, Bit 0 */
3893 #define DFSDM_CR1_JEXTSEL ((uint32_t)0x00000700U) /*!< JEXTSEL[2:0]Trigger signal selection for launching injected conversions */
3894 #define DFSDM_CR1_JEXTSEL_2 ((uint32_t)0x00000400U) /*!< Trigger signal selection for launching injected conversions, Bit 2 */
3895 #define DFSDM_CR1_JEXTSEL_1 ((uint32_t)0x00000200U) /*!< Trigger signal selection for launching injected conversions, Bit 1 */
3896 #define DFSDM_CR1_JEXTSEL_0 ((uint32_t)0x00000100U) /*!< Trigger signal selection for launching injected conversions, Bit 0 */
3897 #define DFSDM_CR1_JDMAEN ((uint32_t)0x00000020U) /*!< DMA channel enabled to read data for the injected channel group */
3898 #define DFSDM_CR1_JSCAN ((uint32_t)0x00000010U) /*!< Scanning conversion in continuous mode selection for injected conversions */
3899 #define DFSDM_CR1_JSYNC ((uint32_t)0x00000008U) /*!< Launch an injected conversion synchronously with DFSDMx JSWSTART trigger */
3900 #define DFSDM_CR1_JSWSTART ((uint32_t)0x00000002U) /*!< Start the conversion of the injected group of channels */
3901 #define DFSDM_CR1_DFEN ((uint32_t)0x00000001U) /*!< DFSDM enable */
3902
3903 /******************** Bit definition for DFSDM_CR2 register *******************/
3904 #define DFSDM_CR2_AWDCH ((uint32_t)0x00FF0000U) /*!< AWDCH[7:0] Analog watchdog channel selection */
3905 #define DFSDM_CR2_EXCH ((uint32_t)0x0000FF00U) /*!< EXCH[7:0] Extreme detector channel selection */
3906 #define DFSDM_CR2_CKABIE ((uint32_t)0x00000040U) /*!< Clock absence interrupt enable */
3907 #define DFSDM_CR2_SCDIE ((uint32_t)0x00000020U) /*!< Short circuit detector interrupt enable */
3908 #define DFSDM_CR2_AWDIE ((uint32_t)0x00000010U) /*!< Analog watchdog interrupt enable */
3909 #define DFSDM_CR2_ROVRIE ((uint32_t)0x00000008U) /*!< Regular data overrun interrupt enable */
3910 #define DFSDM_CR2_JOVRIE ((uint32_t)0x00000004U) /*!< Injected data overrun interrupt enable */
3911 #define DFSDM_CR2_REOCIE ((uint32_t)0x00000002U) /*!< Regular end of conversion interrupt enable */
3912 #define DFSDM_CR2_JEOCIE ((uint32_t)0x00000001U) /*!< Injected end of conversion interrupt enable */
3913
3914 /******************** Bit definition for DFSDM_ISR register *******************/
3915 #define DFSDM_ISR_SCDF ((uint32_t)0xFF000000U) /*!< SCDF[7:0] Short circuit detector flag */
3916 #define DFSDM_ISR_CKABF ((uint32_t)0x00FF0000U) /*!< CKABF[7:0] Clock absence flag */
3917 #define DFSDM_ISR_RCIP ((uint32_t)0x00004000U) /*!< Regular conversion in progress status */
3918 #define DFSDM_ISR_JCIP ((uint32_t)0x00002000U) /*!< Injected conversion in progress status */
3919 #define DFSDM_ISR_AWDF ((uint32_t)0x00000010U) /*!< Analog watchdog */
3920 #define DFSDM_ISR_ROVRF ((uint32_t)0x00000008U) /*!< Regular conversion overrun flag */
3921 #define DFSDM_ISR_JOVRF ((uint32_t)0x00000004U) /*!< Injected conversion overrun flag */
3922 #define DFSDM_ISR_REOCF ((uint32_t)0x00000002U) /*!< End of regular conversion flag */
3923 #define DFSDM_ISR_JEOCF ((uint32_t)0x00000001U) /*!< End of injected conversion flag */
3924
3925 /******************** Bit definition for DFSDM_ICR register *******************/
3926 #define DFSDM_ICR_CLRSCSDF ((uint32_t)0xFF000000U) /*!< CLRSCSDF[7:0] Clear the short circuit detector flag */
3927 #define DFSDM_ICR_CLRCKABF ((uint32_t)0x00FF0000U) /*!< CLRCKABF[7:0] Clear the clock absence flag */
3928 #define DFSDM_ICR_CLRROVRF ((uint32_t)0x00000008U) /*!< Clear the regular conversion overrun flag */
3929 #define DFSDM_ICR_CLRJOVRF ((uint32_t)0x00000004U) /*!< Clear the injected conversion overrun flag */
3930
3931 /******************* Bit definition for DFSDM_JCHGR register ******************/
3932 #define DFSDM_JCHGR_JCHG ((uint32_t)0x000000FFU) /*!< JCHG[7:0] Injected channel group selection */
3933
3934 /******************** Bit definition for DFSDM_FCR register *******************/
3935 #define DFSDM_FCR_FORD ((uint32_t)0xE0000000U) /*!< FORD[2:0] Sinc filter order */
3936 #define DFSDM_FCR_FORD_2 ((uint32_t)0x80000000U) /*!< Sinc filter order, Bit 2 */
3937 #define DFSDM_FCR_FORD_1 ((uint32_t)0x40000000U) /*!< Sinc filter order, Bit 1 */
3938 #define DFSDM_FCR_FORD_0 ((uint32_t)0x20000000U) /*!< Sinc filter order, Bit 0 */
3939 #define DFSDM_FCR_FOSR ((uint32_t)0x03FF0000U) /*!< FOSR[9:0] Sinc filter oversampling ratio (decimation rate) */
3940 #define DFSDM_FCR_IOSR ((uint32_t)0x000000FFU) /*!< IOSR[7:0] Integrator oversampling ratio (averaging length) */
3941
3942 /****************** Bit definition for DFSDM_JDATAR register *****************/
3943 #define DFSDM_JDATAR_JDATA ((uint32_t)0xFFFFFF00U) /*!< JDATA[23:0] Injected group conversion data */
3944 #define DFSDM_JDATAR_JDATACH ((uint32_t)0x00000007U) /*!< JDATACH[2:0] Injected channel most recently converted */
3945
3946 /****************** Bit definition for DFSDM_RDATAR register *****************/
3947 #define DFSDM_RDATAR_RDATA ((uint32_t)0xFFFFFF00U) /*!< RDATA[23:0] Regular channel conversion data */
3948 #define DFSDM_RDATAR_RPEND ((uint32_t)0x00000010U) /*!< RPEND Regular channel pending data */
3949 #define DFSDM_RDATAR_RDATACH ((uint32_t)0x00000007U) /*!< RDATACH[2:0] Regular channel most recently converted */
3950
3951 /****************** Bit definition for DFSDM_AWHTR register ******************/
3952 #define DFSDM_AWHTR_AWHT ((uint32_t)0xFFFFFF00U) /*!< AWHT[23:0] Analog watchdog high threshold */
3953 #define DFSDM_AWHTR_BKAWH ((uint32_t)0x0000000FU) /*!< BKAWH[3:0] Break signal assignment to analog watchdog high threshold event */
3954
3955 /****************** Bit definition for DFSDM_AWLTR register ******************/
3956 #define DFSDM_AWLTR_AWLT ((uint32_t)0xFFFFFF00U) /*!< AWHT[23:0] Analog watchdog low threshold */
3957 #define DFSDM_AWLTR_BKAWL ((uint32_t)0x0000000FU) /*!< BKAWL[3:0] Break signal assignment to analog watchdog low threshold event */
3958
3959 /****************** Bit definition for DFSDM_AWSR register ******************/
3960 #define DFSDM_AWSR_AWHTF ((uint32_t)0x0000FF00U) /*!< AWHTF[15:8] Analog watchdog high threshold error on given channels */
3961 #define DFSDM_AWSR_AWLTF ((uint32_t)0x000000FFU) /*!< AWLTF[7:0] Analog watchdog low threshold error on given channels */
3962
3963 /****************** Bit definition for DFSDM_AWCFR) register *****************/
3964 #define DFSDM_AWCFR_CLRAWHTF ((uint32_t)0x0000FF00U) /*!< CLRAWHTF[15:8] Clear the Analog watchdog high threshold flag */
3965 #define DFSDM_AWCFR_CLRAWLTF ((uint32_t)0x000000FFU) /*!< CLRAWLTF[7:0] Clear the Analog watchdog low threshold flag */
3966
3967 /****************** Bit definition for DFSDM_EXMAX register ******************/
3968 #define DFSDM_EXMAX_EXMAX ((uint32_t)0xFFFFFF00U) /*!< EXMAX[23:0] Extreme detector maximum value */
3969 #define DFSDM_EXMAX_EXMAXCH ((uint32_t)0x00000007U) /*!< EXMAXCH[2:0] Extreme detector maximum data channel */
3970
3971 /****************** Bit definition for DFSDM_EXMIN register ******************/
3972 #define DFSDM_EXMIN_EXMIN ((uint32_t)0xFFFFFF00U) /*!< EXMIN[23:0] Extreme detector minimum value */
3973 #define DFSDM_EXMIN_EXMINCH ((uint32_t)0x00000007U) /*!< EXMINCH[2:0] Extreme detector minimum data channel */
3974
3975 /****************** Bit definition for DFSDM_EXMIN register ******************/
3976 #define DFSDM_CNVTIMR_CNVCNT ((uint32_t)0xFFFFFFF0U) /*!< CNVCNT[27:0]: 28-bit timer counting conversion time */
3977
3978 /******************************************************************************/
3979 /* */
3980 /* DMA Controller (DMA) */
3981 /* */
3982 /******************************************************************************/
3983
3984 /******************* Bit definition for DMA_ISR register ********************/
3985 #define DMA_ISR_GIF1 ((uint32_t)0x00000001U) /*!< Channel 1 Global interrupt flag */
3986 #define DMA_ISR_TCIF1 ((uint32_t)0x00000002U) /*!< Channel 1 Transfer Complete flag */
3987 #define DMA_ISR_HTIF1 ((uint32_t)0x00000004U) /*!< Channel 1 Half Transfer flag */
3988 #define DMA_ISR_TEIF1 ((uint32_t)0x00000008U) /*!< Channel 1 Transfer Error flag */
3989 #define DMA_ISR_GIF2 ((uint32_t)0x00000010U) /*!< Channel 2 Global interrupt flag */
3990 #define DMA_ISR_TCIF2 ((uint32_t)0x00000020U) /*!< Channel 2 Transfer Complete flag */
3991 #define DMA_ISR_HTIF2 ((uint32_t)0x00000040U) /*!< Channel 2 Half Transfer flag */
3992 #define DMA_ISR_TEIF2 ((uint32_t)0x00000080U) /*!< Channel 2 Transfer Error flag */
3993 #define DMA_ISR_GIF3 ((uint32_t)0x00000100U) /*!< Channel 3 Global interrupt flag */
3994 #define DMA_ISR_TCIF3 ((uint32_t)0x00000200U) /*!< Channel 3 Transfer Complete flag */
3995 #define DMA_ISR_HTIF3 ((uint32_t)0x00000400U) /*!< Channel 3 Half Transfer flag */
3996 #define DMA_ISR_TEIF3 ((uint32_t)0x00000800U) /*!< Channel 3 Transfer Error flag */
3997 #define DMA_ISR_GIF4 ((uint32_t)0x00001000U) /*!< Channel 4 Global interrupt flag */
3998 #define DMA_ISR_TCIF4 ((uint32_t)0x00002000U) /*!< Channel 4 Transfer Complete flag */
3999 #define DMA_ISR_HTIF4 ((uint32_t)0x00004000U) /*!< Channel 4 Half Transfer flag */
4000 #define DMA_ISR_TEIF4 ((uint32_t)0x00008000U) /*!< Channel 4 Transfer Error flag */
4001 #define DMA_ISR_GIF5 ((uint32_t)0x00010000U) /*!< Channel 5 Global interrupt flag */
4002 #define DMA_ISR_TCIF5 ((uint32_t)0x00020000U) /*!< Channel 5 Transfer Complete flag */
4003 #define DMA_ISR_HTIF5 ((uint32_t)0x00040000U) /*!< Channel 5 Half Transfer flag */
4004 #define DMA_ISR_TEIF5 ((uint32_t)0x00080000U) /*!< Channel 5 Transfer Error flag */
4005 #define DMA_ISR_GIF6 ((uint32_t)0x00100000U) /*!< Channel 6 Global interrupt flag */
4006 #define DMA_ISR_TCIF6 ((uint32_t)0x00200000U) /*!< Channel 6 Transfer Complete flag */
4007 #define DMA_ISR_HTIF6 ((uint32_t)0x00400000U) /*!< Channel 6 Half Transfer flag */
4008 #define DMA_ISR_TEIF6 ((uint32_t)0x00800000U) /*!< Channel 6 Transfer Error flag */
4009 #define DMA_ISR_GIF7 ((uint32_t)0x01000000U) /*!< Channel 7 Global interrupt flag */
4010 #define DMA_ISR_TCIF7 ((uint32_t)0x02000000U) /*!< Channel 7 Transfer Complete flag */
4011 #define DMA_ISR_HTIF7 ((uint32_t)0x04000000U) /*!< Channel 7 Half Transfer flag */
4012 #define DMA_ISR_TEIF7 ((uint32_t)0x08000000U) /*!< Channel 7 Transfer Error flag */
4013
4014 /******************* Bit definition for DMA_IFCR register *******************/
4015 #define DMA_IFCR_CGIF1 ((uint32_t)0x00000001U) /*!< Channel 1 Global interrupt clearr */
4016 #define DMA_IFCR_CTCIF1 ((uint32_t)0x00000002U) /*!< Channel 1 Transfer Complete clear */
4017 #define DMA_IFCR_CHTIF1 ((uint32_t)0x00000004U) /*!< Channel 1 Half Transfer clear */
4018 #define DMA_IFCR_CTEIF1 ((uint32_t)0x00000008U) /*!< Channel 1 Transfer Error clear */
4019 #define DMA_IFCR_CGIF2 ((uint32_t)0x00000010U) /*!< Channel 2 Global interrupt clear */
4020 #define DMA_IFCR_CTCIF2 ((uint32_t)0x00000020U) /*!< Channel 2 Transfer Complete clear */
4021 #define DMA_IFCR_CHTIF2 ((uint32_t)0x00000040U) /*!< Channel 2 Half Transfer clear */
4022 #define DMA_IFCR_CTEIF2 ((uint32_t)0x00000080U) /*!< Channel 2 Transfer Error clear */
4023 #define DMA_IFCR_CGIF3 ((uint32_t)0x00000100U) /*!< Channel 3 Global interrupt clear */
4024 #define DMA_IFCR_CTCIF3 ((uint32_t)0x00000200U) /*!< Channel 3 Transfer Complete clear */
4025 #define DMA_IFCR_CHTIF3 ((uint32_t)0x00000400U) /*!< Channel 3 Half Transfer clear */
4026 #define DMA_IFCR_CTEIF3 ((uint32_t)0x00000800U) /*!< Channel 3 Transfer Error clear */
4027 #define DMA_IFCR_CGIF4 ((uint32_t)0x00001000U) /*!< Channel 4 Global interrupt clear */
4028 #define DMA_IFCR_CTCIF4 ((uint32_t)0x00002000U) /*!< Channel 4 Transfer Complete clear */
4029 #define DMA_IFCR_CHTIF4 ((uint32_t)0x00004000U) /*!< Channel 4 Half Transfer clear */
4030 #define DMA_IFCR_CTEIF4 ((uint32_t)0x00008000U) /*!< Channel 4 Transfer Error clear */
4031 #define DMA_IFCR_CGIF5 ((uint32_t)0x00010000U) /*!< Channel 5 Global interrupt clear */
4032 #define DMA_IFCR_CTCIF5 ((uint32_t)0x00020000U) /*!< Channel 5 Transfer Complete clear */
4033 #define DMA_IFCR_CHTIF5 ((uint32_t)0x00040000U) /*!< Channel 5 Half Transfer clear */
4034 #define DMA_IFCR_CTEIF5 ((uint32_t)0x00080000U) /*!< Channel 5 Transfer Error clear */
4035 #define DMA_IFCR_CGIF6 ((uint32_t)0x00100000U) /*!< Channel 6 Global interrupt clear */
4036 #define DMA_IFCR_CTCIF6 ((uint32_t)0x00200000U) /*!< Channel 6 Transfer Complete clear */
4037 #define DMA_IFCR_CHTIF6 ((uint32_t)0x00400000U) /*!< Channel 6 Half Transfer clear */
4038 #define DMA_IFCR_CTEIF6 ((uint32_t)0x00800000U) /*!< Channel 6 Transfer Error clear */
4039 #define DMA_IFCR_CGIF7 ((uint32_t)0x01000000U) /*!< Channel 7 Global interrupt clear */
4040 #define DMA_IFCR_CTCIF7 ((uint32_t)0x02000000U) /*!< Channel 7 Transfer Complete clear */
4041 #define DMA_IFCR_CHTIF7 ((uint32_t)0x04000000U) /*!< Channel 7 Half Transfer clear */
4042 #define DMA_IFCR_CTEIF7 ((uint32_t)0x08000000U) /*!< Channel 7 Transfer Error clear */
4043
4044 /******************* Bit definition for DMA_CCR register ********************/
4045 #define DMA_CCR_EN ((uint32_t)0x00000001U) /*!< Channel enable */
4046 #define DMA_CCR_TCIE ((uint32_t)0x00000002U) /*!< Transfer complete interrupt enable */
4047 #define DMA_CCR_HTIE ((uint32_t)0x00000004U) /*!< Half Transfer interrupt enable */
4048 #define DMA_CCR_TEIE ((uint32_t)0x00000008U) /*!< Transfer error interrupt enable */
4049 #define DMA_CCR_DIR ((uint32_t)0x00000010U) /*!< Data transfer direction */
4050 #define DMA_CCR_CIRC ((uint32_t)0x00000020U) /*!< Circular mode */
4051 #define DMA_CCR_PINC ((uint32_t)0x00000040U) /*!< Peripheral increment mode */
4052 #define DMA_CCR_MINC ((uint32_t)0x00000080U) /*!< Memory increment mode */
4053
4054 #define DMA_CCR_PSIZE ((uint32_t)0x00000300U) /*!< PSIZE[1:0] bits (Peripheral size) */
4055 #define DMA_CCR_PSIZE_0 ((uint32_t)0x00000100U) /*!< Bit 0 */
4056 #define DMA_CCR_PSIZE_1 ((uint32_t)0x00000200U) /*!< Bit 1 */
4057
4058 #define DMA_CCR_MSIZE ((uint32_t)0x00000C00U) /*!< MSIZE[1:0] bits (Memory size) */
4059 #define DMA_CCR_MSIZE_0 ((uint32_t)0x00000400U) /*!< Bit 0 */
4060 #define DMA_CCR_MSIZE_1 ((uint32_t)0x00000800U) /*!< Bit 1 */
4061
4062 #define DMA_CCR_PL ((uint32_t)0x00003000U) /*!< PL[1:0] bits(Channel Priority level)*/
4063 #define DMA_CCR_PL_0 ((uint32_t)0x00001000U) /*!< Bit 0 */
4064 #define DMA_CCR_PL_1 ((uint32_t)0x00002000U) /*!< Bit 1 */
4065
4066 #define DMA_CCR_MEM2MEM ((uint32_t)0x00004000U) /*!< Memory to memory mode */
4067
4068 /****************** Bit definition for DMA_CNDTR register *******************/
4069 #define DMA_CNDTR_NDT ((uint32_t)0x0000FFFFU) /*!< Number of data to Transfer */
4070
4071 /****************** Bit definition for DMA_CPAR register ********************/
4072 #define DMA_CPAR_PA ((uint32_t)0xFFFFFFFFU) /*!< Peripheral Address */
4073
4074 /****************** Bit definition for DMA_CMAR register ********************/
4075 #define DMA_CMAR_MA ((uint32_t)0xFFFFFFFFU) /*!< Memory Address */
4076
4077
4078 /******************* Bit definition for DMA_CSELR register *******************/
4079 #define DMA_CSELR_C1S ((uint32_t)0x0000000FU) /*!< Channel 1 Selection */
4080 #define DMA_CSELR_C2S ((uint32_t)0x000000F0U) /*!< Channel 2 Selection */
4081 #define DMA_CSELR_C3S ((uint32_t)0x00000F00U) /*!< Channel 3 Selection */
4082 #define DMA_CSELR_C4S ((uint32_t)0x0000F000U) /*!< Channel 4 Selection */
4083 #define DMA_CSELR_C5S ((uint32_t)0x000F0000U) /*!< Channel 5 Selection */
4084 #define DMA_CSELR_C6S ((uint32_t)0x00F00000U) /*!< Channel 6 Selection */
4085 #define DMA_CSELR_C7S ((uint32_t)0x0F000000U) /*!< Channel 7 Selection */
4086
4087
4088 /******************************************************************************/
4089 /* */
4090 /* External Interrupt/Event Controller */
4091 /* */
4092 /******************************************************************************/
4093 /******************* Bit definition for EXTI_IMR1 register ******************/
4094 #define EXTI_IMR1_IM0 ((uint32_t)0x00000001U) /*!< Interrupt Mask on line 0 */
4095 #define EXTI_IMR1_IM1 ((uint32_t)0x00000002U) /*!< Interrupt Mask on line 1 */
4096 #define EXTI_IMR1_IM2 ((uint32_t)0x00000004U) /*!< Interrupt Mask on line 2 */
4097 #define EXTI_IMR1_IM3 ((uint32_t)0x00000008U) /*!< Interrupt Mask on line 3 */
4098 #define EXTI_IMR1_IM4 ((uint32_t)0x00000010U) /*!< Interrupt Mask on line 4 */
4099 #define EXTI_IMR1_IM5 ((uint32_t)0x00000020U) /*!< Interrupt Mask on line 5 */
4100 #define EXTI_IMR1_IM6 ((uint32_t)0x00000040U) /*!< Interrupt Mask on line 6 */
4101 #define EXTI_IMR1_IM7 ((uint32_t)0x00000080U) /*!< Interrupt Mask on line 7 */
4102 #define EXTI_IMR1_IM8 ((uint32_t)0x00000100U) /*!< Interrupt Mask on line 8 */
4103 #define EXTI_IMR1_IM9 ((uint32_t)0x00000200U) /*!< Interrupt Mask on line 9 */
4104 #define EXTI_IMR1_IM10 ((uint32_t)0x00000400U) /*!< Interrupt Mask on line 10 */
4105 #define EXTI_IMR1_IM11 ((uint32_t)0x00000800U) /*!< Interrupt Mask on line 11 */
4106 #define EXTI_IMR1_IM12 ((uint32_t)0x00001000U) /*!< Interrupt Mask on line 12 */
4107 #define EXTI_IMR1_IM13 ((uint32_t)0x00002000U) /*!< Interrupt Mask on line 13 */
4108 #define EXTI_IMR1_IM14 ((uint32_t)0x00004000U) /*!< Interrupt Mask on line 14 */
4109 #define EXTI_IMR1_IM15 ((uint32_t)0x00008000U) /*!< Interrupt Mask on line 15 */
4110 #define EXTI_IMR1_IM16 ((uint32_t)0x00010000U) /*!< Interrupt Mask on line 16 */
4111 #define EXTI_IMR1_IM17 ((uint32_t)0x00020000U) /*!< Interrupt Mask on line 17 */
4112 #define EXTI_IMR1_IM18 ((uint32_t)0x00040000U) /*!< Interrupt Mask on line 18 */
4113 #define EXTI_IMR1_IM19 ((uint32_t)0x00080000U) /*!< Interrupt Mask on line 19 */
4114 #define EXTI_IMR1_IM20 ((uint32_t)0x00100000U) /*!< Interrupt Mask on line 20 */
4115 #define EXTI_IMR1_IM21 ((uint32_t)0x00200000U) /*!< Interrupt Mask on line 21 */
4116 #define EXTI_IMR1_IM22 ((uint32_t)0x00400000U) /*!< Interrupt Mask on line 22 */
4117 #define EXTI_IMR1_IM23 ((uint32_t)0x00800000U) /*!< Interrupt Mask on line 23 */
4118 #define EXTI_IMR1_IM24 ((uint32_t)0x01000000U) /*!< Interrupt Mask on line 24 */
4119 #define EXTI_IMR1_IM25 ((uint32_t)0x02000000U) /*!< Interrupt Mask on line 25 */
4120 #define EXTI_IMR1_IM26 ((uint32_t)0x04000000U) /*!< Interrupt Mask on line 26 */
4121 #define EXTI_IMR1_IM27 ((uint32_t)0x08000000U) /*!< Interrupt Mask on line 27 */
4122 #define EXTI_IMR1_IM28 ((uint32_t)0x10000000U) /*!< Interrupt Mask on line 28 */
4123 #define EXTI_IMR1_IM29 ((uint32_t)0x20000000U) /*!< Interrupt Mask on line 29 */
4124 #define EXTI_IMR1_IM30 ((uint32_t)0x40000000U) /*!< Interrupt Mask on line 30 */
4125 #define EXTI_IMR1_IM31 ((uint32_t)0x80000000U) /*!< Interrupt Mask on line 31 */
4126
4127 /******************* Bit definition for EXTI_EMR1 register ******************/
4128 #define EXTI_EMR1_EM0 ((uint32_t)0x00000001U) /*!< Event Mask on line 0 */
4129 #define EXTI_EMR1_EM1 ((uint32_t)0x00000002U) /*!< Event Mask on line 1 */
4130 #define EXTI_EMR1_EM2 ((uint32_t)0x00000004U) /*!< Event Mask on line 2 */
4131 #define EXTI_EMR1_EM3 ((uint32_t)0x00000008U) /*!< Event Mask on line 3 */
4132 #define EXTI_EMR1_EM4 ((uint32_t)0x00000010U) /*!< Event Mask on line 4 */
4133 #define EXTI_EMR1_EM5 ((uint32_t)0x00000020U) /*!< Event Mask on line 5 */
4134 #define EXTI_EMR1_EM6 ((uint32_t)0x00000040U) /*!< Event Mask on line 6 */
4135 #define EXTI_EMR1_EM7 ((uint32_t)0x00000080U) /*!< Event Mask on line 7 */
4136 #define EXTI_EMR1_EM8 ((uint32_t)0x00000100U) /*!< Event Mask on line 8 */
4137 #define EXTI_EMR1_EM9 ((uint32_t)0x00000200U) /*!< Event Mask on line 9 */
4138 #define EXTI_EMR1_EM10 ((uint32_t)0x00000400U) /*!< Event Mask on line 10 */
4139 #define EXTI_EMR1_EM11 ((uint32_t)0x00000800U) /*!< Event Mask on line 11 */
4140 #define EXTI_EMR1_EM12 ((uint32_t)0x00001000U) /*!< Event Mask on line 12 */
4141 #define EXTI_EMR1_EM13 ((uint32_t)0x00002000U) /*!< Event Mask on line 13 */
4142 #define EXTI_EMR1_EM14 ((uint32_t)0x00004000U) /*!< Event Mask on line 14 */
4143 #define EXTI_EMR1_EM15 ((uint32_t)0x00008000U) /*!< Event Mask on line 15 */
4144 #define EXTI_EMR1_EM16 ((uint32_t)0x00010000U) /*!< Event Mask on line 16 */
4145 #define EXTI_EMR1_EM17 ((uint32_t)0x00020000U) /*!< Event Mask on line 17 */
4146 #define EXTI_EMR1_EM18 ((uint32_t)0x00040000U) /*!< Event Mask on line 18 */
4147 #define EXTI_EMR1_EM19 ((uint32_t)0x00080000U) /*!< Event Mask on line 19 */
4148 #define EXTI_EMR1_EM20 ((uint32_t)0x00100000U) /*!< Event Mask on line 20 */
4149 #define EXTI_EMR1_EM21 ((uint32_t)0x00200000U) /*!< Event Mask on line 21 */
4150 #define EXTI_EMR1_EM22 ((uint32_t)0x00400000U) /*!< Event Mask on line 22 */
4151 #define EXTI_EMR1_EM23 ((uint32_t)0x00800000U) /*!< Event Mask on line 23 */
4152 #define EXTI_EMR1_EM24 ((uint32_t)0x01000000U) /*!< Event Mask on line 24 */
4153 #define EXTI_EMR1_EM25 ((uint32_t)0x02000000U) /*!< Event Mask on line 25 */
4154 #define EXTI_EMR1_EM26 ((uint32_t)0x04000000U) /*!< Event Mask on line 26 */
4155 #define EXTI_EMR1_EM27 ((uint32_t)0x08000000U) /*!< Event Mask on line 27 */
4156 #define EXTI_EMR1_EM28 ((uint32_t)0x10000000U) /*!< Event Mask on line 28 */
4157 #define EXTI_EMR1_EM29 ((uint32_t)0x20000000U) /*!< Event Mask on line 29 */
4158 #define EXTI_EMR1_EM30 ((uint32_t)0x40000000U) /*!< Event Mask on line 30 */
4159 #define EXTI_EMR1_EM31 ((uint32_t)0x80000000U) /*!< Event Mask on line 31 */
4160
4161 /****************** Bit definition for EXTI_RTSR1 register ******************/
4162 #define EXTI_RTSR1_RT0 ((uint32_t)0x00000001U) /*!< Rising trigger event configuration bit of line 0 */
4163 #define EXTI_RTSR1_RT1 ((uint32_t)0x00000002U) /*!< Rising trigger event configuration bit of line 1 */
4164 #define EXTI_RTSR1_RT2 ((uint32_t)0x00000004U) /*!< Rising trigger event configuration bit of line 2 */
4165 #define EXTI_RTSR1_RT3 ((uint32_t)0x00000008U) /*!< Rising trigger event configuration bit of line 3 */
4166 #define EXTI_RTSR1_RT4 ((uint32_t)0x00000010U) /*!< Rising trigger event configuration bit of line 4 */
4167 #define EXTI_RTSR1_RT5 ((uint32_t)0x00000020U) /*!< Rising trigger event configuration bit of line 5 */
4168 #define EXTI_RTSR1_RT6 ((uint32_t)0x00000040U) /*!< Rising trigger event configuration bit of line 6 */
4169 #define EXTI_RTSR1_RT7 ((uint32_t)0x00000080U) /*!< Rising trigger event configuration bit of line 7 */
4170 #define EXTI_RTSR1_RT8 ((uint32_t)0x00000100U) /*!< Rising trigger event configuration bit of line 8 */
4171 #define EXTI_RTSR1_RT9 ((uint32_t)0x00000200U) /*!< Rising trigger event configuration bit of line 9 */
4172 #define EXTI_RTSR1_RT10 ((uint32_t)0x00000400U) /*!< Rising trigger event configuration bit of line 10 */
4173 #define EXTI_RTSR1_RT11 ((uint32_t)0x00000800U) /*!< Rising trigger event configuration bit of line 11 */
4174 #define EXTI_RTSR1_RT12 ((uint32_t)0x00001000U) /*!< Rising trigger event configuration bit of line 12 */
4175 #define EXTI_RTSR1_RT13 ((uint32_t)0x00002000U) /*!< Rising trigger event configuration bit of line 13 */
4176 #define EXTI_RTSR1_RT14 ((uint32_t)0x00004000U) /*!< Rising trigger event configuration bit of line 14 */
4177 #define EXTI_RTSR1_RT15 ((uint32_t)0x00008000U) /*!< Rising trigger event configuration bit of line 15 */
4178 #define EXTI_RTSR1_RT16 ((uint32_t)0x00010000U) /*!< Rising trigger event configuration bit of line 16 */
4179 #define EXTI_RTSR1_RT18 ((uint32_t)0x00040000U) /*!< Rising trigger event configuration bit of line 18 */
4180 #define EXTI_RTSR1_RT19 ((uint32_t)0x00080000U) /*!< Rising trigger event configuration bit of line 19 */
4181 #define EXTI_RTSR1_RT20 ((uint32_t)0x00100000U) /*!< Rising trigger event configuration bit of line 20 */
4182 #define EXTI_RTSR1_RT21 ((uint32_t)0x00200000U) /*!< Rising trigger event configuration bit of line 21 */
4183 #define EXTI_RTSR1_RT22 ((uint32_t)0x00400000U) /*!< Rising trigger event configuration bit of line 22 */
4184
4185 /****************** Bit definition for EXTI_FTSR1 register ******************/
4186 #define EXTI_FTSR1_FT0 ((uint32_t)0x00000001U) /*!< Falling trigger event configuration bit of line 0 */
4187 #define EXTI_FTSR1_FT1 ((uint32_t)0x00000002U) /*!< Falling trigger event configuration bit of line 1 */
4188 #define EXTI_FTSR1_FT2 ((uint32_t)0x00000004U) /*!< Falling trigger event configuration bit of line 2 */
4189 #define EXTI_FTSR1_FT3 ((uint32_t)0x00000008U) /*!< Falling trigger event configuration bit of line 3 */
4190 #define EXTI_FTSR1_FT4 ((uint32_t)0x00000010U) /*!< Falling trigger event configuration bit of line 4 */
4191 #define EXTI_FTSR1_FT5 ((uint32_t)0x00000020U) /*!< Falling trigger event configuration bit of line 5 */
4192 #define EXTI_FTSR1_FT6 ((uint32_t)0x00000040U) /*!< Falling trigger event configuration bit of line 6 */
4193 #define EXTI_FTSR1_FT7 ((uint32_t)0x00000080U) /*!< Falling trigger event configuration bit of line 7 */
4194 #define EXTI_FTSR1_FT8 ((uint32_t)0x00000100U) /*!< Falling trigger event configuration bit of line 8 */
4195 #define EXTI_FTSR1_FT9 ((uint32_t)0x00000200U) /*!< Falling trigger event configuration bit of line 9 */
4196 #define EXTI_FTSR1_FT10 ((uint32_t)0x00000400U) /*!< Falling trigger event configuration bit of line 10 */
4197 #define EXTI_FTSR1_FT11 ((uint32_t)0x00000800U) /*!< Falling trigger event configuration bit of line 11 */
4198 #define EXTI_FTSR1_FT12 ((uint32_t)0x00001000U) /*!< Falling trigger event configuration bit of line 12 */
4199 #define EXTI_FTSR1_FT13 ((uint32_t)0x00002000U) /*!< Falling trigger event configuration bit of line 13 */
4200 #define EXTI_FTSR1_FT14 ((uint32_t)0x00004000U) /*!< Falling trigger event configuration bit of line 14 */
4201 #define EXTI_FTSR1_FT15 ((uint32_t)0x00008000U) /*!< Falling trigger event configuration bit of line 15 */
4202 #define EXTI_FTSR1_FT16 ((uint32_t)0x00010000U) /*!< Falling trigger event configuration bit of line 16 */
4203 #define EXTI_FTSR1_FT18 ((uint32_t)0x00040000U) /*!< Falling trigger event configuration bit of line 18 */
4204 #define EXTI_FTSR1_FT19 ((uint32_t)0x00080000U) /*!< Falling trigger event configuration bit of line 19 */
4205 #define EXTI_FTSR1_FT20 ((uint32_t)0x00100000U) /*!< Falling trigger event configuration bit of line 20 */
4206 #define EXTI_FTSR1_FT21 ((uint32_t)0x00200000U) /*!< Falling trigger event configuration bit of line 21 */
4207 #define EXTI_FTSR1_FT22 ((uint32_t)0x00400000U) /*!< Falling trigger event configuration bit of line 22 */
4208
4209 /****************** Bit definition for EXTI_SWIER1 register *****************/
4210 #define EXTI_SWIER1_SWI0 ((uint32_t)0x00000001U) /*!< Software Interrupt on line 0 */
4211 #define EXTI_SWIER1_SWI1 ((uint32_t)0x00000002U) /*!< Software Interrupt on line 1 */
4212 #define EXTI_SWIER1_SWI2 ((uint32_t)0x00000004U) /*!< Software Interrupt on line 2 */
4213 #define EXTI_SWIER1_SWI3 ((uint32_t)0x00000008U) /*!< Software Interrupt on line 3 */
4214 #define EXTI_SWIER1_SWI4 ((uint32_t)0x00000010U) /*!< Software Interrupt on line 4 */
4215 #define EXTI_SWIER1_SWI5 ((uint32_t)0x00000020U) /*!< Software Interrupt on line 5 */
4216 #define EXTI_SWIER1_SWI6 ((uint32_t)0x00000040U) /*!< Software Interrupt on line 6 */
4217 #define EXTI_SWIER1_SWI7 ((uint32_t)0x00000080U) /*!< Software Interrupt on line 7 */
4218 #define EXTI_SWIER1_SWI8 ((uint32_t)0x00000100U) /*!< Software Interrupt on line 8 */
4219 #define EXTI_SWIER1_SWI9 ((uint32_t)0x00000200U) /*!< Software Interrupt on line 9 */
4220 #define EXTI_SWIER1_SWI10 ((uint32_t)0x00000400U) /*!< Software Interrupt on line 10 */
4221 #define EXTI_SWIER1_SWI11 ((uint32_t)0x00000800U) /*!< Software Interrupt on line 11 */
4222 #define EXTI_SWIER1_SWI12 ((uint32_t)0x00001000U) /*!< Software Interrupt on line 12 */
4223 #define EXTI_SWIER1_SWI13 ((uint32_t)0x00002000U) /*!< Software Interrupt on line 13 */
4224 #define EXTI_SWIER1_SWI14 ((uint32_t)0x00004000U) /*!< Software Interrupt on line 14 */
4225 #define EXTI_SWIER1_SWI15 ((uint32_t)0x00008000U) /*!< Software Interrupt on line 15 */
4226 #define EXTI_SWIER1_SWI16 ((uint32_t)0x00010000U) /*!< Software Interrupt on line 16 */
4227 #define EXTI_SWIER1_SWI18 ((uint32_t)0x00040000U) /*!< Software Interrupt on line 18 */
4228 #define EXTI_SWIER1_SWI19 ((uint32_t)0x00080000U) /*!< Software Interrupt on line 19 */
4229 #define EXTI_SWIER1_SWI20 ((uint32_t)0x00100000U) /*!< Software Interrupt on line 20 */
4230 #define EXTI_SWIER1_SWI21 ((uint32_t)0x00200000U) /*!< Software Interrupt on line 21 */
4231 #define EXTI_SWIER1_SWI22 ((uint32_t)0x00400000U) /*!< Software Interrupt on line 22 */
4232
4233 /******************* Bit definition for EXTI_PR1 register *******************/
4234 #define EXTI_PR1_PIF0 ((uint32_t)0x00000001U) /*!< Pending bit for line 0 */
4235 #define EXTI_PR1_PIF1 ((uint32_t)0x00000002U) /*!< Pending bit for line 1 */
4236 #define EXTI_PR1_PIF2 ((uint32_t)0x00000004U) /*!< Pending bit for line 2 */
4237 #define EXTI_PR1_PIF3 ((uint32_t)0x00000008U) /*!< Pending bit for line 3 */
4238 #define EXTI_PR1_PIF4 ((uint32_t)0x00000010U) /*!< Pending bit for line 4 */
4239 #define EXTI_PR1_PIF5 ((uint32_t)0x00000020U) /*!< Pending bit for line 5 */
4240 #define EXTI_PR1_PIF6 ((uint32_t)0x00000040U) /*!< Pending bit for line 6 */
4241 #define EXTI_PR1_PIF7 ((uint32_t)0x00000080U) /*!< Pending bit for line 7 */
4242 #define EXTI_PR1_PIF8 ((uint32_t)0x00000100U) /*!< Pending bit for line 8 */
4243 #define EXTI_PR1_PIF9 ((uint32_t)0x00000200U) /*!< Pending bit for line 9 */
4244 #define EXTI_PR1_PIF10 ((uint32_t)0x00000400U) /*!< Pending bit for line 10 */
4245 #define EXTI_PR1_PIF11 ((uint32_t)0x00000800U) /*!< Pending bit for line 11 */
4246 #define EXTI_PR1_PIF12 ((uint32_t)0x00001000U) /*!< Pending bit for line 12 */
4247 #define EXTI_PR1_PIF13 ((uint32_t)0x00002000U) /*!< Pending bit for line 13 */
4248 #define EXTI_PR1_PIF14 ((uint32_t)0x00004000U) /*!< Pending bit for line 14 */
4249 #define EXTI_PR1_PIF15 ((uint32_t)0x00008000U) /*!< Pending bit for line 15 */
4250 #define EXTI_PR1_PIF16 ((uint32_t)0x00010000U) /*!< Pending bit for line 16 */
4251 #define EXTI_PR1_PIF18 ((uint32_t)0x00040000U) /*!< Pending bit for line 18 */
4252 #define EXTI_PR1_PIF19 ((uint32_t)0x00080000U) /*!< Pending bit for line 19 */
4253 #define EXTI_PR1_PIF20 ((uint32_t)0x00100000U) /*!< Pending bit for line 20 */
4254 #define EXTI_PR1_PIF21 ((uint32_t)0x00200000U) /*!< Pending bit for line 21 */
4255 #define EXTI_PR1_PIF22 ((uint32_t)0x00400000U) /*!< Pending bit for line 22 */
4256
4257 /******************* Bit definition for EXTI_IMR2 register ******************/
4258 #define EXTI_IMR2_IM32 ((uint32_t)0x00000001U) /*!< Interrupt Mask on line 32 */
4259 #define EXTI_IMR2_IM33 ((uint32_t)0x00000002U) /*!< Interrupt Mask on line 33 */
4260 #define EXTI_IMR2_IM34 ((uint32_t)0x00000004U) /*!< Interrupt Mask on line 34 */
4261 #define EXTI_IMR2_IM35 ((uint32_t)0x00000008U) /*!< Interrupt Mask on line 35 */
4262 #define EXTI_IMR2_IM36 ((uint32_t)0x00000010U) /*!< Interrupt Mask on line 36 */
4263 #define EXTI_IMR2_IM37 ((uint32_t)0x00000020U) /*!< Interrupt Mask on line 37 */
4264 #define EXTI_IMR2_IM38 ((uint32_t)0x00000040U) /*!< Interrupt Mask on line 38 */
4265 #define EXTI_IMR2_IM39 ((uint32_t)0x00000080U) /*!< Interrupt Mask on line 39 */
4266
4267 /******************* Bit definition for EXTI_EMR2 register ******************/
4268 #define EXTI_EMR2_EM32 ((uint32_t)0x00000001U) /*!< Event Mask on line 32 */
4269 #define EXTI_EMR2_EM33 ((uint32_t)0x00000002U) /*!< Event Mask on line 33 */
4270 #define EXTI_EMR2_EM34 ((uint32_t)0x00000004U) /*!< Event Mask on line 34 */
4271 #define EXTI_EMR2_EM35 ((uint32_t)0x00000008U) /*!< Event Mask on line 35 */
4272 #define EXTI_EMR2_EM36 ((uint32_t)0x00000010U) /*!< Event Mask on line 36 */
4273 #define EXTI_EMR2_EM37 ((uint32_t)0x00000020U) /*!< Event Mask on line 37 */
4274 #define EXTI_EMR2_EM38 ((uint32_t)0x00000040U) /*!< Event Mask on line 38 */
4275 #define EXTI_EMR2_EM39 ((uint32_t)0x00000080U) /*!< Event Mask on line 39 */
4276
4277 /****************** Bit definition for EXTI_RTSR2 register ******************/
4278 #define EXTI_RTSR2_RT35 ((uint32_t)0x00000008U) /*!< Rising trigger event configuration bit of line 35 */
4279 #define EXTI_RTSR2_RT36 ((uint32_t)0x00000010U) /*!< Rising trigger event configuration bit of line 36 */
4280 #define EXTI_RTSR2_RT37 ((uint32_t)0x00000020U) /*!< Rising trigger event configuration bit of line 37 */
4281 #define EXTI_RTSR2_RT38 ((uint32_t)0x00000040U) /*!< Rising trigger event configuration bit of line 38 */
4282
4283 /****************** Bit definition for EXTI_FTSR2 register ******************/
4284 #define EXTI_FTSR2_FT35 ((uint32_t)0x00000008U) /*!< Falling trigger event configuration bit of line 35 */
4285 #define EXTI_FTSR2_FT36 ((uint32_t)0x00000010U) /*!< Falling trigger event configuration bit of line 36 */
4286 #define EXTI_FTSR2_FT37 ((uint32_t)0x00000020U) /*!< Falling trigger event configuration bit of line 37 */
4287 #define EXTI_FTSR2_FT38 ((uint32_t)0x00000040U) /*!< Falling trigger event configuration bit of line 38 */
4288
4289 /****************** Bit definition for EXTI_SWIER2 register *****************/
4290 #define EXTI_SWIER2_SWI35 ((uint32_t)0x00000008U) /*!< Software Interrupt on line 35 */
4291 #define EXTI_SWIER2_SWI36 ((uint32_t)0x00000010U) /*!< Software Interrupt on line 36 */
4292 #define EXTI_SWIER2_SWI37 ((uint32_t)0x00000020U) /*!< Software Interrupt on line 37 */
4293 #define EXTI_SWIER2_SWI38 ((uint32_t)0x00000040U) /*!< Software Interrupt on line 38 */
4294
4295 /******************* Bit definition for EXTI_PR2 register *******************/
4296 #define EXTI_PR2_PIF35 ((uint32_t)0x00000008U) /*!< Pending bit for line 35 */
4297 #define EXTI_PR2_PIF36 ((uint32_t)0x00000010U) /*!< Pending bit for line 36 */
4298 #define EXTI_PR2_PIF37 ((uint32_t)0x00000020U) /*!< Pending bit for line 37 */
4299 #define EXTI_PR2_PIF38 ((uint32_t)0x00000040U) /*!< Pending bit for line 38 */
4300
4301
4302 /******************************************************************************/
4303 /* */
4304 /* FLASH */
4305 /* */
4306 /******************************************************************************/
4307 /******************* Bits definition for FLASH_ACR register *****************/
4308 #define FLASH_ACR_LATENCY ((uint32_t)0x00000007U)
4309 #define FLASH_ACR_LATENCY_0WS ((uint32_t)0x00000000U)
4310 #define FLASH_ACR_LATENCY_1WS ((uint32_t)0x00000001U)
4311 #define FLASH_ACR_LATENCY_2WS ((uint32_t)0x00000002U)
4312 #define FLASH_ACR_LATENCY_3WS ((uint32_t)0x00000003U)
4313 #define FLASH_ACR_LATENCY_4WS ((uint32_t)0x00000004U)
4314 #define FLASH_ACR_PRFTEN ((uint32_t)0x00000100U)
4315 #define FLASH_ACR_ICEN ((uint32_t)0x00000200U)
4316 #define FLASH_ACR_DCEN ((uint32_t)0x00000400U)
4317 #define FLASH_ACR_ICRST ((uint32_t)0x00000800U)
4318 #define FLASH_ACR_DCRST ((uint32_t)0x00001000U)
4319 #define FLASH_ACR_RUN_PD ((uint32_t)0x00002000U) /*!< Flash power down mode during run */
4320 #define FLASH_ACR_SLEEP_PD ((uint32_t)0x00004000U) /*!< Flash power down mode during sleep */
4321
4322 /******************* Bits definition for FLASH_SR register ******************/
4323 #define FLASH_SR_EOP ((uint32_t)0x00000001U)
4324 #define FLASH_SR_OPERR ((uint32_t)0x00000002U)
4325 #define FLASH_SR_PROGERR ((uint32_t)0x00000008U)
4326 #define FLASH_SR_WRPERR ((uint32_t)0x00000010U)
4327 #define FLASH_SR_PGAERR ((uint32_t)0x00000020U)
4328 #define FLASH_SR_SIZERR ((uint32_t)0x00000040U)
4329 #define FLASH_SR_PGSERR ((uint32_t)0x00000080U)
4330 #define FLASH_SR_MISERR ((uint32_t)0x00000100U)
4331 #define FLASH_SR_FASTERR ((uint32_t)0x00000200U)
4332 #define FLASH_SR_RDERR ((uint32_t)0x00004000U)
4333 #define FLASH_SR_OPTVERR ((uint32_t)0x00008000U)
4334 #define FLASH_SR_BSY ((uint32_t)0x00010000U)
4335
4336 /******************* Bits definition for FLASH_CR register ******************/
4337 #define FLASH_CR_PG ((uint32_t)0x00000001U)
4338 #define FLASH_CR_PER ((uint32_t)0x00000002U)
4339 #define FLASH_CR_MER1 ((uint32_t)0x00000004U)
4340 #define FLASH_CR_PNB ((uint32_t)0x000007F8U)
4341 #define FLASH_CR_BKER ((uint32_t)0x00000800U)
4342 #define FLASH_CR_MER2 ((uint32_t)0x00008000U)
4343 #define FLASH_CR_STRT ((uint32_t)0x00010000U)
4344 #define FLASH_CR_OPTSTRT ((uint32_t)0x00020000U)
4345 #define FLASH_CR_FSTPG ((uint32_t)0x00040000U)
4346 #define FLASH_CR_EOPIE ((uint32_t)0x01000000U)
4347 #define FLASH_CR_ERRIE ((uint32_t)0x02000000U)
4348 #define FLASH_CR_RDERRIE ((uint32_t)0x04000000U)
4349 #define FLASH_CR_OBL_LAUNCH ((uint32_t)0x08000000U)
4350 #define FLASH_CR_OPTLOCK ((uint32_t)0x40000000U)
4351 #define FLASH_CR_LOCK ((uint32_t)0x80000000U)
4352
4353 /******************* Bits definition for FLASH_ECCR register ***************/
4354 #define FLASH_ECCR_ADDR_ECC ((uint32_t)0x0007FFFFU)
4355 #define FLASH_ECCR_BK_ECC ((uint32_t)0x00080000U)
4356 #define FLASH_ECCR_SYSF_ECC ((uint32_t)0x00100000U)
4357 #define FLASH_ECCR_ECCIE ((uint32_t)0x01000000U)
4358 #define FLASH_ECCR_ECCC ((uint32_t)0x40000000U)
4359 #define FLASH_ECCR_ECCD ((uint32_t)0x80000000U)
4360
4361 /******************* Bits definition for FLASH_OPTR register ***************/
4362 #define FLASH_OPTR_RDP ((uint32_t)0x000000FFU)
4363 #define FLASH_OPTR_BOR_LEV ((uint32_t)0x00000700U)
4364 #define FLASH_OPTR_BOR_LEV_0 ((uint32_t)0x00000000U)
4365 #define FLASH_OPTR_BOR_LEV_1 ((uint32_t)0x00000100U)
4366 #define FLASH_OPTR_BOR_LEV_2 ((uint32_t)0x00000200U)
4367 #define FLASH_OPTR_BOR_LEV_3 ((uint32_t)0x00000300U)
4368 #define FLASH_OPTR_BOR_LEV_4 ((uint32_t)0x00000400U)
4369 #define FLASH_OPTR_nRST_STOP ((uint32_t)0x00001000U)
4370 #define FLASH_OPTR_nRST_STDBY ((uint32_t)0x00002000U)
4371 #define FLASH_OPTR_nRST_SHDW ((uint32_t)0x00004000U)
4372 #define FLASH_OPTR_IWDG_SW ((uint32_t)0x00010000U)
4373 #define FLASH_OPTR_IWDG_STOP ((uint32_t)0x00020000U)
4374 #define FLASH_OPTR_IWDG_STDBY ((uint32_t)0x00040000U)
4375 #define FLASH_OPTR_WWDG_SW ((uint32_t)0x00080000U)
4376 #define FLASH_OPTR_BFB2 ((uint32_t)0x00100000U)
4377 #define FLASH_OPTR_DUALBANK ((uint32_t)0x00200000U)
4378 #define FLASH_OPTR_nBOOT1 ((uint32_t)0x00800000U)
4379 #define FLASH_OPTR_SRAM2_PE ((uint32_t)0x01000000U)
4380 #define FLASH_OPTR_SRAM2_RST ((uint32_t)0x02000000U)
4381
4382 /****************** Bits definition for FLASH_PCROP1SR register **********/
4383 #define FLASH_PCROP1SR_PCROP1_STRT ((uint32_t)0x0000FFFFU)
4384
4385 /****************** Bits definition for FLASH_PCROP1ER register ***********/
4386 #define FLASH_PCROP1ER_PCROP1_END ((uint32_t)0x0000FFFFU)
4387 #define FLASH_PCROP1ER_PCROP_RDP ((uint32_t)0x80000000U)
4388
4389 /****************** Bits definition for FLASH_WRP1AR register ***************/
4390 #define FLASH_WRP1AR_WRP1A_STRT ((uint32_t)0x000000FFU)
4391 #define FLASH_WRP1AR_WRP1A_END ((uint32_t)0x00FF0000U)
4392
4393 /****************** Bits definition for FLASH_WRPB1R register ***************/
4394 #define FLASH_WRP1BR_WRP1B_STRT ((uint32_t)0x000000FFU)
4395 #define FLASH_WRP1BR_WRP1B_END ((uint32_t)0x00FF0000U)
4396
4397 /****************** Bits definition for FLASH_PCROP2SR register **********/
4398 #define FLASH_PCROP2SR_PCROP2_STRT ((uint32_t)0x0000FFFFU)
4399
4400 /****************** Bits definition for FLASH_PCROP2ER register ***********/
4401 #define FLASH_PCROP2ER_PCROP2_END ((uint32_t)0x0000FFFFU)
4402
4403 /****************** Bits definition for FLASH_WRP2AR register ***************/
4404 #define FLASH_WRP2AR_WRP2A_STRT ((uint32_t)0x000000FFU)
4405 #define FLASH_WRP2AR_WRP2A_END ((uint32_t)0x00FF0000U)
4406
4407 /****************** Bits definition for FLASH_WRP2BR register ***************/
4408 #define FLASH_WRP2BR_WRP2B_STRT ((uint32_t)0x000000FFU)
4409 #define FLASH_WRP2BR_WRP2B_END ((uint32_t)0x00FF0000U)
4410
4411
4412 /******************************************************************************/
4413 /* */
4414 /* Flexible Memory Controller */
4415 /* */
4416 /******************************************************************************/
4417 /****************** Bit definition for FMC_BCR1 register *******************/
4418 #define FMC_BCR1_CCLKEN ((uint32_t)0x00100000U) /*!<Continous clock enable */
4419
4420 /****************** Bit definition for FMC_BCRx registers (x=1..4) *********/
4421 #define FMC_BCRx_MBKEN ((uint32_t)0x00000001U) /*!<Memory bank enable bit */
4422 #define FMC_BCRx_MUXEN ((uint32_t)0x00000002U) /*!<Address/data multiplexing enable bit */
4423
4424 #define FMC_BCRx_MTYP ((uint32_t)0x0000000CU) /*!<MTYP[1:0] bits (Memory type) */
4425 #define FMC_BCRx_MTYP_0 ((uint32_t)0x00000004U) /*!<Bit 0 */
4426 #define FMC_BCRx_MTYP_1 ((uint32_t)0x00000008U) /*!<Bit 1 */
4427
4428 #define FMC_BCRx_MWID ((uint32_t)0x00000030U) /*!<MWID[1:0] bits (Memory data bus width) */
4429 #define FMC_BCRx_MWID_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
4430 #define FMC_BCRx_MWID_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
4431
4432 #define FMC_BCRx_FACCEN ((uint32_t)0x00000040U) /*!<Flash access enable */
4433 #define FMC_BCRx_BURSTEN ((uint32_t)0x00000100U) /*!<Burst enable bit */
4434 #define FMC_BCRx_WAITPOL ((uint32_t)0x00000200U) /*!<Wait signal polarity bit */
4435 #define FMC_BCRx_WAITCFG ((uint32_t)0x00000800U) /*!<Wait timing configuration */
4436 #define FMC_BCRx_WREN ((uint32_t)0x00001000U) /*!<Write enable bit */
4437 #define FMC_BCRx_WAITEN ((uint32_t)0x00002000U) /*!<Wait enable bit */
4438 #define FMC_BCRx_EXTMOD ((uint32_t)0x00004000U) /*!<Extended mode enable */
4439 #define FMC_BCRx_ASYNCWAIT ((uint32_t)0x00008000U) /*!<Asynchronous wait */
4440
4441 #define FMC_BCRx_CPSIZE ((uint32_t)0x00070000U) /*!<CRAM page size */
4442 #define FMC_BCRx_CPSIZE_0 ((uint32_t)0x00010000U) /*!<Bit 0 */
4443 #define FMC_BCRx_CPSIZE_1 ((uint32_t)0x00020000U) /*!<Bit 1 */
4444 #define FMC_BCRx_CPSIZE_2 ((uint32_t)0x00040000U) /*!<Bit 1 */
4445
4446 #define FMC_BCRx_CBURSTRW ((uint32_t)0x00080000U) /*!<Write burst enable */
4447
4448 /****************** Bit definition for FMC_BTRx registers (x=1..4) *********/
4449 #define FMC_BTRx_ADDSET ((uint32_t)0x0000000FU) /*!<ADDSET[3:0] bits (Address setup phase duration) */
4450 #define FMC_BTRx_ADDSET_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
4451 #define FMC_BTRx_ADDSET_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
4452 #define FMC_BTRx_ADDSET_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
4453 #define FMC_BTRx_ADDSET_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
4454
4455 #define FMC_BTRx_ADDHLD ((uint32_t)0x000000F0U) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
4456 #define FMC_BTRx_ADDHLD_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
4457 #define FMC_BTRx_ADDHLD_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
4458 #define FMC_BTRx_ADDHLD_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
4459 #define FMC_BTRx_ADDHLD_3 ((uint32_t)0x00000080U) /*!<Bit 3 */
4460
4461 #define FMC_BTRx_DATAST ((uint32_t)0x0000FF00U) /*!<DATAST [3:0] bits (Data-phase duration) */
4462 #define FMC_BTRx_DATAST_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
4463 #define FMC_BTRx_DATAST_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
4464 #define FMC_BTRx_DATAST_2 ((uint32_t)0x00000400U) /*!<Bit 2 */
4465 #define FMC_BTRx_DATAST_3 ((uint32_t)0x00000800U) /*!<Bit 3 */
4466 #define FMC_BTRx_DATAST_4 ((uint32_t)0x00001000U) /*!<Bit 4 */
4467 #define FMC_BTRx_DATAST_5 ((uint32_t)0x00002000U) /*!<Bit 5 */
4468 #define FMC_BTRx_DATAST_6 ((uint32_t)0x00004000U) /*!<Bit 6 */
4469 #define FMC_BTRx_DATAST_7 ((uint32_t)0x00008000U) /*!<Bit 7 */
4470
4471 #define FMC_BTRx_BUSTURN ((uint32_t)0x000F0000U) /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
4472 #define FMC_BTRx_BUSTURN_0 ((uint32_t)0x00010000U) /*!<Bit 0 */
4473 #define FMC_BTRx_BUSTURN_1 ((uint32_t)0x00020000U) /*!<Bit 1 */
4474 #define FMC_BTRx_BUSTURN_2 ((uint32_t)0x00040000U) /*!<Bit 2 */
4475 #define FMC_BTRx_BUSTURN_3 ((uint32_t)0x00080000U) /*!<Bit 3 */
4476
4477 #define FMC_BTRx_CLKDIV ((uint32_t)0x00F00000U) /*!<CLKDIV[3:0] bits (Clock divide ratio) */
4478 #define FMC_BTRx_CLKDIV_0 ((uint32_t)0x00100000U) /*!<Bit 0 */
4479 #define FMC_BTRx_CLKDIV_1 ((uint32_t)0x00200000U) /*!<Bit 1 */
4480 #define FMC_BTRx_CLKDIV_2 ((uint32_t)0x00400000U) /*!<Bit 2 */
4481 #define FMC_BTRx_CLKDIV_3 ((uint32_t)0x00800000U) /*!<Bit 3 */
4482
4483 #define FMC_BTRx_DATLAT ((uint32_t)0x0F000000U) /*!<DATLA[3:0] bits (Data latency) */
4484 #define FMC_BTRx_DATLAT_0 ((uint32_t)0x01000000U) /*!<Bit 0 */
4485 #define FMC_BTRx_DATLAT_1 ((uint32_t)0x02000000U) /*!<Bit 1 */
4486 #define FMC_BTRx_DATLAT_2 ((uint32_t)0x04000000U) /*!<Bit 2 */
4487 #define FMC_BTRx_DATLAT_3 ((uint32_t)0x08000000U) /*!<Bit 3 */
4488
4489 #define FMC_BTRx_ACCMOD ((uint32_t)0x30000000U) /*!<ACCMOD[1:0] bits (Access mode) */
4490 #define FMC_BTRx_ACCMOD_0 ((uint32_t)0x10000000U) /*!<Bit 0 */
4491 #define FMC_BTRx_ACCMOD_1 ((uint32_t)0x20000000U) /*!<Bit 1 */
4492
4493 /****************** Bit definition for FMC_BWTRx registers (x=1..4) *********/
4494 #define FMC_BWTRx_ADDSET ((uint32_t)0x0000000FU) /*!<ADDSET[3:0] bits (Address setup phase duration) */
4495 #define FMC_BWTRx_ADDSET_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
4496 #define FMC_BWTRx_ADDSET_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
4497 #define FMC_BWTRx_ADDSET_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
4498 #define FMC_BWTRx_ADDSET_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
4499
4500 #define FMC_BWTRx_ADDHLD ((uint32_t)0x000000F0U) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
4501 #define FMC_BWTRx_ADDHLD_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
4502 #define FMC_BWTRx_ADDHLD_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
4503 #define FMC_BWTRx_ADDHLD_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
4504 #define FMC_BWTRx_ADDHLD_3 ((uint32_t)0x00000080U) /*!<Bit 3 */
4505
4506 #define FMC_BWTRx_DATAST ((uint32_t)0x0000FF00U) /*!<DATAST [3:0] bits (Data-phase duration) */
4507 #define FMC_BWTRx_DATAST_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
4508 #define FMC_BWTRx_DATAST_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
4509 #define FMC_BWTRx_DATAST_2 ((uint32_t)0x00000400U) /*!<Bit 2 */
4510 #define FMC_BWTRx_DATAST_3 ((uint32_t)0x00000800U) /*!<Bit 3 */
4511 #define FMC_BWTRx_DATAST_4 ((uint32_t)0x00001000U) /*!<Bit 4 */
4512 #define FMC_BWTRx_DATAST_5 ((uint32_t)0x00002000U) /*!<Bit 5 */
4513 #define FMC_BWTRx_DATAST_6 ((uint32_t)0x00004000U) /*!<Bit 6 */
4514 #define FMC_BWTRx_DATAST_7 ((uint32_t)0x00008000U) /*!<Bit 7 */
4515
4516 #define FMC_BWTRx_ACCMOD ((uint32_t)0x30000000U) /*!<ACCMOD[1:0] bits (Access mode) */
4517 #define FMC_BWTRx_ACCMOD_0 ((uint32_t)0x10000000U) /*!<Bit 0 */
4518 #define FMC_BWTRx_ACCMOD_1 ((uint32_t)0x20000000U) /*!<Bit 1 */
4519
4520 /****************** Bit definition for FMC_PCR register ********************/
4521 #define FMC_PCR_PWAITEN ((uint32_t)0x00000002U) /*!<Wait feature enable bit */
4522 #define FMC_PCR_PBKEN ((uint32_t)0x00000004U) /*!<NAND Flash memory bank enable bit */
4523 #define FMC_PCR_PTYP ((uint32_t)0x00000008U) /*!<Memory type */
4524
4525 #define FMC_PCR_PWID ((uint32_t)0x00000030U) /*!<PWID[1:0] bits (NAND Flash databus width) */
4526 #define FMC_PCR_PWID_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
4527 #define FMC_PCR_PWID_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
4528
4529 #define FMC_PCR_ECCEN ((uint32_t)0x00000040U) /*!<ECC computation logic enable bit */
4530
4531 #define FMC_PCR_TCLR ((uint32_t)0x00001E00U) /*!<TCLR[3:0] bits (CLE to RE delay) */
4532 #define FMC_PCR_TCLR_0 ((uint32_t)0x00000200U) /*!<Bit 0 */
4533 #define FMC_PCR_TCLR_1 ((uint32_t)0x00000400U) /*!<Bit 1 */
4534 #define FMC_PCR_TCLR_2 ((uint32_t)0x00000800U) /*!<Bit 2 */
4535 #define FMC_PCR_TCLR_3 ((uint32_t)0x00001000U) /*!<Bit 3 */
4536
4537 #define FMC_PCR_TAR ((uint32_t)0x0001E000U) /*!<TAR[3:0] bits (ALE to RE delay) */
4538 #define FMC_PCR_TAR_0 ((uint32_t)0x00002000U) /*!<Bit 0 */
4539 #define FMC_PCR_TAR_1 ((uint32_t)0x00004000U) /*!<Bit 1 */
4540 #define FMC_PCR_TAR_2 ((uint32_t)0x00008000U) /*!<Bit 2 */
4541 #define FMC_PCR_TAR_3 ((uint32_t)0x00010000U) /*!<Bit 3 */
4542
4543 #define FMC_PCR_ECCPS ((uint32_t)0x000E0000U) /*!<ECCPS[1:0] bits (ECC page size) */
4544 #define FMC_PCR_ECCPS_0 ((uint32_t)0x00020000U) /*!<Bit 0 */
4545 #define FMC_PCR_ECCPS_1 ((uint32_t)0x00040000U) /*!<Bit 1 */
4546 #define FMC_PCR_ECCPS_2 ((uint32_t)0x00080000U) /*!<Bit 2 */
4547
4548 /******************* Bit definition for FMC_SR register ********************/
4549 #define FMC_SR_IRS ((uint32_t)0x00000001U) /*!<Interrupt Rising Edge status */
4550 #define FMC_SR_ILS ((uint32_t)0x00000002U) /*!<Interrupt Level status */
4551 #define FMC_SR_IFS ((uint32_t)0x00000004U) /*!<Interrupt Falling Edge status */
4552 #define FMC_SR_IREN ((uint32_t)0x00000008U) /*!<Interrupt Rising Edge detection Enable bit */
4553 #define FMC_SR_ILEN ((uint32_t)0x00000010U) /*!<Interrupt Level detection Enable bit */
4554 #define FMC_SR_IFEN ((uint32_t)0x00000020U) /*!<Interrupt Falling Edge detection Enable bit */
4555 #define FMC_SR_FEMPT ((uint32_t)0x00000040U) /*!<FIFO empty */
4556
4557 /****************** Bit definition for FMC_PMEM register ******************/
4558 #define FMC_PMEM_MEMSET ((uint32_t)0x000000FFU) /*!<MEMSET[7:0] bits (Common memory setup time) */
4559 #define FMC_PMEM_MEMSET_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
4560 #define FMC_PMEM_MEMSET_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
4561 #define FMC_PMEM_MEMSET_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
4562 #define FMC_PMEM_MEMSET_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
4563 #define FMC_PMEM_MEMSET_4 ((uint32_t)0x00000010U) /*!<Bit 4 */
4564 #define FMC_PMEM_MEMSET_5 ((uint32_t)0x00000020U) /*!<Bit 5 */
4565 #define FMC_PMEM_MEMSET_6 ((uint32_t)0x00000040U) /*!<Bit 6 */
4566 #define FMC_PMEM_MEMSET_7 ((uint32_t)0x00000080U) /*!<Bit 7 */
4567
4568 #define FMC_PMEM_MEMWAIT ((uint32_t)0x0000FF00U) /*!<MEMWAIT[7:0] bits (Common memory wait time) */
4569 #define FMC_PMEM_MEMWAIT_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
4570 #define FMC_PMEM_MEMWAIT_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
4571 #define FMC_PMEM_MEMWAIT_2 ((uint32_t)0x00000400U) /*!<Bit 2 */
4572 #define FMC_PMEM_MEMWAIT_3 ((uint32_t)0x00000800U) /*!<Bit 3 */
4573 #define FMC_PMEM_MEMWAIT_4 ((uint32_t)0x00001000U) /*!<Bit 4 */
4574 #define FMC_PMEM_MEMWAIT_5 ((uint32_t)0x00002000U) /*!<Bit 5 */
4575 #define FMC_PMEM_MEMWAIT_6 ((uint32_t)0x00004000U) /*!<Bit 6 */
4576 #define FMC_PMEM_MEMWAIT_7 ((uint32_t)0x00008000U) /*!<Bit 7 */
4577
4578 #define FMC_PMEM_MEMHOLD ((uint32_t)0x00FF0000U) /*!<MEMHOLD[7:0] bits (Common memory hold time) */
4579 #define FMC_PMEM_MEMHOLD_0 ((uint32_t)0x00010000U) /*!<Bit 0 */
4580 #define FMC_PMEM_MEMHOLD_1 ((uint32_t)0x00020000U) /*!<Bit 1 */
4581 #define FMC_PMEM_MEMHOLD_2 ((uint32_t)0x00040000U) /*!<Bit 2 */
4582 #define FMC_PMEM_MEMHOLD_3 ((uint32_t)0x00080000U) /*!<Bit 3 */
4583 #define FMC_PMEM_MEMHOLD_4 ((uint32_t)0x00100000U) /*!<Bit 4 */
4584 #define FMC_PMEM_MEMHOLD_5 ((uint32_t)0x00200000U) /*!<Bit 5 */
4585 #define FMC_PMEM_MEMHOLD_6 ((uint32_t)0x00400000U) /*!<Bit 6 */
4586 #define FMC_PMEM_MEMHOLD_7 ((uint32_t)0x00800000U) /*!<Bit 7 */
4587
4588 #define FMC_PMEM_MEMHIZ ((uint32_t)0xFF000000U) /*!<MEMHIZ[7:0] bits (Common memory databus HiZ time) */
4589 #define FMC_PMEM_MEMHIZ_0 ((uint32_t)0x01000000U) /*!<Bit 0 */
4590 #define FMC_PMEM_MEMHIZ_1 ((uint32_t)0x02000000U) /*!<Bit 1 */
4591 #define FMC_PMEM_MEMHIZ_2 ((uint32_t)0x04000000U) /*!<Bit 2 */
4592 #define FMC_PMEM_MEMHIZ_3 ((uint32_t)0x08000000U) /*!<Bit 3 */
4593 #define FMC_PMEM_MEMHIZ_4 ((uint32_t)0x10000000U) /*!<Bit 4 */
4594 #define FMC_PMEM_MEMHIZ_5 ((uint32_t)0x20000000U) /*!<Bit 5 */
4595 #define FMC_PMEM_MEMHIZ_6 ((uint32_t)0x40000000U) /*!<Bit 6 */
4596 #define FMC_PMEM_MEMHIZ_7 ((uint32_t)0x80000000U) /*!<Bit 7 */
4597
4598 /****************** Bit definition for FMC_PATT register *******************/
4599 #define FMC_PATT_ATTSET ((uint32_t)0x000000FFU) /*!<ATTSET[7:0] bits (Attribute memory setup time) */
4600 #define FMC_PATT_ATTSET_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
4601 #define FMC_PATT_ATTSET_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
4602 #define FMC_PATT_ATTSET_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
4603 #define FMC_PATT_ATTSET_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
4604 #define FMC_PATT_ATTSET_4 ((uint32_t)0x00000010U) /*!<Bit 4 */
4605 #define FMC_PATT_ATTSET_5 ((uint32_t)0x00000020U) /*!<Bit 5 */
4606 #define FMC_PATT_ATTSET_6 ((uint32_t)0x00000040U) /*!<Bit 6 */
4607 #define FMC_PATT_ATTSET_7 ((uint32_t)0x00000080U) /*!<Bit 7 */
4608
4609 #define FMC_PATT_ATTWAIT ((uint32_t)0x0000FF00U) /*!<ATTWAIT[7:0] bits (Attribute memory wait time) */
4610 #define FMC_PATT_ATTWAIT_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
4611 #define FMC_PATT_ATTWAIT_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
4612 #define FMC_PATT_ATTWAIT_2 ((uint32_t)0x00000400U) /*!<Bit 2 */
4613 #define FMC_PATT_ATTWAIT_3 ((uint32_t)0x00000800U) /*!<Bit 3 */
4614 #define FMC_PATT_ATTWAIT_4 ((uint32_t)0x00001000U) /*!<Bit 4 */
4615 #define FMC_PATT_ATTWAIT_5 ((uint32_t)0x00002000U) /*!<Bit 5 */
4616 #define FMC_PATT_ATTWAIT_6 ((uint32_t)0x00004000U) /*!<Bit 6 */
4617 #define FMC_PATT_ATTWAIT_7 ((uint32_t)0x00008000U) /*!<Bit 7 */
4618
4619 #define FMC_PATT_ATTHOLD ((uint32_t)0x00FF0000U) /*!<ATTHOLD[7:0] bits (Attribute memory hold time) */
4620 #define FMC_PATT_ATTHOLD_0 ((uint32_t)0x00010000U) /*!<Bit 0 */
4621 #define FMC_PATT_ATTHOLD_1 ((uint32_t)0x00020000U) /*!<Bit 1 */
4622 #define FMC_PATT_ATTHOLD_2 ((uint32_t)0x00040000U) /*!<Bit 2 */
4623 #define FMC_PATT_ATTHOLD_3 ((uint32_t)0x00080000U) /*!<Bit 3 */
4624 #define FMC_PATT_ATTHOLD_4 ((uint32_t)0x00100000U) /*!<Bit 4 */
4625 #define FMC_PATT_ATTHOLD_5 ((uint32_t)0x00200000U) /*!<Bit 5 */
4626 #define FMC_PATT_ATTHOLD_6 ((uint32_t)0x00400000U) /*!<Bit 6 */
4627 #define FMC_PATT_ATTHOLD_7 ((uint32_t)0x00800000U) /*!<Bit 7 */
4628
4629 #define FMC_PATT_ATTHIZ ((uint32_t)0xFF000000U) /*!<ATTHIZ[7:0] bits (Attribute memory databus HiZ time) */
4630 #define FMC_PATT_ATTHIZ_0 ((uint32_t)0x01000000U) /*!<Bit 0 */
4631 #define FMC_PATT_ATTHIZ_1 ((uint32_t)0x02000000U) /*!<Bit 1 */
4632 #define FMC_PATT_ATTHIZ_2 ((uint32_t)0x04000000U) /*!<Bit 2 */
4633 #define FMC_PATT_ATTHIZ_3 ((uint32_t)0x08000000U) /*!<Bit 3 */
4634 #define FMC_PATT_ATTHIZ_4 ((uint32_t)0x10000000U) /*!<Bit 4 */
4635 #define FMC_PATT_ATTHIZ_5 ((uint32_t)0x20000000U) /*!<Bit 5 */
4636 #define FMC_PATT_ATTHIZ_6 ((uint32_t)0x40000000U) /*!<Bit 6 */
4637 #define FMC_PATT_ATTHIZ_7 ((uint32_t)0x80000000U) /*!<Bit 7 */
4638
4639 /****************** Bit definition for FMC_ECCR register *******************/
4640 #define FMC_ECCR_ECC ((uint32_t)0xFFFFFFFFU) /*!<ECC result */
4641
4642 /******************************************************************************/
4643 /* */
4644 /* General Purpose IOs (GPIO) */
4645 /* */
4646 /******************************************************************************/
4647 /****************** Bits definition for GPIO_MODER register *****************/
4648 #define GPIO_MODER_MODE0 ((uint32_t)0x00000003U)
4649 #define GPIO_MODER_MODE0_0 ((uint32_t)0x00000001U)
4650 #define GPIO_MODER_MODE0_1 ((uint32_t)0x00000002U)
4651 #define GPIO_MODER_MODE1 ((uint32_t)0x0000000CU)
4652 #define GPIO_MODER_MODE1_0 ((uint32_t)0x00000004U)
4653 #define GPIO_MODER_MODE1_1 ((uint32_t)0x00000008U)
4654 #define GPIO_MODER_MODE2 ((uint32_t)0x00000030U)
4655 #define GPIO_MODER_MODE2_0 ((uint32_t)0x00000010U)
4656 #define GPIO_MODER_MODE2_1 ((uint32_t)0x00000020U)
4657 #define GPIO_MODER_MODE3 ((uint32_t)0x000000C0U)
4658 #define GPIO_MODER_MODE3_0 ((uint32_t)0x00000040U)
4659 #define GPIO_MODER_MODE3_1 ((uint32_t)0x00000080U)
4660 #define GPIO_MODER_MODE4 ((uint32_t)0x00000300U)
4661 #define GPIO_MODER_MODE4_0 ((uint32_t)0x00000100U)
4662 #define GPIO_MODER_MODE4_1 ((uint32_t)0x00000200U)
4663 #define GPIO_MODER_MODE5 ((uint32_t)0x00000C00U)
4664 #define GPIO_MODER_MODE5_0 ((uint32_t)0x00000400U)
4665 #define GPIO_MODER_MODE5_1 ((uint32_t)0x00000800U)
4666 #define GPIO_MODER_MODE6 ((uint32_t)0x00003000U)
4667 #define GPIO_MODER_MODE6_0 ((uint32_t)0x00001000U)
4668 #define GPIO_MODER_MODE6_1 ((uint32_t)0x00002000U)
4669 #define GPIO_MODER_MODE7 ((uint32_t)0x0000C000U)
4670 #define GPIO_MODER_MODE7_0 ((uint32_t)0x00004000U)
4671 #define GPIO_MODER_MODE7_1 ((uint32_t)0x00008000U)
4672 #define GPIO_MODER_MODE8 ((uint32_t)0x00030000U)
4673 #define GPIO_MODER_MODE8_0 ((uint32_t)0x00010000U)
4674 #define GPIO_MODER_MODE8_1 ((uint32_t)0x00020000U)
4675 #define GPIO_MODER_MODE9 ((uint32_t)0x000C0000U)
4676 #define GPIO_MODER_MODE9_0 ((uint32_t)0x00040000U)
4677 #define GPIO_MODER_MODE9_1 ((uint32_t)0x00080000U)
4678 #define GPIO_MODER_MODE10 ((uint32_t)0x00300000U)
4679 #define GPIO_MODER_MODE10_0 ((uint32_t)0x00100000U)
4680 #define GPIO_MODER_MODE10_1 ((uint32_t)0x00200000U)
4681 #define GPIO_MODER_MODE11 ((uint32_t)0x00C00000U)
4682 #define GPIO_MODER_MODE11_0 ((uint32_t)0x00400000U)
4683 #define GPIO_MODER_MODE11_1 ((uint32_t)0x00800000U)
4684 #define GPIO_MODER_MODE12 ((uint32_t)0x03000000U)
4685 #define GPIO_MODER_MODE12_0 ((uint32_t)0x01000000U)
4686 #define GPIO_MODER_MODE12_1 ((uint32_t)0x02000000U)
4687 #define GPIO_MODER_MODE13 ((uint32_t)0x0C000000U)
4688 #define GPIO_MODER_MODE13_0 ((uint32_t)0x04000000U)
4689 #define GPIO_MODER_MODE13_1 ((uint32_t)0x08000000U)
4690 #define GPIO_MODER_MODE14 ((uint32_t)0x30000000U)
4691 #define GPIO_MODER_MODE14_0 ((uint32_t)0x10000000U)
4692 #define GPIO_MODER_MODE14_1 ((uint32_t)0x20000000U)
4693 #define GPIO_MODER_MODE15 ((uint32_t)0xC0000000U)
4694 #define GPIO_MODER_MODE15_0 ((uint32_t)0x40000000U)
4695 #define GPIO_MODER_MODE15_1 ((uint32_t)0x80000000U)
4696
4697 /* Legacy defines */
4698 #define GPIO_MODER_MODER0 GPIO_MODER_MODE0
4699 #define GPIO_MODER_MODER0_0 GPIO_MODER_MODE0_0
4700 #define GPIO_MODER_MODER0_1 GPIO_MODER_MODE0_1
4701 #define GPIO_MODER_MODER1 GPIO_MODER_MODE1
4702 #define GPIO_MODER_MODER1_0 GPIO_MODER_MODE1_0
4703 #define GPIO_MODER_MODER1_1 GPIO_MODER_MODE1_1
4704 #define GPIO_MODER_MODER2 GPIO_MODER_MODE2
4705 #define GPIO_MODER_MODER2_0 GPIO_MODER_MODE2_0
4706 #define GPIO_MODER_MODER2_1 GPIO_MODER_MODE2_1
4707 #define GPIO_MODER_MODER3 GPIO_MODER_MODE3
4708 #define GPIO_MODER_MODER3_0 GPIO_MODER_MODE3_0
4709 #define GPIO_MODER_MODER3_1 GPIO_MODER_MODE3_1
4710 #define GPIO_MODER_MODER4 GPIO_MODER_MODE4
4711 #define GPIO_MODER_MODER4_0 GPIO_MODER_MODE4_0
4712 #define GPIO_MODER_MODER4_1 GPIO_MODER_MODE4_1
4713 #define GPIO_MODER_MODER5 GPIO_MODER_MODE5
4714 #define GPIO_MODER_MODER5_0 GPIO_MODER_MODE5_0
4715 #define GPIO_MODER_MODER5_1 GPIO_MODER_MODE5_1
4716 #define GPIO_MODER_MODER6 GPIO_MODER_MODE6
4717 #define GPIO_MODER_MODER6_0 GPIO_MODER_MODE6_0
4718 #define GPIO_MODER_MODER6_1 GPIO_MODER_MODE6_1
4719 #define GPIO_MODER_MODER7 GPIO_MODER_MODE7
4720 #define GPIO_MODER_MODER7_0 GPIO_MODER_MODE7_0
4721 #define GPIO_MODER_MODER7_1 GPIO_MODER_MODE7_1
4722 #define GPIO_MODER_MODER8 GPIO_MODER_MODE8
4723 #define GPIO_MODER_MODER8_0 GPIO_MODER_MODE8_0
4724 #define GPIO_MODER_MODER8_1 GPIO_MODER_MODE8_1
4725 #define GPIO_MODER_MODER9 GPIO_MODER_MODE9
4726 #define GPIO_MODER_MODER9_0 GPIO_MODER_MODE9_0
4727 #define GPIO_MODER_MODER9_1 GPIO_MODER_MODE9_1
4728 #define GPIO_MODER_MODER10 GPIO_MODER_MODE10
4729 #define GPIO_MODER_MODER10_0 GPIO_MODER_MODE10_0
4730 #define GPIO_MODER_MODER10_1 GPIO_MODER_MODE10_1
4731 #define GPIO_MODER_MODER11 GPIO_MODER_MODE11
4732 #define GPIO_MODER_MODER11_0 GPIO_MODER_MODE11_0
4733 #define GPIO_MODER_MODER11_1 GPIO_MODER_MODE11_1
4734 #define GPIO_MODER_MODER12 GPIO_MODER_MODE12
4735 #define GPIO_MODER_MODER12_0 GPIO_MODER_MODE12_0
4736 #define GPIO_MODER_MODER12_1 GPIO_MODER_MODE12_1
4737 #define GPIO_MODER_MODER13 GPIO_MODER_MODE13
4738 #define GPIO_MODER_MODER13_0 GPIO_MODER_MODE13_0
4739 #define GPIO_MODER_MODER13_1 GPIO_MODER_MODE13_1
4740 #define GPIO_MODER_MODER14 GPIO_MODER_MODE14
4741 #define GPIO_MODER_MODER14_0 GPIO_MODER_MODE14_0
4742 #define GPIO_MODER_MODER14_1 GPIO_MODER_MODE14_1
4743 #define GPIO_MODER_MODER15 GPIO_MODER_MODE15
4744 #define GPIO_MODER_MODER15_0 GPIO_MODER_MODE15_0
4745 #define GPIO_MODER_MODER15_1 GPIO_MODER_MODE15_1
4746
4747 /****************** Bits definition for GPIO_OTYPER register ****************/
4748 #define GPIO_OTYPER_OT0 ((uint32_t)0x00000001U)
4749 #define GPIO_OTYPER_OT1 ((uint32_t)0x00000002U)
4750 #define GPIO_OTYPER_OT2 ((uint32_t)0x00000004U)
4751 #define GPIO_OTYPER_OT3 ((uint32_t)0x00000008U)
4752 #define GPIO_OTYPER_OT4 ((uint32_t)0x00000010U)
4753 #define GPIO_OTYPER_OT5 ((uint32_t)0x00000020U)
4754 #define GPIO_OTYPER_OT6 ((uint32_t)0x00000040U)
4755 #define GPIO_OTYPER_OT7 ((uint32_t)0x00000080U)
4756 #define GPIO_OTYPER_OT8 ((uint32_t)0x00000100U)
4757 #define GPIO_OTYPER_OT9 ((uint32_t)0x00000200U)
4758 #define GPIO_OTYPER_OT10 ((uint32_t)0x00000400U)
4759 #define GPIO_OTYPER_OT11 ((uint32_t)0x00000800U)
4760 #define GPIO_OTYPER_OT12 ((uint32_t)0x00001000U)
4761 #define GPIO_OTYPER_OT13 ((uint32_t)0x00002000U)
4762 #define GPIO_OTYPER_OT14 ((uint32_t)0x00004000U)
4763 #define GPIO_OTYPER_OT15 ((uint32_t)0x00008000U)
4764
4765 /* Legacy defines */
4766 #define GPIO_OTYPER_OT_0 GPIO_OTYPER_OT0
4767 #define GPIO_OTYPER_OT_1 GPIO_OTYPER_OT1
4768 #define GPIO_OTYPER_OT_2 GPIO_OTYPER_OT2
4769 #define GPIO_OTYPER_OT_3 GPIO_OTYPER_OT3
4770 #define GPIO_OTYPER_OT_4 GPIO_OTYPER_OT4
4771 #define GPIO_OTYPER_OT_5 GPIO_OTYPER_OT5
4772 #define GPIO_OTYPER_OT_6 GPIO_OTYPER_OT6
4773 #define GPIO_OTYPER_OT_7 GPIO_OTYPER_OT7
4774 #define GPIO_OTYPER_OT_8 GPIO_OTYPER_OT8
4775 #define GPIO_OTYPER_OT_9 GPIO_OTYPER_OT9
4776 #define GPIO_OTYPER_OT_10 GPIO_OTYPER_OT10
4777 #define GPIO_OTYPER_OT_11 GPIO_OTYPER_OT11
4778 #define GPIO_OTYPER_OT_12 GPIO_OTYPER_OT12
4779 #define GPIO_OTYPER_OT_13 GPIO_OTYPER_OT13
4780 #define GPIO_OTYPER_OT_14 GPIO_OTYPER_OT14
4781 #define GPIO_OTYPER_OT_15 GPIO_OTYPER_OT15
4782
4783 /****************** Bits definition for GPIO_OSPEEDR register ***************/
4784 #define GPIO_OSPEEDR_OSPEED0 ((uint32_t)0x00000003U)
4785 #define GPIO_OSPEEDR_OSPEED0_0 ((uint32_t)0x00000001U)
4786 #define GPIO_OSPEEDR_OSPEED0_1 ((uint32_t)0x00000002U)
4787 #define GPIO_OSPEEDR_OSPEED1 ((uint32_t)0x0000000CU)
4788 #define GPIO_OSPEEDR_OSPEED1_0 ((uint32_t)0x00000004U)
4789 #define GPIO_OSPEEDR_OSPEED1_1 ((uint32_t)0x00000008U)
4790 #define GPIO_OSPEEDR_OSPEED2 ((uint32_t)0x00000030U)
4791 #define GPIO_OSPEEDR_OSPEED2_0 ((uint32_t)0x00000010U)
4792 #define GPIO_OSPEEDR_OSPEED2_1 ((uint32_t)0x00000020U)
4793 #define GPIO_OSPEEDR_OSPEED3 ((uint32_t)0x000000C0U)
4794 #define GPIO_OSPEEDR_OSPEED3_0 ((uint32_t)0x00000040U)
4795 #define GPIO_OSPEEDR_OSPEED3_1 ((uint32_t)0x00000080U)
4796 #define GPIO_OSPEEDR_OSPEED4 ((uint32_t)0x00000300U)
4797 #define GPIO_OSPEEDR_OSPEED4_0 ((uint32_t)0x00000100U)
4798 #define GPIO_OSPEEDR_OSPEED4_1 ((uint32_t)0x00000200U)
4799 #define GPIO_OSPEEDR_OSPEED5 ((uint32_t)0x00000C00U)
4800 #define GPIO_OSPEEDR_OSPEED5_0 ((uint32_t)0x00000400U)
4801 #define GPIO_OSPEEDR_OSPEED5_1 ((uint32_t)0x00000800U)
4802 #define GPIO_OSPEEDR_OSPEED6 ((uint32_t)0x00003000U)
4803 #define GPIO_OSPEEDR_OSPEED6_0 ((uint32_t)0x00001000U)
4804 #define GPIO_OSPEEDR_OSPEED6_1 ((uint32_t)0x00002000U)
4805 #define GPIO_OSPEEDR_OSPEED7 ((uint32_t)0x0000C000U)
4806 #define GPIO_OSPEEDR_OSPEED7_0 ((uint32_t)0x00004000U)
4807 #define GPIO_OSPEEDR_OSPEED7_1 ((uint32_t)0x00008000U)
4808 #define GPIO_OSPEEDR_OSPEED8 ((uint32_t)0x00030000U)
4809 #define GPIO_OSPEEDR_OSPEED8_0 ((uint32_t)0x00010000U)
4810 #define GPIO_OSPEEDR_OSPEED8_1 ((uint32_t)0x00020000U)
4811 #define GPIO_OSPEEDR_OSPEED9 ((uint32_t)0x000C0000U)
4812 #define GPIO_OSPEEDR_OSPEED9_0 ((uint32_t)0x00040000U)
4813 #define GPIO_OSPEEDR_OSPEED9_1 ((uint32_t)0x00080000U)
4814 #define GPIO_OSPEEDR_OSPEED10 ((uint32_t)0x00300000U)
4815 #define GPIO_OSPEEDR_OSPEED10_0 ((uint32_t)0x00100000U)
4816 #define GPIO_OSPEEDR_OSPEED10_1 ((uint32_t)0x00200000U)
4817 #define GPIO_OSPEEDR_OSPEED11 ((uint32_t)0x00C00000U)
4818 #define GPIO_OSPEEDR_OSPEED11_0 ((uint32_t)0x00400000U)
4819 #define GPIO_OSPEEDR_OSPEED11_1 ((uint32_t)0x00800000U)
4820 #define GPIO_OSPEEDR_OSPEED12 ((uint32_t)0x03000000U)
4821 #define GPIO_OSPEEDR_OSPEED12_0 ((uint32_t)0x01000000U)
4822 #define GPIO_OSPEEDR_OSPEED12_1 ((uint32_t)0x02000000U)
4823 #define GPIO_OSPEEDR_OSPEED13 ((uint32_t)0x0C000000U)
4824 #define GPIO_OSPEEDR_OSPEED13_0 ((uint32_t)0x04000000U)
4825 #define GPIO_OSPEEDR_OSPEED13_1 ((uint32_t)0x08000000U)
4826 #define GPIO_OSPEEDR_OSPEED14 ((uint32_t)0x30000000U)
4827 #define GPIO_OSPEEDR_OSPEED14_0 ((uint32_t)0x10000000U)
4828 #define GPIO_OSPEEDR_OSPEED14_1 ((uint32_t)0x20000000U)
4829 #define GPIO_OSPEEDR_OSPEED15 ((uint32_t)0xC0000000U)
4830 #define GPIO_OSPEEDR_OSPEED15_0 ((uint32_t)0x40000000U)
4831 #define GPIO_OSPEEDR_OSPEED15_1 ((uint32_t)0x80000000U)
4832
4833 /* Legacy defines */
4834 #define GPIO_OSPEEDER_OSPEEDR0 GPIO_OSPEEDR_OSPEED0
4835 #define GPIO_OSPEEDER_OSPEEDR0_0 GPIO_OSPEEDR_OSPEED0_0
4836 #define GPIO_OSPEEDER_OSPEEDR0_1 GPIO_OSPEEDR_OSPEED0_1
4837 #define GPIO_OSPEEDER_OSPEEDR1 GPIO_OSPEEDR_OSPEED1
4838 #define GPIO_OSPEEDER_OSPEEDR1_0 GPIO_OSPEEDR_OSPEED1_0
4839 #define GPIO_OSPEEDER_OSPEEDR1_1 GPIO_OSPEEDR_OSPEED1_1
4840 #define GPIO_OSPEEDER_OSPEEDR2 GPIO_OSPEEDR_OSPEED2
4841 #define GPIO_OSPEEDER_OSPEEDR2_0 GPIO_OSPEEDR_OSPEED2_0
4842 #define GPIO_OSPEEDER_OSPEEDR2_1 GPIO_OSPEEDR_OSPEED2_1
4843 #define GPIO_OSPEEDER_OSPEEDR3 GPIO_OSPEEDR_OSPEED3
4844 #define GPIO_OSPEEDER_OSPEEDR3_0 GPIO_OSPEEDR_OSPEED3_0
4845 #define GPIO_OSPEEDER_OSPEEDR3_1 GPIO_OSPEEDR_OSPEED3_1
4846 #define GPIO_OSPEEDER_OSPEEDR4 GPIO_OSPEEDR_OSPEED4
4847 #define GPIO_OSPEEDER_OSPEEDR4_0 GPIO_OSPEEDR_OSPEED4_0
4848 #define GPIO_OSPEEDER_OSPEEDR4_1 GPIO_OSPEEDR_OSPEED4_1
4849 #define GPIO_OSPEEDER_OSPEEDR5 GPIO_OSPEEDR_OSPEED5
4850 #define GPIO_OSPEEDER_OSPEEDR5_0 GPIO_OSPEEDR_OSPEED5_0
4851 #define GPIO_OSPEEDER_OSPEEDR5_1 GPIO_OSPEEDR_OSPEED5_1
4852 #define GPIO_OSPEEDER_OSPEEDR6 GPIO_OSPEEDR_OSPEED6
4853 #define GPIO_OSPEEDER_OSPEEDR6_0 GPIO_OSPEEDR_OSPEED6_0
4854 #define GPIO_OSPEEDER_OSPEEDR6_1 GPIO_OSPEEDR_OSPEED6_1
4855 #define GPIO_OSPEEDER_OSPEEDR7 GPIO_OSPEEDR_OSPEED7
4856 #define GPIO_OSPEEDER_OSPEEDR7_0 GPIO_OSPEEDR_OSPEED7_0
4857 #define GPIO_OSPEEDER_OSPEEDR7_1 GPIO_OSPEEDR_OSPEED7_1
4858 #define GPIO_OSPEEDER_OSPEEDR8 GPIO_OSPEEDR_OSPEED8
4859 #define GPIO_OSPEEDER_OSPEEDR8_0 GPIO_OSPEEDR_OSPEED8_0
4860 #define GPIO_OSPEEDER_OSPEEDR8_1 GPIO_OSPEEDR_OSPEED8_1
4861 #define GPIO_OSPEEDER_OSPEEDR9 GPIO_OSPEEDR_OSPEED9
4862 #define GPIO_OSPEEDER_OSPEEDR9_0 GPIO_OSPEEDR_OSPEED9_0
4863 #define GPIO_OSPEEDER_OSPEEDR9_1 GPIO_OSPEEDR_OSPEED9_1
4864 #define GPIO_OSPEEDER_OSPEEDR10 GPIO_OSPEEDR_OSPEED10
4865 #define GPIO_OSPEEDER_OSPEEDR10_0 GPIO_OSPEEDR_OSPEED10_0
4866 #define GPIO_OSPEEDER_OSPEEDR10_1 GPIO_OSPEEDR_OSPEED10_1
4867 #define GPIO_OSPEEDER_OSPEEDR11 GPIO_OSPEEDR_OSPEED11
4868 #define GPIO_OSPEEDER_OSPEEDR11_0 GPIO_OSPEEDR_OSPEED11_0
4869 #define GPIO_OSPEEDER_OSPEEDR11_1 GPIO_OSPEEDR_OSPEED11_1
4870 #define GPIO_OSPEEDER_OSPEEDR12 GPIO_OSPEEDR_OSPEED12
4871 #define GPIO_OSPEEDER_OSPEEDR12_0 GPIO_OSPEEDR_OSPEED12_0
4872 #define GPIO_OSPEEDER_OSPEEDR12_1 GPIO_OSPEEDR_OSPEED12_1
4873 #define GPIO_OSPEEDER_OSPEEDR13 GPIO_OSPEEDR_OSPEED13
4874 #define GPIO_OSPEEDER_OSPEEDR13_0 GPIO_OSPEEDR_OSPEED13_0
4875 #define GPIO_OSPEEDER_OSPEEDR13_1 GPIO_OSPEEDR_OSPEED13_1
4876 #define GPIO_OSPEEDER_OSPEEDR14 GPIO_OSPEEDR_OSPEED14
4877 #define GPIO_OSPEEDER_OSPEEDR14_0 GPIO_OSPEEDR_OSPEED14_0
4878 #define GPIO_OSPEEDER_OSPEEDR14_1 GPIO_OSPEEDR_OSPEED14_1
4879 #define GPIO_OSPEEDER_OSPEEDR15 GPIO_OSPEEDR_OSPEED15
4880 #define GPIO_OSPEEDER_OSPEEDR15_0 GPIO_OSPEEDR_OSPEED15_0
4881 #define GPIO_OSPEEDER_OSPEEDR15_1 GPIO_OSPEEDR_OSPEED15_1
4882
4883 /****************** Bits definition for GPIO_PUPDR register *****************/
4884 #define GPIO_PUPDR_PUPD0 ((uint32_t)0x00000003U)
4885 #define GPIO_PUPDR_PUPD0_0 ((uint32_t)0x00000001U)
4886 #define GPIO_PUPDR_PUPD0_1 ((uint32_t)0x00000002U)
4887 #define GPIO_PUPDR_PUPD1 ((uint32_t)0x0000000CU)
4888 #define GPIO_PUPDR_PUPD1_0 ((uint32_t)0x00000004U)
4889 #define GPIO_PUPDR_PUPD1_1 ((uint32_t)0x00000008U)
4890 #define GPIO_PUPDR_PUPD2 ((uint32_t)0x00000030U)
4891 #define GPIO_PUPDR_PUPD2_0 ((uint32_t)0x00000010U)
4892 #define GPIO_PUPDR_PUPD2_1 ((uint32_t)0x00000020U)
4893 #define GPIO_PUPDR_PUPD3 ((uint32_t)0x000000C0U)
4894 #define GPIO_PUPDR_PUPD3_0 ((uint32_t)0x00000040U)
4895 #define GPIO_PUPDR_PUPD3_1 ((uint32_t)0x00000080U)
4896 #define GPIO_PUPDR_PUPD4 ((uint32_t)0x00000300U)
4897 #define GPIO_PUPDR_PUPD4_0 ((uint32_t)0x00000100U)
4898 #define GPIO_PUPDR_PUPD4_1 ((uint32_t)0x00000200U)
4899 #define GPIO_PUPDR_PUPD5 ((uint32_t)0x00000C00U)
4900 #define GPIO_PUPDR_PUPD5_0 ((uint32_t)0x00000400U)
4901 #define GPIO_PUPDR_PUPD5_1 ((uint32_t)0x00000800U)
4902 #define GPIO_PUPDR_PUPD6 ((uint32_t)0x00003000U)
4903 #define GPIO_PUPDR_PUPD6_0 ((uint32_t)0x00001000U)
4904 #define GPIO_PUPDR_PUPD6_1 ((uint32_t)0x00002000U)
4905 #define GPIO_PUPDR_PUPD7 ((uint32_t)0x0000C000U)
4906 #define GPIO_PUPDR_PUPD7_0 ((uint32_t)0x00004000U)
4907 #define GPIO_PUPDR_PUPD7_1 ((uint32_t)0x00008000U)
4908 #define GPIO_PUPDR_PUPD8 ((uint32_t)0x00030000U)
4909 #define GPIO_PUPDR_PUPD8_0 ((uint32_t)0x00010000U)
4910 #define GPIO_PUPDR_PUPD8_1 ((uint32_t)0x00020000U)
4911 #define GPIO_PUPDR_PUPD9 ((uint32_t)0x000C0000U)
4912 #define GPIO_PUPDR_PUPD9_0 ((uint32_t)0x00040000U)
4913 #define GPIO_PUPDR_PUPD9_1 ((uint32_t)0x00080000U)
4914 #define GPIO_PUPDR_PUPD10 ((uint32_t)0x00300000U)
4915 #define GPIO_PUPDR_PUPD10_0 ((uint32_t)0x00100000U)
4916 #define GPIO_PUPDR_PUPD10_1 ((uint32_t)0x00200000U)
4917 #define GPIO_PUPDR_PUPD11 ((uint32_t)0x00C00000U)
4918 #define GPIO_PUPDR_PUPD11_0 ((uint32_t)0x00400000U)
4919 #define GPIO_PUPDR_PUPD11_1 ((uint32_t)0x00800000U)
4920 #define GPIO_PUPDR_PUPD12 ((uint32_t)0x03000000U)
4921 #define GPIO_PUPDR_PUPD12_0 ((uint32_t)0x01000000U)
4922 #define GPIO_PUPDR_PUPD12_1 ((uint32_t)0x02000000U)
4923 #define GPIO_PUPDR_PUPD13 ((uint32_t)0x0C000000U)
4924 #define GPIO_PUPDR_PUPD13_0 ((uint32_t)0x04000000U)
4925 #define GPIO_PUPDR_PUPD13_1 ((uint32_t)0x08000000U)
4926 #define GPIO_PUPDR_PUPD14 ((uint32_t)0x30000000U)
4927 #define GPIO_PUPDR_PUPD14_0 ((uint32_t)0x10000000U)
4928 #define GPIO_PUPDR_PUPD14_1 ((uint32_t)0x20000000U)
4929 #define GPIO_PUPDR_PUPD15 ((uint32_t)0xC0000000U)
4930 #define GPIO_PUPDR_PUPD15_0 ((uint32_t)0x40000000U)
4931 #define GPIO_PUPDR_PUPD15_1 ((uint32_t)0x80000000U)
4932
4933 /* Legacy defines */
4934 #define GPIO_PUPDR_PUPDR0 GPIO_PUPDR_PUPD0
4935 #define GPIO_PUPDR_PUPDR0_0 GPIO_PUPDR_PUPD0_0
4936 #define GPIO_PUPDR_PUPDR0_1 GPIO_PUPDR_PUPD0_1
4937 #define GPIO_PUPDR_PUPDR1 GPIO_PUPDR_PUPD1
4938 #define GPIO_PUPDR_PUPDR1_0 GPIO_PUPDR_PUPD1_0
4939 #define GPIO_PUPDR_PUPDR1_1 GPIO_PUPDR_PUPD1_1
4940 #define GPIO_PUPDR_PUPDR2 GPIO_PUPDR_PUPD2
4941 #define GPIO_PUPDR_PUPDR2_0 GPIO_PUPDR_PUPD2_0
4942 #define GPIO_PUPDR_PUPDR2_1 GPIO_PUPDR_PUPD2_1
4943 #define GPIO_PUPDR_PUPDR3 GPIO_PUPDR_PUPD3
4944 #define GPIO_PUPDR_PUPDR3_0 GPIO_PUPDR_PUPD3_0
4945 #define GPIO_PUPDR_PUPDR3_1 GPIO_PUPDR_PUPD3_1
4946 #define GPIO_PUPDR_PUPDR4 GPIO_PUPDR_PUPD4
4947 #define GPIO_PUPDR_PUPDR4_0 GPIO_PUPDR_PUPD4_0
4948 #define GPIO_PUPDR_PUPDR4_1 GPIO_PUPDR_PUPD4_1
4949 #define GPIO_PUPDR_PUPDR5 GPIO_PUPDR_PUPD5
4950 #define GPIO_PUPDR_PUPDR5_0 GPIO_PUPDR_PUPD5_0
4951 #define GPIO_PUPDR_PUPDR5_1 GPIO_PUPDR_PUPD5_1
4952 #define GPIO_PUPDR_PUPDR6 GPIO_PUPDR_PUPD6
4953 #define GPIO_PUPDR_PUPDR6_0 GPIO_PUPDR_PUPD6_0
4954 #define GPIO_PUPDR_PUPDR6_1 GPIO_PUPDR_PUPD6_1
4955 #define GPIO_PUPDR_PUPDR7 GPIO_PUPDR_PUPD7
4956 #define GPIO_PUPDR_PUPDR7_0 GPIO_PUPDR_PUPD7_0
4957 #define GPIO_PUPDR_PUPDR7_1 GPIO_PUPDR_PUPD7_1
4958 #define GPIO_PUPDR_PUPDR8 GPIO_PUPDR_PUPD8
4959 #define GPIO_PUPDR_PUPDR8_0 GPIO_PUPDR_PUPD8_0
4960 #define GPIO_PUPDR_PUPDR8_1 GPIO_PUPDR_PUPD8_1
4961 #define GPIO_PUPDR_PUPDR9 GPIO_PUPDR_PUPD9
4962 #define GPIO_PUPDR_PUPDR9_0 GPIO_PUPDR_PUPD9_0
4963 #define GPIO_PUPDR_PUPDR9_1 GPIO_PUPDR_PUPD9_1
4964 #define GPIO_PUPDR_PUPDR10 GPIO_PUPDR_PUPD10
4965 #define GPIO_PUPDR_PUPDR10_0 GPIO_PUPDR_PUPD10_0
4966 #define GPIO_PUPDR_PUPDR10_1 GPIO_PUPDR_PUPD10_1
4967 #define GPIO_PUPDR_PUPDR11 GPIO_PUPDR_PUPD11
4968 #define GPIO_PUPDR_PUPDR11_0 GPIO_PUPDR_PUPD11_0
4969 #define GPIO_PUPDR_PUPDR11_1 GPIO_PUPDR_PUPD11_1
4970 #define GPIO_PUPDR_PUPDR12 GPIO_PUPDR_PUPD12
4971 #define GPIO_PUPDR_PUPDR12_0 GPIO_PUPDR_PUPD12_0
4972 #define GPIO_PUPDR_PUPDR12_1 GPIO_PUPDR_PUPD12_1
4973 #define GPIO_PUPDR_PUPDR13 GPIO_PUPDR_PUPD13
4974 #define GPIO_PUPDR_PUPDR13_0 GPIO_PUPDR_PUPD13_0
4975 #define GPIO_PUPDR_PUPDR13_1 GPIO_PUPDR_PUPD13_1
4976 #define GPIO_PUPDR_PUPDR14 GPIO_PUPDR_PUPD14
4977 #define GPIO_PUPDR_PUPDR14_0 GPIO_PUPDR_PUPD14_0
4978 #define GPIO_PUPDR_PUPDR14_1 GPIO_PUPDR_PUPD14_1
4979 #define GPIO_PUPDR_PUPDR15 GPIO_PUPDR_PUPD15
4980 #define GPIO_PUPDR_PUPDR15_0 GPIO_PUPDR_PUPD15_0
4981 #define GPIO_PUPDR_PUPDR15_1 GPIO_PUPDR_PUPD15_1
4982
4983 /****************** Bits definition for GPIO_IDR register *******************/
4984 #define GPIO_IDR_ID0 ((uint32_t)0x00000001U)
4985 #define GPIO_IDR_ID1 ((uint32_t)0x00000002U)
4986 #define GPIO_IDR_ID2 ((uint32_t)0x00000004U)
4987 #define GPIO_IDR_ID3 ((uint32_t)0x00000008U)
4988 #define GPIO_IDR_ID4 ((uint32_t)0x00000010U)
4989 #define GPIO_IDR_ID5 ((uint32_t)0x00000020U)
4990 #define GPIO_IDR_ID6 ((uint32_t)0x00000040U)
4991 #define GPIO_IDR_ID7 ((uint32_t)0x00000080U)
4992 #define GPIO_IDR_ID8 ((uint32_t)0x00000100U)
4993 #define GPIO_IDR_ID9 ((uint32_t)0x00000200U)
4994 #define GPIO_IDR_ID10 ((uint32_t)0x00000400U)
4995 #define GPIO_IDR_ID11 ((uint32_t)0x00000800U)
4996 #define GPIO_IDR_ID12 ((uint32_t)0x00001000U)
4997 #define GPIO_IDR_ID13 ((uint32_t)0x00002000U)
4998 #define GPIO_IDR_ID14 ((uint32_t)0x00004000U)
4999 #define GPIO_IDR_ID15 ((uint32_t)0x00008000U)
5000
5001 /* Legacy defines */
5002 #define GPIO_IDR_IDR_0 GPIO_IDR_ID0
5003 #define GPIO_IDR_IDR_1 GPIO_IDR_ID1
5004 #define GPIO_IDR_IDR_2 GPIO_IDR_ID2
5005 #define GPIO_IDR_IDR_3 GPIO_IDR_ID3
5006 #define GPIO_IDR_IDR_4 GPIO_IDR_ID4
5007 #define GPIO_IDR_IDR_5 GPIO_IDR_ID5
5008 #define GPIO_IDR_IDR_6 GPIO_IDR_ID6
5009 #define GPIO_IDR_IDR_7 GPIO_IDR_ID7
5010 #define GPIO_IDR_IDR_8 GPIO_IDR_ID8
5011 #define GPIO_IDR_IDR_9 GPIO_IDR_ID9
5012 #define GPIO_IDR_IDR_10 GPIO_IDR_ID10
5013 #define GPIO_IDR_IDR_11 GPIO_IDR_ID11
5014 #define GPIO_IDR_IDR_12 GPIO_IDR_ID12
5015 #define GPIO_IDR_IDR_13 GPIO_IDR_ID13
5016 #define GPIO_IDR_IDR_14 GPIO_IDR_ID14
5017 #define GPIO_IDR_IDR_15 GPIO_IDR_ID15
5018
5019 /* Old GPIO_IDR register bits definition, maintained for legacy purpose */
5020 #define GPIO_OTYPER_IDR_0 GPIO_IDR_ID0
5021 #define GPIO_OTYPER_IDR_1 GPIO_IDR_ID1
5022 #define GPIO_OTYPER_IDR_2 GPIO_IDR_ID2
5023 #define GPIO_OTYPER_IDR_3 GPIO_IDR_ID3
5024 #define GPIO_OTYPER_IDR_4 GPIO_IDR_ID4
5025 #define GPIO_OTYPER_IDR_5 GPIO_IDR_ID5
5026 #define GPIO_OTYPER_IDR_6 GPIO_IDR_ID6
5027 #define GPIO_OTYPER_IDR_7 GPIO_IDR_ID7
5028 #define GPIO_OTYPER_IDR_8 GPIO_IDR_ID8
5029 #define GPIO_OTYPER_IDR_9 GPIO_IDR_ID9
5030 #define GPIO_OTYPER_IDR_10 GPIO_IDR_ID10
5031 #define GPIO_OTYPER_IDR_11 GPIO_IDR_ID11
5032 #define GPIO_OTYPER_IDR_12 GPIO_IDR_ID12
5033 #define GPIO_OTYPER_IDR_13 GPIO_IDR_ID13
5034 #define GPIO_OTYPER_IDR_14 GPIO_IDR_ID14
5035 #define GPIO_OTYPER_IDR_15 GPIO_IDR_ID15
5036
5037 /****************** Bits definition for GPIO_ODR register *******************/
5038 #define GPIO_ODR_OD0 ((uint32_t)0x00000001U)
5039 #define GPIO_ODR_OD1 ((uint32_t)0x00000002U)
5040 #define GPIO_ODR_OD2 ((uint32_t)0x00000004U)
5041 #define GPIO_ODR_OD3 ((uint32_t)0x00000008U)
5042 #define GPIO_ODR_OD4 ((uint32_t)0x00000010U)
5043 #define GPIO_ODR_OD5 ((uint32_t)0x00000020U)
5044 #define GPIO_ODR_OD6 ((uint32_t)0x00000040U)
5045 #define GPIO_ODR_OD7 ((uint32_t)0x00000080U)
5046 #define GPIO_ODR_OD8 ((uint32_t)0x00000100U)
5047 #define GPIO_ODR_OD9 ((uint32_t)0x00000200U)
5048 #define GPIO_ODR_OD10 ((uint32_t)0x00000400U)
5049 #define GPIO_ODR_OD11 ((uint32_t)0x00000800U)
5050 #define GPIO_ODR_OD12 ((uint32_t)0x00001000U)
5051 #define GPIO_ODR_OD13 ((uint32_t)0x00002000U)
5052 #define GPIO_ODR_OD14 ((uint32_t)0x00004000U)
5053 #define GPIO_ODR_OD15 ((uint32_t)0x00008000U)
5054
5055 /* Legacy defines */
5056 #define GPIO_ODR_ODR_0 GPIO_ODR_OD0
5057 #define GPIO_ODR_ODR_1 GPIO_ODR_OD1
5058 #define GPIO_ODR_ODR_2 GPIO_ODR_OD2
5059 #define GPIO_ODR_ODR_3 GPIO_ODR_OD3
5060 #define GPIO_ODR_ODR_4 GPIO_ODR_OD4
5061 #define GPIO_ODR_ODR_5 GPIO_ODR_OD5
5062 #define GPIO_ODR_ODR_6 GPIO_ODR_OD6
5063 #define GPIO_ODR_ODR_7 GPIO_ODR_OD7
5064 #define GPIO_ODR_ODR_8 GPIO_ODR_OD8
5065 #define GPIO_ODR_ODR_9 GPIO_ODR_OD9
5066 #define GPIO_ODR_ODR_10 GPIO_ODR_OD10
5067 #define GPIO_ODR_ODR_11 GPIO_ODR_OD11
5068 #define GPIO_ODR_ODR_12 GPIO_ODR_OD12
5069 #define GPIO_ODR_ODR_13 GPIO_ODR_OD13
5070 #define GPIO_ODR_ODR_14 GPIO_ODR_OD14
5071 #define GPIO_ODR_ODR_15 GPIO_ODR_OD15
5072
5073 /* Old GPIO_ODR register bits definition, maintained for legacy purpose */
5074 #define GPIO_OTYPER_ODR_0 GPIO_ODR_OD0
5075 #define GPIO_OTYPER_ODR_1 GPIO_ODR_OD1
5076 #define GPIO_OTYPER_ODR_2 GPIO_ODR_OD2
5077 #define GPIO_OTYPER_ODR_3 GPIO_ODR_OD3
5078 #define GPIO_OTYPER_ODR_4 GPIO_ODR_OD4
5079 #define GPIO_OTYPER_ODR_5 GPIO_ODR_OD5
5080 #define GPIO_OTYPER_ODR_6 GPIO_ODR_OD6
5081 #define GPIO_OTYPER_ODR_7 GPIO_ODR_OD7
5082 #define GPIO_OTYPER_ODR_8 GPIO_ODR_OD8
5083 #define GPIO_OTYPER_ODR_9 GPIO_ODR_OD9
5084 #define GPIO_OTYPER_ODR_10 GPIO_ODR_OD10
5085 #define GPIO_OTYPER_ODR_11 GPIO_ODR_OD11
5086 #define GPIO_OTYPER_ODR_12 GPIO_ODR_OD12
5087 #define GPIO_OTYPER_ODR_13 GPIO_ODR_OD13
5088 #define GPIO_OTYPER_ODR_14 GPIO_ODR_OD14
5089 #define GPIO_OTYPER_ODR_15 GPIO_ODR_OD15
5090
5091 /****************** Bits definition for GPIO_BSRR register ******************/
5092 #define GPIO_BSRR_BS0 ((uint32_t)0x00000001U)
5093 #define GPIO_BSRR_BS1 ((uint32_t)0x00000002U)
5094 #define GPIO_BSRR_BS2 ((uint32_t)0x00000004U)
5095 #define GPIO_BSRR_BS3 ((uint32_t)0x00000008U)
5096 #define GPIO_BSRR_BS4 ((uint32_t)0x00000010U)
5097 #define GPIO_BSRR_BS5 ((uint32_t)0x00000020U)
5098 #define GPIO_BSRR_BS6 ((uint32_t)0x00000040U)
5099 #define GPIO_BSRR_BS7 ((uint32_t)0x00000080U)
5100 #define GPIO_BSRR_BS8 ((uint32_t)0x00000100U)
5101 #define GPIO_BSRR_BS9 ((uint32_t)0x00000200U)
5102 #define GPIO_BSRR_BS10 ((uint32_t)0x00000400U)
5103 #define GPIO_BSRR_BS11 ((uint32_t)0x00000800U)
5104 #define GPIO_BSRR_BS12 ((uint32_t)0x00001000U)
5105 #define GPIO_BSRR_BS13 ((uint32_t)0x00002000U)
5106 #define GPIO_BSRR_BS14 ((uint32_t)0x00004000U)
5107 #define GPIO_BSRR_BS15 ((uint32_t)0x00008000U)
5108 #define GPIO_BSRR_BR0 ((uint32_t)0x00010000U)
5109 #define GPIO_BSRR_BR1 ((uint32_t)0x00020000U)
5110 #define GPIO_BSRR_BR2 ((uint32_t)0x00040000U)
5111 #define GPIO_BSRR_BR3 ((uint32_t)0x00080000U)
5112 #define GPIO_BSRR_BR4 ((uint32_t)0x00100000U)
5113 #define GPIO_BSRR_BR5 ((uint32_t)0x00200000U)
5114 #define GPIO_BSRR_BR6 ((uint32_t)0x00400000U)
5115 #define GPIO_BSRR_BR7 ((uint32_t)0x00800000U)
5116 #define GPIO_BSRR_BR8 ((uint32_t)0x01000000U)
5117 #define GPIO_BSRR_BR9 ((uint32_t)0x02000000U)
5118 #define GPIO_BSRR_BR10 ((uint32_t)0x04000000U)
5119 #define GPIO_BSRR_BR11 ((uint32_t)0x08000000U)
5120 #define GPIO_BSRR_BR12 ((uint32_t)0x10000000U)
5121 #define GPIO_BSRR_BR13 ((uint32_t)0x20000000U)
5122 #define GPIO_BSRR_BR14 ((uint32_t)0x40000000U)
5123 #define GPIO_BSRR_BR15 ((uint32_t)0x80000000U)
5124
5125 /* Legacy defines */
5126 #define GPIO_BSRR_BS_0 GPIO_BSRR_BS0
5127 #define GPIO_BSRR_BS_1 GPIO_BSRR_BS1
5128 #define GPIO_BSRR_BS_2 GPIO_BSRR_BS2
5129 #define GPIO_BSRR_BS_3 GPIO_BSRR_BS3
5130 #define GPIO_BSRR_BS_4 GPIO_BSRR_BS4
5131 #define GPIO_BSRR_BS_5 GPIO_BSRR_BS5
5132 #define GPIO_BSRR_BS_6 GPIO_BSRR_BS6
5133 #define GPIO_BSRR_BS_7 GPIO_BSRR_BS7
5134 #define GPIO_BSRR_BS_8 GPIO_BSRR_BS8
5135 #define GPIO_BSRR_BS_9 GPIO_BSRR_BS9
5136 #define GPIO_BSRR_BS_10 GPIO_BSRR_BS10
5137 #define GPIO_BSRR_BS_11 GPIO_BSRR_BS11
5138 #define GPIO_BSRR_BS_12 GPIO_BSRR_BS12
5139 #define GPIO_BSRR_BS_13 GPIO_BSRR_BS13
5140 #define GPIO_BSRR_BS_14 GPIO_BSRR_BS14
5141 #define GPIO_BSRR_BS_15 GPIO_BSRR_BS15
5142 #define GPIO_BSRR_BR_0 GPIO_BSRR_BR0
5143 #define GPIO_BSRR_BR_1 GPIO_BSRR_BR1
5144 #define GPIO_BSRR_BR_2 GPIO_BSRR_BR2
5145 #define GPIO_BSRR_BR_3 GPIO_BSRR_BR3
5146 #define GPIO_BSRR_BR_4 GPIO_BSRR_BR4
5147 #define GPIO_BSRR_BR_5 GPIO_BSRR_BR5
5148 #define GPIO_BSRR_BR_6 GPIO_BSRR_BR6
5149 #define GPIO_BSRR_BR_7 GPIO_BSRR_BR7
5150 #define GPIO_BSRR_BR_8 GPIO_BSRR_BR8
5151 #define GPIO_BSRR_BR_9 GPIO_BSRR_BR9
5152 #define GPIO_BSRR_BR_10 GPIO_BSRR_BR10
5153 #define GPIO_BSRR_BR_11 GPIO_BSRR_BR11
5154 #define GPIO_BSRR_BR_12 GPIO_BSRR_BR12
5155 #define GPIO_BSRR_BR_13 GPIO_BSRR_BR13
5156 #define GPIO_BSRR_BR_14 GPIO_BSRR_BR14
5157 #define GPIO_BSRR_BR_15 GPIO_BSRR_BR15
5158
5159 /****************** Bit definition for GPIO_LCKR register *********************/
5160 #define GPIO_LCKR_LCK0 ((uint32_t)0x00000001U)
5161 #define GPIO_LCKR_LCK1 ((uint32_t)0x00000002U)
5162 #define GPIO_LCKR_LCK2 ((uint32_t)0x00000004U)
5163 #define GPIO_LCKR_LCK3 ((uint32_t)0x00000008U)
5164 #define GPIO_LCKR_LCK4 ((uint32_t)0x00000010U)
5165 #define GPIO_LCKR_LCK5 ((uint32_t)0x00000020U)
5166 #define GPIO_LCKR_LCK6 ((uint32_t)0x00000040U)
5167 #define GPIO_LCKR_LCK7 ((uint32_t)0x00000080U)
5168 #define GPIO_LCKR_LCK8 ((uint32_t)0x00000100U)
5169 #define GPIO_LCKR_LCK9 ((uint32_t)0x00000200U)
5170 #define GPIO_LCKR_LCK10 ((uint32_t)0x00000400U)
5171 #define GPIO_LCKR_LCK11 ((uint32_t)0x00000800U)
5172 #define GPIO_LCKR_LCK12 ((uint32_t)0x00001000U)
5173 #define GPIO_LCKR_LCK13 ((uint32_t)0x00002000U)
5174 #define GPIO_LCKR_LCK14 ((uint32_t)0x00004000U)
5175 #define GPIO_LCKR_LCK15 ((uint32_t)0x00008000U)
5176 #define GPIO_LCKR_LCKK ((uint32_t)0x00010000U)
5177
5178 /****************** Bit definition for GPIO_AFRL register *********************/
5179 #define GPIO_AFRL_AFSEL0 ((uint32_t)0x0000000FU)
5180 #define GPIO_AFRL_AFSEL0_0 ((uint32_t)0x00000001U)
5181 #define GPIO_AFRL_AFSEL0_1 ((uint32_t)0x00000002U)
5182 #define GPIO_AFRL_AFSEL0_2 ((uint32_t)0x00000004U)
5183 #define GPIO_AFRL_AFSEL0_3 ((uint32_t)0x00000008U)
5184 #define GPIO_AFRL_AFSEL1 ((uint32_t)0x000000F0U)
5185 #define GPIO_AFRL_AFSEL1_0 ((uint32_t)0x00000010U)
5186 #define GPIO_AFRL_AFSEL1_1 ((uint32_t)0x00000020U)
5187 #define GPIO_AFRL_AFSEL1_2 ((uint32_t)0x00000040U)
5188 #define GPIO_AFRL_AFSEL1_3 ((uint32_t)0x00000080U)
5189 #define GPIO_AFRL_AFSEL2 ((uint32_t)0x00000F00U)
5190 #define GPIO_AFRL_AFSEL2_0 ((uint32_t)0x00000100U)
5191 #define GPIO_AFRL_AFSEL2_1 ((uint32_t)0x00000200U)
5192 #define GPIO_AFRL_AFSEL2_2 ((uint32_t)0x00000400U)
5193 #define GPIO_AFRL_AFSEL2_3 ((uint32_t)0x00000800U)
5194 #define GPIO_AFRL_AFSEL3 ((uint32_t)0x0000F000U)
5195 #define GPIO_AFRL_AFSEL3_0 ((uint32_t)0x00001000U)
5196 #define GPIO_AFRL_AFSEL3_1 ((uint32_t)0x00002000U)
5197 #define GPIO_AFRL_AFSEL3_2 ((uint32_t)0x00004000U)
5198 #define GPIO_AFRL_AFSEL3_3 ((uint32_t)0x00008000U)
5199 #define GPIO_AFRL_AFSEL4 ((uint32_t)0x000F0000U)
5200 #define GPIO_AFRL_AFSEL4_0 ((uint32_t)0x00010000U)
5201 #define GPIO_AFRL_AFSEL4_1 ((uint32_t)0x00020000U)
5202 #define GPIO_AFRL_AFSEL4_2 ((uint32_t)0x00040000U)
5203 #define GPIO_AFRL_AFSEL4_3 ((uint32_t)0x00080000U)
5204 #define GPIO_AFRL_AFSEL5 ((uint32_t)0x00F00000U)
5205 #define GPIO_AFRL_AFSEL5_0 ((uint32_t)0x00100000U)
5206 #define GPIO_AFRL_AFSEL5_1 ((uint32_t)0x00200000U)
5207 #define GPIO_AFRL_AFSEL5_2 ((uint32_t)0x00400000U)
5208 #define GPIO_AFRL_AFSEL5_3 ((uint32_t)0x00800000U)
5209 #define GPIO_AFRL_AFSEL6 ((uint32_t)0x0F000000U)
5210 #define GPIO_AFRL_AFSEL6_0 ((uint32_t)0x01000000U)
5211 #define GPIO_AFRL_AFSEL6_1 ((uint32_t)0x02000000U)
5212 #define GPIO_AFRL_AFSEL6_2 ((uint32_t)0x04000000U)
5213 #define GPIO_AFRL_AFSEL6_3 ((uint32_t)0x08000000U)
5214 #define GPIO_AFRL_AFSEL7 ((uint32_t)0xF0000000U)
5215 #define GPIO_AFRL_AFSEL7_0 ((uint32_t)0x10000000U)
5216 #define GPIO_AFRL_AFSEL7_1 ((uint32_t)0x20000000U)
5217 #define GPIO_AFRL_AFSEL7_2 ((uint32_t)0x40000000U)
5218 #define GPIO_AFRL_AFSEL7_3 ((uint32_t)0x80000000U)
5219
5220 /* Legacy defines */
5221 #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFSEL0
5222 #define GPIO_AFRL_AFRL1 GPIO_AFRL_AFSEL1
5223 #define GPIO_AFRL_AFRL2 GPIO_AFRL_AFSEL2
5224 #define GPIO_AFRL_AFRL3 GPIO_AFRL_AFSEL3
5225 #define GPIO_AFRL_AFRL4 GPIO_AFRL_AFSEL4
5226 #define GPIO_AFRL_AFRL5 GPIO_AFRL_AFSEL5
5227 #define GPIO_AFRL_AFRL6 GPIO_AFRL_AFSEL6
5228 #define GPIO_AFRL_AFRL7 GPIO_AFRL_AFSEL7
5229
5230 /****************** Bit definition for GPIO_AFRH register *********************/
5231 #define GPIO_AFRH_AFSEL8 ((uint32_t)0x0000000FU)
5232 #define GPIO_AFRH_AFSEL8_0 ((uint32_t)0x00000001U)
5233 #define GPIO_AFRH_AFSEL8_1 ((uint32_t)0x00000002U)
5234 #define GPIO_AFRH_AFSEL8_2 ((uint32_t)0x00000004U)
5235 #define GPIO_AFRH_AFSEL8_3 ((uint32_t)0x00000008U)
5236 #define GPIO_AFRH_AFSEL9 ((uint32_t)0x000000F0U)
5237 #define GPIO_AFRH_AFSEL9_0 ((uint32_t)0x00000010U)
5238 #define GPIO_AFRH_AFSEL9_1 ((uint32_t)0x00000020U)
5239 #define GPIO_AFRH_AFSEL9_2 ((uint32_t)0x00000040U)
5240 #define GPIO_AFRH_AFSEL9_3 ((uint32_t)0x00000080U)
5241 #define GPIO_AFRH_AFSEL10 ((uint32_t)0x00000F00U)
5242 #define GPIO_AFRH_AFSEL10_0 ((uint32_t)0x00000100U)
5243 #define GPIO_AFRH_AFSEL10_1 ((uint32_t)0x00000200U)
5244 #define GPIO_AFRH_AFSEL10_2 ((uint32_t)0x00000400U)
5245 #define GPIO_AFRH_AFSEL10_3 ((uint32_t)0x00000800U)
5246 #define GPIO_AFRH_AFSEL11 ((uint32_t)0x0000F000U)
5247 #define GPIO_AFRH_AFSEL11_0 ((uint32_t)0x00001000U)
5248 #define GPIO_AFRH_AFSEL11_1 ((uint32_t)0x00002000U)
5249 #define GPIO_AFRH_AFSEL11_2 ((uint32_t)0x00004000U)
5250 #define GPIO_AFRH_AFSEL11_3 ((uint32_t)0x00008000U)
5251 #define GPIO_AFRH_AFSEL12 ((uint32_t)0x000F0000U)
5252 #define GPIO_AFRH_AFSEL12_0 ((uint32_t)0x00010000U)
5253 #define GPIO_AFRH_AFSEL12_1 ((uint32_t)0x00020000U)
5254 #define GPIO_AFRH_AFSEL12_2 ((uint32_t)0x00040000U)
5255 #define GPIO_AFRH_AFSEL12_3 ((uint32_t)0x00080000U)
5256 #define GPIO_AFRH_AFSEL13 ((uint32_t)0x00F00000U)
5257 #define GPIO_AFRH_AFSEL13_0 ((uint32_t)0x00100000U)
5258 #define GPIO_AFRH_AFSEL13_1 ((uint32_t)0x00200000U)
5259 #define GPIO_AFRH_AFSEL13_2 ((uint32_t)0x00400000U)
5260 #define GPIO_AFRH_AFSEL13_3 ((uint32_t)0x00800000U)
5261 #define GPIO_AFRH_AFSEL14 ((uint32_t)0x0F000000U)
5262 #define GPIO_AFRH_AFSEL14_0 ((uint32_t)0x01000000U)
5263 #define GPIO_AFRH_AFSEL14_1 ((uint32_t)0x02000000U)
5264 #define GPIO_AFRH_AFSEL14_2 ((uint32_t)0x04000000U)
5265 #define GPIO_AFRH_AFSEL14_3 ((uint32_t)0x08000000U)
5266 #define GPIO_AFRH_AFSEL15 ((uint32_t)0xF0000000U)
5267 #define GPIO_AFRH_AFSEL15_0 ((uint32_t)0x10000000U)
5268 #define GPIO_AFRH_AFSEL15_1 ((uint32_t)0x20000000U)
5269 #define GPIO_AFRH_AFSEL15_2 ((uint32_t)0x40000000U)
5270 #define GPIO_AFRH_AFSEL15_3 ((uint32_t)0x80000000U)
5271
5272 /* Legacy defines */
5273 #define GPIO_AFRH_AFRH0 GPIO_AFRH_AFSEL8
5274 #define GPIO_AFRH_AFRH1 GPIO_AFRH_AFSEL9
5275 #define GPIO_AFRH_AFRH2 GPIO_AFRH_AFSEL10
5276 #define GPIO_AFRH_AFRH3 GPIO_AFRH_AFSEL11
5277 #define GPIO_AFRH_AFRH4 GPIO_AFRH_AFSEL12
5278 #define GPIO_AFRH_AFRH5 GPIO_AFRH_AFSEL13
5279 #define GPIO_AFRH_AFRH6 GPIO_AFRH_AFSEL14
5280 #define GPIO_AFRH_AFRH7 GPIO_AFRH_AFSEL15
5281
5282 /****************** Bits definition for GPIO_BRR register ******************/
5283 #define GPIO_BRR_BR0 ((uint32_t)0x00000001U)
5284 #define GPIO_BRR_BR1 ((uint32_t)0x00000002U)
5285 #define GPIO_BRR_BR2 ((uint32_t)0x00000004U)
5286 #define GPIO_BRR_BR3 ((uint32_t)0x00000008U)
5287 #define GPIO_BRR_BR4 ((uint32_t)0x00000010U)
5288 #define GPIO_BRR_BR5 ((uint32_t)0x00000020U)
5289 #define GPIO_BRR_BR6 ((uint32_t)0x00000040U)
5290 #define GPIO_BRR_BR7 ((uint32_t)0x00000080U)
5291 #define GPIO_BRR_BR8 ((uint32_t)0x00000100U)
5292 #define GPIO_BRR_BR9 ((uint32_t)0x00000200U)
5293 #define GPIO_BRR_BR10 ((uint32_t)0x00000400U)
5294 #define GPIO_BRR_BR11 ((uint32_t)0x00000800U)
5295 #define GPIO_BRR_BR12 ((uint32_t)0x00001000U)
5296 #define GPIO_BRR_BR13 ((uint32_t)0x00002000U)
5297 #define GPIO_BRR_BR14 ((uint32_t)0x00004000U)
5298 #define GPIO_BRR_BR15 ((uint32_t)0x00008000U)
5299
5300 /* Legacy defines */
5301 #define GPIO_BRR_BR_0 GPIO_BRR_BR0
5302 #define GPIO_BRR_BR_1 GPIO_BRR_BR1
5303 #define GPIO_BRR_BR_2 GPIO_BRR_BR2
5304 #define GPIO_BRR_BR_3 GPIO_BRR_BR3
5305 #define GPIO_BRR_BR_4 GPIO_BRR_BR4
5306 #define GPIO_BRR_BR_5 GPIO_BRR_BR5
5307 #define GPIO_BRR_BR_6 GPIO_BRR_BR6
5308 #define GPIO_BRR_BR_7 GPIO_BRR_BR7
5309 #define GPIO_BRR_BR_8 GPIO_BRR_BR8
5310 #define GPIO_BRR_BR_9 GPIO_BRR_BR9
5311 #define GPIO_BRR_BR_10 GPIO_BRR_BR10
5312 #define GPIO_BRR_BR_11 GPIO_BRR_BR11
5313 #define GPIO_BRR_BR_12 GPIO_BRR_BR12
5314 #define GPIO_BRR_BR_13 GPIO_BRR_BR13
5315 #define GPIO_BRR_BR_14 GPIO_BRR_BR14
5316 #define GPIO_BRR_BR_15 GPIO_BRR_BR15
5317
5318
5319 /****************** Bits definition for GPIO_ASCR register *******************/
5320 #define GPIO_ASCR_ASC0 ((uint32_t)0x00000001U)
5321 #define GPIO_ASCR_ASC1 ((uint32_t)0x00000002U)
5322 #define GPIO_ASCR_ASC2 ((uint32_t)0x00000004U)
5323 #define GPIO_ASCR_ASC3 ((uint32_t)0x00000008U)
5324 #define GPIO_ASCR_ASC4 ((uint32_t)0x00000010U)
5325 #define GPIO_ASCR_ASC5 ((uint32_t)0x00000020U)
5326 #define GPIO_ASCR_ASC6 ((uint32_t)0x00000040U)
5327 #define GPIO_ASCR_ASC7 ((uint32_t)0x00000080U)
5328 #define GPIO_ASCR_ASC8 ((uint32_t)0x00000100U)
5329 #define GPIO_ASCR_ASC9 ((uint32_t)0x00000200U)
5330 #define GPIO_ASCR_ASC10 ((uint32_t)0x00000400U)
5331 #define GPIO_ASCR_ASC11 ((uint32_t)0x00000800U)
5332 #define GPIO_ASCR_ASC12 ((uint32_t)0x00001000U)
5333 #define GPIO_ASCR_ASC13 ((uint32_t)0x00002000U)
5334 #define GPIO_ASCR_ASC14 ((uint32_t)0x00004000U)
5335 #define GPIO_ASCR_ASC15 ((uint32_t)0x00008000U)
5336
5337 /* Legacy defines */
5338 #define GPIO_ASCR_EN_0 GPIO_ASCR_ASC0
5339 #define GPIO_ASCR_EN_1 GPIO_ASCR_ASC1
5340 #define GPIO_ASCR_EN_2 GPIO_ASCR_ASC2
5341 #define GPIO_ASCR_EN_3 GPIO_ASCR_ASC3
5342 #define GPIO_ASCR_EN_4 GPIO_ASCR_ASC4
5343 #define GPIO_ASCR_EN_5 GPIO_ASCR_ASC5
5344 #define GPIO_ASCR_EN_6 GPIO_ASCR_ASC6
5345 #define GPIO_ASCR_EN_7 GPIO_ASCR_ASC7
5346 #define GPIO_ASCR_EN_8 GPIO_ASCR_ASC8
5347 #define GPIO_ASCR_EN_9 GPIO_ASCR_ASC9
5348 #define GPIO_ASCR_EN_10 GPIO_ASCR_ASC10
5349 #define GPIO_ASCR_EN_11 GPIO_ASCR_ASC11
5350 #define GPIO_ASCR_EN_12 GPIO_ASCR_ASC12
5351 #define GPIO_ASCR_EN_13 GPIO_ASCR_ASC13
5352 #define GPIO_ASCR_EN_14 GPIO_ASCR_ASC14
5353 #define GPIO_ASCR_EN_15 GPIO_ASCR_ASC15
5354
5355 /******************************************************************************/
5356 /* */
5357 /* Inter-integrated Circuit Interface (I2C) */
5358 /* */
5359 /******************************************************************************/
5360 /******************* Bit definition for I2C_CR1 register *******************/
5361 #define I2C_CR1_PE ((uint32_t)0x00000001U) /*!< Peripheral enable */
5362 #define I2C_CR1_TXIE ((uint32_t)0x00000002U) /*!< TX interrupt enable */
5363 #define I2C_CR1_RXIE ((uint32_t)0x00000004U) /*!< RX interrupt enable */
5364 #define I2C_CR1_ADDRIE ((uint32_t)0x00000008U) /*!< Address match interrupt enable */
5365 #define I2C_CR1_NACKIE ((uint32_t)0x00000010U) /*!< NACK received interrupt enable */
5366 #define I2C_CR1_STOPIE ((uint32_t)0x00000020U) /*!< STOP detection interrupt enable */
5367 #define I2C_CR1_TCIE ((uint32_t)0x00000040U) /*!< Transfer complete interrupt enable */
5368 #define I2C_CR1_ERRIE ((uint32_t)0x00000080U) /*!< Errors interrupt enable */
5369 #define I2C_CR1_DNF ((uint32_t)0x00000F00U) /*!< Digital noise filter */
5370 #define I2C_CR1_ANFOFF ((uint32_t)0x00001000U) /*!< Analog noise filter OFF */
5371 #define I2C_CR1_SWRST ((uint32_t)0x00002000U) /*!< Software reset */
5372 #define I2C_CR1_TXDMAEN ((uint32_t)0x00004000U) /*!< DMA transmission requests enable */
5373 #define I2C_CR1_RXDMAEN ((uint32_t)0x00008000U) /*!< DMA reception requests enable */
5374 #define I2C_CR1_SBC ((uint32_t)0x00010000U) /*!< Slave byte control */
5375 #define I2C_CR1_NOSTRETCH ((uint32_t)0x00020000U) /*!< Clock stretching disable */
5376 #define I2C_CR1_WUPEN ((uint32_t)0x00040000U) /*!< Wakeup from STOP enable */
5377 #define I2C_CR1_GCEN ((uint32_t)0x00080000U) /*!< General call enable */
5378 #define I2C_CR1_SMBHEN ((uint32_t)0x00100000U) /*!< SMBus host address enable */
5379 #define I2C_CR1_SMBDEN ((uint32_t)0x00200000U) /*!< SMBus device default address enable */
5380 #define I2C_CR1_ALERTEN ((uint32_t)0x00400000U) /*!< SMBus alert enable */
5381 #define I2C_CR1_PECEN ((uint32_t)0x00800000U) /*!< PEC enable */
5382
5383 /****************** Bit definition for I2C_CR2 register ********************/
5384 #define I2C_CR2_SADD ((uint32_t)0x000003FFU) /*!< Slave address (master mode) */
5385 #define I2C_CR2_RD_WRN ((uint32_t)0x00000400U) /*!< Transfer direction (master mode) */
5386 #define I2C_CR2_ADD10 ((uint32_t)0x00000800U) /*!< 10-bit addressing mode (master mode) */
5387 #define I2C_CR2_HEAD10R ((uint32_t)0x00001000U) /*!< 10-bit address header only read direction (master mode) */
5388 #define I2C_CR2_START ((uint32_t)0x00002000U) /*!< START generation */
5389 #define I2C_CR2_STOP ((uint32_t)0x00004000U) /*!< STOP generation (master mode) */
5390 #define I2C_CR2_NACK ((uint32_t)0x00008000U) /*!< NACK generation (slave mode) */
5391 #define I2C_CR2_NBYTES ((uint32_t)0x00FF0000U) /*!< Number of bytes */
5392 #define I2C_CR2_RELOAD ((uint32_t)0x01000000U) /*!< NBYTES reload mode */
5393 #define I2C_CR2_AUTOEND ((uint32_t)0x02000000U) /*!< Automatic end mode (master mode) */
5394 #define I2C_CR2_PECBYTE ((uint32_t)0x04000000U) /*!< Packet error checking byte */
5395
5396 /******************* Bit definition for I2C_OAR1 register ******************/
5397 #define I2C_OAR1_OA1 ((uint32_t)0x000003FFU) /*!< Interface own address 1 */
5398 #define I2C_OAR1_OA1MODE ((uint32_t)0x00000400U) /*!< Own address 1 10-bit mode */
5399 #define I2C_OAR1_OA1EN ((uint32_t)0x00008000U) /*!< Own address 1 enable */
5400
5401 /******************* Bit definition for I2C_OAR2 register ******************/
5402 #define I2C_OAR2_OA2 ((uint32_t)0x000000FEU) /*!< Interface own address 2 */
5403 #define I2C_OAR2_OA2MSK ((uint32_t)0x00000700U) /*!< Own address 2 masks */
5404 #define I2C_OAR2_OA2NOMASK ((uint32_t)0x00000000U) /*!< No mask */
5405 #define I2C_OAR2_OA2MASK01 ((uint32_t)0x00000100U) /*!< OA2[1] is masked, Only OA2[7:2] are compared */
5406 #define I2C_OAR2_OA2MASK02 ((uint32_t)0x00000200U) /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */
5407 #define I2C_OAR2_OA2MASK03 ((uint32_t)0x00000300U) /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */
5408 #define I2C_OAR2_OA2MASK04 ((uint32_t)0x00000400U) /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */
5409 #define I2C_OAR2_OA2MASK05 ((uint32_t)0x00000500U) /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */
5410 #define I2C_OAR2_OA2MASK06 ((uint32_t)0x00000600U) /*!< OA2[6:1] is masked, Only OA2[7] are compared */
5411 #define I2C_OAR2_OA2MASK07 ((uint32_t)0x00000700U) /*!< OA2[7:1] is masked, No comparison is done */
5412 #define I2C_OAR2_OA2EN ((uint32_t)0x00008000U) /*!< Own address 2 enable */
5413
5414 /******************* Bit definition for I2C_TIMINGR register *******************/
5415 #define I2C_TIMINGR_SCLL ((uint32_t)0x000000FFU) /*!< SCL low period (master mode) */
5416 #define I2C_TIMINGR_SCLH ((uint32_t)0x0000FF00U) /*!< SCL high period (master mode) */
5417 #define I2C_TIMINGR_SDADEL ((uint32_t)0x000F0000U) /*!< Data hold time */
5418 #define I2C_TIMINGR_SCLDEL ((uint32_t)0x00F00000U) /*!< Data setup time */
5419 #define I2C_TIMINGR_PRESC ((uint32_t)0xF0000000U) /*!< Timings prescaler */
5420
5421 /******************* Bit definition for I2C_TIMEOUTR register *******************/
5422 #define I2C_TIMEOUTR_TIMEOUTA ((uint32_t)0x00000FFFU) /*!< Bus timeout A */
5423 #define I2C_TIMEOUTR_TIDLE ((uint32_t)0x00001000U) /*!< Idle clock timeout detection */
5424 #define I2C_TIMEOUTR_TIMOUTEN ((uint32_t)0x00008000U) /*!< Clock timeout enable */
5425 #define I2C_TIMEOUTR_TIMEOUTB ((uint32_t)0x0FFF0000U) /*!< Bus timeout B */
5426 #define I2C_TIMEOUTR_TEXTEN ((uint32_t)0x80000000U) /*!< Extended clock timeout enable */
5427
5428 /****************** Bit definition for I2C_ISR register *********************/
5429 #define I2C_ISR_TXE ((uint32_t)0x00000001U) /*!< Transmit data register empty */
5430 #define I2C_ISR_TXIS ((uint32_t)0x00000002U) /*!< Transmit interrupt status */
5431 #define I2C_ISR_RXNE ((uint32_t)0x00000004U) /*!< Receive data register not empty */
5432 #define I2C_ISR_ADDR ((uint32_t)0x00000008U) /*!< Address matched (slave mode) */
5433 #define I2C_ISR_NACKF ((uint32_t)0x00000010U) /*!< NACK received flag */
5434 #define I2C_ISR_STOPF ((uint32_t)0x00000020U) /*!< STOP detection flag */
5435 #define I2C_ISR_TC ((uint32_t)0x00000040U) /*!< Transfer complete (master mode) */
5436 #define I2C_ISR_TCR ((uint32_t)0x00000080U) /*!< Transfer complete reload */
5437 #define I2C_ISR_BERR ((uint32_t)0x00000100U) /*!< Bus error */
5438 #define I2C_ISR_ARLO ((uint32_t)0x00000200U) /*!< Arbitration lost */
5439 #define I2C_ISR_OVR ((uint32_t)0x00000400U) /*!< Overrun/Underrun */
5440 #define I2C_ISR_PECERR ((uint32_t)0x00000800U) /*!< PEC error in reception */
5441 #define I2C_ISR_TIMEOUT ((uint32_t)0x00001000U) /*!< Timeout or Tlow detection flag */
5442 #define I2C_ISR_ALERT ((uint32_t)0x00002000U) /*!< SMBus alert */
5443 #define I2C_ISR_BUSY ((uint32_t)0x00008000U) /*!< Bus busy */
5444 #define I2C_ISR_DIR ((uint32_t)0x00010000U) /*!< Transfer direction (slave mode) */
5445 #define I2C_ISR_ADDCODE ((uint32_t)0x00FE0000U) /*!< Address match code (slave mode) */
5446
5447 /****************** Bit definition for I2C_ICR register *********************/
5448 #define I2C_ICR_ADDRCF ((uint32_t)0x00000008U) /*!< Address matched clear flag */
5449 #define I2C_ICR_NACKCF ((uint32_t)0x00000010U) /*!< NACK clear flag */
5450 #define I2C_ICR_STOPCF ((uint32_t)0x00000020U) /*!< STOP detection clear flag */
5451 #define I2C_ICR_BERRCF ((uint32_t)0x00000100U) /*!< Bus error clear flag */
5452 #define I2C_ICR_ARLOCF ((uint32_t)0x00000200U) /*!< Arbitration lost clear flag */
5453 #define I2C_ICR_OVRCF ((uint32_t)0x00000400U) /*!< Overrun/Underrun clear flag */
5454 #define I2C_ICR_PECCF ((uint32_t)0x00000800U) /*!< PAC error clear flag */
5455 #define I2C_ICR_TIMOUTCF ((uint32_t)0x00001000U) /*!< Timeout clear flag */
5456 #define I2C_ICR_ALERTCF ((uint32_t)0x00002000U) /*!< Alert clear flag */
5457
5458 /****************** Bit definition for I2C_PECR register *********************/
5459 #define I2C_PECR_PEC ((uint32_t)0x000000FFU) /*!< PEC register */
5460
5461 /****************** Bit definition for I2C_RXDR register *********************/
5462 #define I2C_RXDR_RXDATA ((uint32_t)0x000000FFU) /*!< 8-bit receive data */
5463
5464 /****************** Bit definition for I2C_TXDR register *********************/
5465 #define I2C_TXDR_TXDATA ((uint32_t)0x000000FFU) /*!< 8-bit transmit data */
5466
5467 /******************************************************************************/
5468 /* */
5469 /* Independent WATCHDOG */
5470 /* */
5471 /******************************************************************************/
5472 /******************* Bit definition for IWDG_KR register ********************/
5473 #define IWDG_KR_KEY ((uint32_t)0x0000FFFFU) /*!<Key value (write only, read 0000h) */
5474
5475 /******************* Bit definition for IWDG_PR register ********************/
5476 #define IWDG_PR_PR ((uint32_t)0x00000007U) /*!<PR[2:0] (Prescaler divider) */
5477 #define IWDG_PR_PR_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
5478 #define IWDG_PR_PR_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
5479 #define IWDG_PR_PR_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
5480
5481 /******************* Bit definition for IWDG_RLR register *******************/
5482 #define IWDG_RLR_RL ((uint32_t)0x00000FFFU) /*!<Watchdog counter reload value */
5483
5484 /******************* Bit definition for IWDG_SR register ********************/
5485 #define IWDG_SR_PVU ((uint32_t)0x00000001U) /*!< Watchdog prescaler value update */
5486 #define IWDG_SR_RVU ((uint32_t)0x00000002U) /*!< Watchdog counter reload value update */
5487 #define IWDG_SR_WVU ((uint32_t)0x00000004U) /*!< Watchdog counter window value update */
5488
5489 /******************* Bit definition for IWDG_KR register ********************/
5490 #define IWDG_WINR_WIN ((uint32_t)0x00000FFFU) /*!< Watchdog counter window value */
5491
5492 /******************************************************************************/
5493 /* */
5494 /* Firewall */
5495 /* */
5496 /******************************************************************************/
5497
5498 /*******Bit definition for CSSA;CSL;NVDSSA;NVDSL;VDSSA;VDSL;LSSA;LSL register */
5499 #define FW_CSSA_ADD ((uint32_t)0x00FFFF00U) /*!< Code Segment Start Address */
5500 #define FW_CSL_LENG ((uint32_t)0x003FFF00U) /*!< Code Segment Length */
5501 #define FW_NVDSSA_ADD ((uint32_t)0x00FFFF00U) /*!< Non Volatile Dat Segment Start Address */
5502 #define FW_NVDSL_LENG ((uint32_t)0x003FFF00U) /*!< Non Volatile Data Segment Length */
5503 #define FW_VDSSA_ADD ((uint32_t)0x0001FFC0U) /*!< Volatile Data Segment Start Address */
5504 #define FW_VDSL_LENG ((uint32_t)0x0001FFC0U) /*!< Volatile Data Segment Length */
5505 #define FW_LSSA_ADD ((uint32_t)0x0007FF80U) /*!< Library Segment Start Address*/
5506 #define FW_LSL_LENG ((uint32_t)0x0007FF80U) /*!< Library Segment Length*/
5507
5508 /**************************Bit definition for CR register *********************/
5509 #define FW_CR_FPA ((uint32_t)0x00000001U) /*!< Firewall Pre Arm*/
5510 #define FW_CR_VDS ((uint32_t)0x00000002U) /*!< Volatile Data Sharing*/
5511 #define FW_CR_VDE ((uint32_t)0x00000004U) /*!< Volatile Data Execution*/
5512
5513 /******************************************************************************/
5514 /* */
5515 /* Power Control */
5516 /* */
5517 /******************************************************************************/
5518
5519 /******************** Bit definition for PWR_CR1 register ********************/
5520
5521 #define PWR_CR1_LPR ((uint32_t)0x00004000U) /*!< Regulator low-power mode */
5522 #define PWR_CR1_VOS ((uint32_t)0x00000600U) /*!< VOS[1:0] bits (Regulator voltage scaling output selection) */
5523 #define PWR_CR1_VOS_0 ((uint32_t)0x00000200U) /*!< Bit 0 */
5524 #define PWR_CR1_VOS_1 ((uint32_t)0x00000400U) /*!< Bit 1 */
5525 #define PWR_CR1_DBP ((uint32_t)0x00000100U) /*!< Disable Back-up domain Protection */
5526 #define PWR_CR1_LPMS ((uint32_t)0x00000007U) /*!< Low-power mode selection field */
5527 #define PWR_CR1_LPMS_STOP0 ((uint32_t)0x00000000U) /*!< Stop 0 mode */
5528 #define PWR_CR1_LPMS_STOP1 ((uint32_t)0x00000001U) /*!< Stop 1 mode */
5529 #define PWR_CR1_LPMS_STOP2 ((uint32_t)0x00000002U) /*!< Stop 2 mode */
5530 #define PWR_CR1_LPMS_STANDBY ((uint32_t)0x00000003U) /*!< Stand-by mode */
5531 #define PWR_CR1_LPMS_SHUTDOWN ((uint32_t)0x00000004U) /*!< Shut-down mode */
5532
5533
5534 /******************** Bit definition for PWR_CR2 register ********************/
5535 #define PWR_CR2_USV ((uint32_t)0x00000400U) /*!< VDD USB Supply Valid */
5536 #define PWR_CR2_IOSV ((uint32_t)0x00000200U) /*!< VDD IO2 independent I/Os Supply Valid */
5537 /*!< PVME Peripheral Voltage Monitor Enable */
5538 #define PWR_CR2_PVME ((uint32_t)0x000000F0U) /*!< PVM bits field */
5539 #define PWR_CR2_PVME4 ((uint32_t)0x00000080U) /*!< PVM 4 Enable */
5540 #define PWR_CR2_PVME3 ((uint32_t)0x00000040U) /*!< PVM 3 Enable */
5541 #define PWR_CR2_PVME2 ((uint32_t)0x00000020U) /*!< PVM 2 Enable */
5542 #define PWR_CR2_PVME1 ((uint32_t)0x00000010U) /*!< PVM 1 Enable */
5543 /*!< PVD level configuration */
5544 #define PWR_CR2_PLS ((uint32_t)0x0000000EU) /*!< PVD level selection */
5545 #define PWR_CR2_PLS_LEV0 ((uint32_t)0x00000000U) /*!< PVD level 0 */
5546 #define PWR_CR2_PLS_LEV1 ((uint32_t)0x00000002U) /*!< PVD level 1 */
5547 #define PWR_CR2_PLS_LEV2 ((uint32_t)0x00000004U) /*!< PVD level 2 */
5548 #define PWR_CR2_PLS_LEV3 ((uint32_t)0x00000006U) /*!< PVD level 3 */
5549 #define PWR_CR2_PLS_LEV4 ((uint32_t)0x00000008U) /*!< PVD level 4 */
5550 #define PWR_CR2_PLS_LEV5 ((uint32_t)0x0000000AU) /*!< PVD level 5 */
5551 #define PWR_CR2_PLS_LEV6 ((uint32_t)0x0000000CU) /*!< PVD level 6 */
5552 #define PWR_CR2_PLS_LEV7 ((uint32_t)0x0000000EU) /*!< PVD level 7 */
5553 #define PWR_CR2_PVDE ((uint32_t)0x00000001U) /*!< Power Voltage Detector Enable */
5554
5555 /******************** Bit definition for PWR_CR3 register ********************/
5556 #define PWR_CR3_EIWF ((uint32_t)0x00008000U) /*!< Enable Internal Wake-up line */
5557 #define PWR_CR3_APC ((uint32_t)0x00000400U) /*!< Apply pull-up and pull-down configuration */
5558 #define PWR_CR3_RRS ((uint32_t)0x00000100U) /*!< SRAM2 Retention in Stand-by mode */
5559 #define PWR_CR3_EWUP5 ((uint32_t)0x00000010U) /*!< Enable Wake-Up Pin 5 */
5560 #define PWR_CR3_EWUP4 ((uint32_t)0x00000008U) /*!< Enable Wake-Up Pin 4 */
5561 #define PWR_CR3_EWUP3 ((uint32_t)0x00000004U) /*!< Enable Wake-Up Pin 3 */
5562 #define PWR_CR3_EWUP2 ((uint32_t)0x00000002U) /*!< Enable Wake-Up Pin 2 */
5563 #define PWR_CR3_EWUP1 ((uint32_t)0x00000001U) /*!< Enable Wake-Up Pin 1 */
5564 #define PWR_CR3_EWUP ((uint32_t)0x0000001FU) /*!< Enable Wake-Up Pins */
5565
5566 /******************** Bit definition for PWR_CR4 register ********************/
5567 #define PWR_CR4_VBRS ((uint32_t)0x00000200U) /*!< VBAT Battery charging Resistor Selection */
5568 #define PWR_CR4_VBE ((uint32_t)0x00000100U) /*!< VBAT Battery charging Enable */
5569 #define PWR_CR4_WP5 ((uint32_t)0x00000010U) /*!< Wake-Up Pin 5 polarity */
5570 #define PWR_CR4_WP4 ((uint32_t)0x00000008U) /*!< Wake-Up Pin 4 polarity */
5571 #define PWR_CR4_WP3 ((uint32_t)0x00000004U) /*!< Wake-Up Pin 3 polarity */
5572 #define PWR_CR4_WP2 ((uint32_t)0x00000002U) /*!< Wake-Up Pin 2 polarity */
5573 #define PWR_CR4_WP1 ((uint32_t)0x00000001U) /*!< Wake-Up Pin 1 polarity */
5574
5575 /******************** Bit definition for PWR_SR1 register ********************/
5576 #define PWR_SR1_WUFI ((uint32_t)0x00008000U) /*!< Wake-Up Flag Internal */
5577 #define PWR_SR1_SBF ((uint32_t)0x00000100U) /*!< Stand-By Flag */
5578 #define PWR_SR1_WUF ((uint32_t)0x0000001FU) /*!< Wake-up Flags */
5579 #define PWR_SR1_WUF5 ((uint32_t)0x00000010U) /*!< Wake-up Flag 5 */
5580 #define PWR_SR1_WUF4 ((uint32_t)0x00000008U) /*!< Wake-up Flag 4 */
5581 #define PWR_SR1_WUF3 ((uint32_t)0x00000004U) /*!< Wake-up Flag 3 */
5582 #define PWR_SR1_WUF2 ((uint32_t)0x00000002U) /*!< Wake-up Flag 2 */
5583 #define PWR_SR1_WUF1 ((uint32_t)0x00000001U) /*!< Wake-up Flag 1 */
5584
5585 /******************** Bit definition for PWR_SR2 register ********************/
5586 #define PWR_SR2_PVMO4 ((uint32_t)0x00008000U) /*!< Peripheral Voltage Monitoring Output 4 */
5587 #define PWR_SR2_PVMO3 ((uint32_t)0x00004000U) /*!< Peripheral Voltage Monitoring Output 3 */
5588 #define PWR_SR2_PVMO2 ((uint32_t)0x00002000U) /*!< Peripheral Voltage Monitoring Output 2 */
5589 #define PWR_SR2_PVMO1 ((uint32_t)0x00001000U) /*!< Peripheral Voltage Monitoring Output 1 */
5590 #define PWR_SR2_PVDO ((uint32_t)0x00000800U) /*!< Power Voltage Detector Output */
5591 #define PWR_SR2_VOSF ((uint32_t)0x00000400U) /*!< Voltage Scaling Flag */
5592 #define PWR_SR2_REGLPF ((uint32_t)0x00000200U) /*!< Low-power Regulator Flag */
5593 #define PWR_SR2_REGLPS ((uint32_t)0x00000100U) /*!< Low-power Regulator Started */
5594
5595 /******************** Bit definition for PWR_SCR register ********************/
5596 #define PWR_SCR_CSBF ((uint32_t)0x00000100U) /*!< Clear Stand-By Flag */
5597 #define PWR_SCR_CWUF ((uint32_t)0x0000001FU) /*!< Clear Wake-up Flags */
5598 #define PWR_SCR_CWUF5 ((uint32_t)0x00000010U) /*!< Clear Wake-up Flag 5 */
5599 #define PWR_SCR_CWUF4 ((uint32_t)0x00000008U) /*!< Clear Wake-up Flag 4 */
5600 #define PWR_SCR_CWUF3 ((uint32_t)0x00000004U) /*!< Clear Wake-up Flag 3 */
5601 #define PWR_SCR_CWUF2 ((uint32_t)0x00000002U) /*!< Clear Wake-up Flag 2 */
5602 #define PWR_SCR_CWUF1 ((uint32_t)0x00000001U) /*!< Clear Wake-up Flag 1 */
5603
5604 /******************** Bit definition for PWR_PUCRA register ********************/
5605 #define PWR_PUCRA_PA15 ((uint32_t)0x00008000U) /*!< Port PA15 Pull-Up set */
5606 #define PWR_PUCRA_PA13 ((uint32_t)0x00002000U) /*!< Port PA13 Pull-Up set */
5607 #define PWR_PUCRA_PA12 ((uint32_t)0x00001000U) /*!< Port PA12 Pull-Up set */
5608 #define PWR_PUCRA_PA11 ((uint32_t)0x00000800U) /*!< Port PA11 Pull-Up set */
5609 #define PWR_PUCRA_PA10 ((uint32_t)0x00000400U) /*!< Port PA10 Pull-Up set */
5610 #define PWR_PUCRA_PA9 ((uint32_t)0x00000200U) /*!< Port PA9 Pull-Up set */
5611 #define PWR_PUCRA_PA8 ((uint32_t)0x00000100U) /*!< Port PA8 Pull-Up set */
5612 #define PWR_PUCRA_PA7 ((uint32_t)0x00000080U) /*!< Port PA7 Pull-Up set */
5613 #define PWR_PUCRA_PA6 ((uint32_t)0x00000040U) /*!< Port PA6 Pull-Up set */
5614 #define PWR_PUCRA_PA5 ((uint32_t)0x00000020U) /*!< Port PA5 Pull-Up set */
5615 #define PWR_PUCRA_PA4 ((uint32_t)0x00000010U) /*!< Port PA4 Pull-Up set */
5616 #define PWR_PUCRA_PA3 ((uint32_t)0x00000008U) /*!< Port PA3 Pull-Up set */
5617 #define PWR_PUCRA_PA2 ((uint32_t)0x00000004U) /*!< Port PA2 Pull-Up set */
5618 #define PWR_PUCRA_PA1 ((uint32_t)0x00000002U) /*!< Port PA1 Pull-Up set */
5619 #define PWR_PUCRA_PA0 ((uint32_t)0x00000001U) /*!< Port PA0 Pull-Up set */
5620
5621 /******************** Bit definition for PWR_PDCRA register ********************/
5622 #define PWR_PDCRA_PA14 ((uint32_t)0x00004000U) /*!< Port PA14 Pull-Down set */
5623 #define PWR_PDCRA_PA12 ((uint32_t)0x00001000U) /*!< Port PA12 Pull-Down set */
5624 #define PWR_PDCRA_PA11 ((uint32_t)0x00000800U) /*!< Port PA11 Pull-Down set */
5625 #define PWR_PDCRA_PA10 ((uint32_t)0x00000400U) /*!< Port PA10 Pull-Down set */
5626 #define PWR_PDCRA_PA9 ((uint32_t)0x00000200U) /*!< Port PA9 Pull-Down set */
5627 #define PWR_PDCRA_PA8 ((uint32_t)0x00000100U) /*!< Port PA8 Pull-Down set */
5628 #define PWR_PDCRA_PA7 ((uint32_t)0x00000080U) /*!< Port PA7 Pull-Down set */
5629 #define PWR_PDCRA_PA6 ((uint32_t)0x00000040U) /*!< Port PA6 Pull-Down set */
5630 #define PWR_PDCRA_PA5 ((uint32_t)0x00000020U) /*!< Port PA5 Pull-Down set */
5631 #define PWR_PDCRA_PA4 ((uint32_t)0x00000010U) /*!< Port PA4 Pull-Down set */
5632 #define PWR_PDCRA_PA3 ((uint32_t)0x00000008U) /*!< Port PA3 Pull-Down set */
5633 #define PWR_PDCRA_PA2 ((uint32_t)0x00000004U) /*!< Port PA2 Pull-Down set */
5634 #define PWR_PDCRA_PA1 ((uint32_t)0x00000002U) /*!< Port PA1 Pull-Down set */
5635 #define PWR_PDCRA_PA0 ((uint32_t)0x00000001U) /*!< Port PA0 Pull-Down set */
5636
5637 /******************** Bit definition for PWR_PUCRB register ********************/
5638 #define PWR_PUCRB_PB15 ((uint32_t)0x00008000U) /*!< Port PB15 Pull-Up set */
5639 #define PWR_PUCRB_PB14 ((uint32_t)0x00004000U) /*!< Port PB14 Pull-Up set */
5640 #define PWR_PUCRB_PB13 ((uint32_t)0x00002000U) /*!< Port PB13 Pull-Up set */
5641 #define PWR_PUCRB_PB12 ((uint32_t)0x00001000U) /*!< Port PB12 Pull-Up set */
5642 #define PWR_PUCRB_PB11 ((uint32_t)0x00000800U) /*!< Port PB11 Pull-Up set */
5643 #define PWR_PUCRB_PB10 ((uint32_t)0x00000400U) /*!< Port PB10 Pull-Up set */
5644 #define PWR_PUCRB_PB9 ((uint32_t)0x00000200U) /*!< Port PB9 Pull-Up set */
5645 #define PWR_PUCRB_PB8 ((uint32_t)0x00000100U) /*!< Port PB8 Pull-Up set */
5646 #define PWR_PUCRB_PB7 ((uint32_t)0x00000080U) /*!< Port PB7 Pull-Up set */
5647 #define PWR_PUCRB_PB6 ((uint32_t)0x00000040U) /*!< Port PB6 Pull-Up set */
5648 #define PWR_PUCRB_PB5 ((uint32_t)0x00000020U) /*!< Port PB5 Pull-Up set */
5649 #define PWR_PUCRB_PB4 ((uint32_t)0x00000010U) /*!< Port PB4 Pull-Up set */
5650 #define PWR_PUCRB_PB3 ((uint32_t)0x00000008U) /*!< Port PB3 Pull-Up set */
5651 #define PWR_PUCRB_PB2 ((uint32_t)0x00000004U) /*!< Port PB2 Pull-Up set */
5652 #define PWR_PUCRB_PB1 ((uint32_t)0x00000002U) /*!< Port PB1 Pull-Up set */
5653 #define PWR_PUCRB_PB0 ((uint32_t)0x00000001U) /*!< Port PB0 Pull-Up set */
5654
5655 /******************** Bit definition for PWR_PDCRB register ********************/
5656 #define PWR_PDCRB_PB15 ((uint32_t)0x00008000U) /*!< Port PB15 Pull-Down set */
5657 #define PWR_PDCRB_PB14 ((uint32_t)0x00004000U) /*!< Port PB14 Pull-Down set */
5658 #define PWR_PDCRB_PB13 ((uint32_t)0x00002000U) /*!< Port PB13 Pull-Down set */
5659 #define PWR_PDCRB_PB12 ((uint32_t)0x00001000U) /*!< Port PB12 Pull-Down set */
5660 #define PWR_PDCRB_PB11 ((uint32_t)0x00000800U) /*!< Port PB11 Pull-Down set */
5661 #define PWR_PDCRB_PB10 ((uint32_t)0x00000400U) /*!< Port PB10 Pull-Down set */
5662 #define PWR_PDCRB_PB9 ((uint32_t)0x00000200U) /*!< Port PB9 Pull-Down set */
5663 #define PWR_PDCRB_PB8 ((uint32_t)0x00000100U) /*!< Port PB8 Pull-Down set */
5664 #define PWR_PDCRB_PB7 ((uint32_t)0x00000080U) /*!< Port PB7 Pull-Down set */
5665 #define PWR_PDCRB_PB6 ((uint32_t)0x00000040U) /*!< Port PB6 Pull-Down set */
5666 #define PWR_PDCRB_PB5 ((uint32_t)0x00000020U) /*!< Port PB5 Pull-Down set */
5667 #define PWR_PDCRB_PB3 ((uint32_t)0x00000008U) /*!< Port PB3 Pull-Down set */
5668 #define PWR_PDCRB_PB2 ((uint32_t)0x00000004U) /*!< Port PB2 Pull-Down set */
5669 #define PWR_PDCRB_PB1 ((uint32_t)0x00000002U) /*!< Port PB1 Pull-Down set */
5670 #define PWR_PDCRB_PB0 ((uint32_t)0x00000001U) /*!< Port PB0 Pull-Down set */
5671
5672 /******************** Bit definition for PWR_PUCRC register ********************/
5673 #define PWR_PUCRC_PC15 ((uint32_t)0x00008000U) /*!< Port PC15 Pull-Up set */
5674 #define PWR_PUCRC_PC14 ((uint32_t)0x00004000U) /*!< Port PC14 Pull-Up set */
5675 #define PWR_PUCRC_PC13 ((uint32_t)0x00002000U) /*!< Port PC13 Pull-Up set */
5676 #define PWR_PUCRC_PC12 ((uint32_t)0x00001000U) /*!< Port PC12 Pull-Up set */
5677 #define PWR_PUCRC_PC11 ((uint32_t)0x00000800U) /*!< Port PC11 Pull-Up set */
5678 #define PWR_PUCRC_PC10 ((uint32_t)0x00000400U) /*!< Port PC10 Pull-Up set */
5679 #define PWR_PUCRC_PC9 ((uint32_t)0x00000200U) /*!< Port PC9 Pull-Up set */
5680 #define PWR_PUCRC_PC8 ((uint32_t)0x00000100U) /*!< Port PC8 Pull-Up set */
5681 #define PWR_PUCRC_PC7 ((uint32_t)0x00000080U) /*!< Port PC7 Pull-Up set */
5682 #define PWR_PUCRC_PC6 ((uint32_t)0x00000040U) /*!< Port PC6 Pull-Up set */
5683 #define PWR_PUCRC_PC5 ((uint32_t)0x00000020U) /*!< Port PC5 Pull-Up set */
5684 #define PWR_PUCRC_PC4 ((uint32_t)0x00000010U) /*!< Port PC4 Pull-Up set */
5685 #define PWR_PUCRC_PC3 ((uint32_t)0x00000008U) /*!< Port PC3 Pull-Up set */
5686 #define PWR_PUCRC_PC2 ((uint32_t)0x00000004U) /*!< Port PC2 Pull-Up set */
5687 #define PWR_PUCRC_PC1 ((uint32_t)0x00000002U) /*!< Port PC1 Pull-Up set */
5688 #define PWR_PUCRC_PC0 ((uint32_t)0x00000001U) /*!< Port PC0 Pull-Up set */
5689
5690 /******************** Bit definition for PWR_PDCRC register ********************/
5691 #define PWR_PDCRC_PC15 ((uint32_t)0x00008000U) /*!< Port PC15 Pull-Down set */
5692 #define PWR_PDCRC_PC14 ((uint32_t)0x00004000U) /*!< Port PC14 Pull-Down set */
5693 #define PWR_PDCRC_PC13 ((uint32_t)0x00002000U) /*!< Port PC13 Pull-Down set */
5694 #define PWR_PDCRC_PC12 ((uint32_t)0x00001000U) /*!< Port PC12 Pull-Down set */
5695 #define PWR_PDCRC_PC11 ((uint32_t)0x00000800U) /*!< Port PC11 Pull-Down set */
5696 #define PWR_PDCRC_PC10 ((uint32_t)0x00000400U) /*!< Port PC10 Pull-Down set */
5697 #define PWR_PDCRC_PC9 ((uint32_t)0x00000200U) /*!< Port PC9 Pull-Down set */
5698 #define PWR_PDCRC_PC8 ((uint32_t)0x00000100U) /*!< Port PC8 Pull-Down set */
5699 #define PWR_PDCRC_PC7 ((uint32_t)0x00000080U) /*!< Port PC7 Pull-Down set */
5700 #define PWR_PDCRC_PC6 ((uint32_t)0x00000040U) /*!< Port PC6 Pull-Down set */
5701 #define PWR_PDCRC_PC5 ((uint32_t)0x00000020U) /*!< Port PC5 Pull-Down set */
5702 #define PWR_PDCRC_PC4 ((uint32_t)0x00000010U) /*!< Port PC4 Pull-Down set */
5703 #define PWR_PDCRC_PC3 ((uint32_t)0x00000008U) /*!< Port PC3 Pull-Down set */
5704 #define PWR_PDCRC_PC2 ((uint32_t)0x00000004U) /*!< Port PC2 Pull-Down set */
5705 #define PWR_PDCRC_PC1 ((uint32_t)0x00000002U) /*!< Port PC1 Pull-Down set */
5706 #define PWR_PDCRC_PC0 ((uint32_t)0x00000001U) /*!< Port PC0 Pull-Down set */
5707
5708 /******************** Bit definition for PWR_PUCRD register ********************/
5709 #define PWR_PUCRD_PD15 ((uint32_t)0x00008000U) /*!< Port PD15 Pull-Up set */
5710 #define PWR_PUCRD_PD14 ((uint32_t)0x00004000U) /*!< Port PD14 Pull-Up set */
5711 #define PWR_PUCRD_PD13 ((uint32_t)0x00002000U) /*!< Port PD13 Pull-Up set */
5712 #define PWR_PUCRD_PD12 ((uint32_t)0x00001000U) /*!< Port PD12 Pull-Up set */
5713 #define PWR_PUCRD_PD11 ((uint32_t)0x00000800U) /*!< Port PD11 Pull-Up set */
5714 #define PWR_PUCRD_PD10 ((uint32_t)0x00000400U) /*!< Port PD10 Pull-Up set */
5715 #define PWR_PUCRD_PD9 ((uint32_t)0x00000200U) /*!< Port PD9 Pull-Up set */
5716 #define PWR_PUCRD_PD8 ((uint32_t)0x00000100U) /*!< Port PD8 Pull-Up set */
5717 #define PWR_PUCRD_PD7 ((uint32_t)0x00000080U) /*!< Port PD7 Pull-Up set */
5718 #define PWR_PUCRD_PD6 ((uint32_t)0x00000040U) /*!< Port PD6 Pull-Up set */
5719 #define PWR_PUCRD_PD5 ((uint32_t)0x00000020U) /*!< Port PD5 Pull-Up set */
5720 #define PWR_PUCRD_PD4 ((uint32_t)0x00000010U) /*!< Port PD4 Pull-Up set */
5721 #define PWR_PUCRD_PD3 ((uint32_t)0x00000008U) /*!< Port PD3 Pull-Up set */
5722 #define PWR_PUCRD_PD2 ((uint32_t)0x00000004U) /*!< Port PD2 Pull-Up set */
5723 #define PWR_PUCRD_PD1 ((uint32_t)0x00000002U) /*!< Port PD1 Pull-Up set */
5724 #define PWR_PUCRD_PD0 ((uint32_t)0x00000001U) /*!< Port PD0 Pull-Up set */
5725
5726 /******************** Bit definition for PWR_PDCRD register ********************/
5727 #define PWR_PDCRD_PD15 ((uint32_t)0x00008000U) /*!< Port PD15 Pull-Down set */
5728 #define PWR_PDCRD_PD14 ((uint32_t)0x00004000U) /*!< Port PD14 Pull-Down set */
5729 #define PWR_PDCRD_PD13 ((uint32_t)0x00002000U) /*!< Port PD13 Pull-Down set */
5730 #define PWR_PDCRD_PD12 ((uint32_t)0x00001000U) /*!< Port PD12 Pull-Down set */
5731 #define PWR_PDCRD_PD11 ((uint32_t)0x00000800U) /*!< Port PD11 Pull-Down set */
5732 #define PWR_PDCRD_PD10 ((uint32_t)0x00000400U) /*!< Port PD10 Pull-Down set */
5733 #define PWR_PDCRD_PD9 ((uint32_t)0x00000200U) /*!< Port PD9 Pull-Down set */
5734 #define PWR_PDCRD_PD8 ((uint32_t)0x00000100U) /*!< Port PD8 Pull-Down set */
5735 #define PWR_PDCRD_PD7 ((uint32_t)0x00000080U) /*!< Port PD7 Pull-Down set */
5736 #define PWR_PDCRD_PD6 ((uint32_t)0x00000040U) /*!< Port PD6 Pull-Down set */
5737 #define PWR_PDCRD_PD5 ((uint32_t)0x00000020U) /*!< Port PD5 Pull-Down set */
5738 #define PWR_PDCRD_PD4 ((uint32_t)0x00000010U) /*!< Port PD4 Pull-Down set */
5739 #define PWR_PDCRD_PD3 ((uint32_t)0x00000008U) /*!< Port PD3 Pull-Down set */
5740 #define PWR_PDCRD_PD2 ((uint32_t)0x00000004U) /*!< Port PD2 Pull-Down set */
5741 #define PWR_PDCRD_PD1 ((uint32_t)0x00000002U) /*!< Port PD1 Pull-Down set */
5742 #define PWR_PDCRD_PD0 ((uint32_t)0x00000001U) /*!< Port PD0 Pull-Down set */
5743
5744 /******************** Bit definition for PWR_PUCRE register ********************/
5745 #define PWR_PUCRE_PE15 ((uint32_t)0x00008000U) /*!< Port PE15 Pull-Up set */
5746 #define PWR_PUCRE_PE14 ((uint32_t)0x00004000U) /*!< Port PE14 Pull-Up set */
5747 #define PWR_PUCRE_PE13 ((uint32_t)0x00002000U) /*!< Port PE13 Pull-Up set */
5748 #define PWR_PUCRE_PE12 ((uint32_t)0x00001000U) /*!< Port PE12 Pull-Up set */
5749 #define PWR_PUCRE_PE11 ((uint32_t)0x00000800U) /*!< Port PE11 Pull-Up set */
5750 #define PWR_PUCRE_PE10 ((uint32_t)0x00000400U) /*!< Port PE10 Pull-Up set */
5751 #define PWR_PUCRE_PE9 ((uint32_t)0x00000200U) /*!< Port PE9 Pull-Up set */
5752 #define PWR_PUCRE_PE8 ((uint32_t)0x00000100U) /*!< Port PE8 Pull-Up set */
5753 #define PWR_PUCRE_PE7 ((uint32_t)0x00000080U) /*!< Port PE7 Pull-Up set */
5754 #define PWR_PUCRE_PE6 ((uint32_t)0x00000040U) /*!< Port PE6 Pull-Up set */
5755 #define PWR_PUCRE_PE5 ((uint32_t)0x00000020U) /*!< Port PE5 Pull-Up set */
5756 #define PWR_PUCRE_PE4 ((uint32_t)0x00000010U) /*!< Port PE4 Pull-Up set */
5757 #define PWR_PUCRE_PE3 ((uint32_t)0x00000008U) /*!< Port PE3 Pull-Up set */
5758 #define PWR_PUCRE_PE2 ((uint32_t)0x00000004U) /*!< Port PE2 Pull-Up set */
5759 #define PWR_PUCRE_PE1 ((uint32_t)0x00000002U) /*!< Port PE1 Pull-Up set */
5760 #define PWR_PUCRE_PE0 ((uint32_t)0x00000001U) /*!< Port PE0 Pull-Up set */
5761
5762 /******************** Bit definition for PWR_PDCRE register ********************/
5763 #define PWR_PDCRE_PE15 ((uint32_t)0x00008000U) /*!< Port PE15 Pull-Down set */
5764 #define PWR_PDCRE_PE14 ((uint32_t)0x00004000U) /*!< Port PE14 Pull-Down set */
5765 #define PWR_PDCRE_PE13 ((uint32_t)0x00002000U) /*!< Port PE13 Pull-Down set */
5766 #define PWR_PDCRE_PE12 ((uint32_t)0x00001000U) /*!< Port PE12 Pull-Down set */
5767 #define PWR_PDCRE_PE11 ((uint32_t)0x00000800U) /*!< Port PE11 Pull-Down set */
5768 #define PWR_PDCRE_PE10 ((uint32_t)0x00000400U) /*!< Port PE10 Pull-Down set */
5769 #define PWR_PDCRE_PE9 ((uint32_t)0x00000200U) /*!< Port PE9 Pull-Down set */
5770 #define PWR_PDCRE_PE8 ((uint32_t)0x00000100U) /*!< Port PE8 Pull-Down set */
5771 #define PWR_PDCRE_PE7 ((uint32_t)0x00000080U) /*!< Port PE7 Pull-Down set */
5772 #define PWR_PDCRE_PE6 ((uint32_t)0x00000040U) /*!< Port PE6 Pull-Down set */
5773 #define PWR_PDCRE_PE5 ((uint32_t)0x00000020U) /*!< Port PE5 Pull-Down set */
5774 #define PWR_PDCRE_PE4 ((uint32_t)0x00000010U) /*!< Port PE4 Pull-Down set */
5775 #define PWR_PDCRE_PE3 ((uint32_t)0x00000008U) /*!< Port PE3 Pull-Down set */
5776 #define PWR_PDCRE_PE2 ((uint32_t)0x00000004U) /*!< Port PE2 Pull-Down set */
5777 #define PWR_PDCRE_PE1 ((uint32_t)0x00000002U) /*!< Port PE1 Pull-Down set */
5778 #define PWR_PDCRE_PE0 ((uint32_t)0x00000001U) /*!< Port PE0 Pull-Down set */
5779
5780 /******************** Bit definition for PWR_PUCRF register ********************/
5781 #define PWR_PUCRF_PF15 ((uint32_t)0x00008000U) /*!< Port PF15 Pull-Up set */
5782 #define PWR_PUCRF_PF14 ((uint32_t)0x00004000U) /*!< Port PF14 Pull-Up set */
5783 #define PWR_PUCRF_PF13 ((uint32_t)0x00002000U) /*!< Port PF13 Pull-Up set */
5784 #define PWR_PUCRF_PF12 ((uint32_t)0x00001000U) /*!< Port PF12 Pull-Up set */
5785 #define PWR_PUCRF_PF11 ((uint32_t)0x00000800U) /*!< Port PF11 Pull-Up set */
5786 #define PWR_PUCRF_PF10 ((uint32_t)0x00000400U) /*!< Port PF10 Pull-Up set */
5787 #define PWR_PUCRF_PF9 ((uint32_t)0x00000200U) /*!< Port PF9 Pull-Up set */
5788 #define PWR_PUCRF_PF8 ((uint32_t)0x00000100U) /*!< Port PF8 Pull-Up set */
5789 #define PWR_PUCRF_PF7 ((uint32_t)0x00000080U) /*!< Port PF7 Pull-Up set */
5790 #define PWR_PUCRF_PF6 ((uint32_t)0x00000040U) /*!< Port PF6 Pull-Up set */
5791 #define PWR_PUCRF_PF5 ((uint32_t)0x00000020U) /*!< Port PF5 Pull-Up set */
5792 #define PWR_PUCRF_PF4 ((uint32_t)0x00000010U) /*!< Port PF4 Pull-Up set */
5793 #define PWR_PUCRF_PF3 ((uint32_t)0x00000008U) /*!< Port PF3 Pull-Up set */
5794 #define PWR_PUCRF_PF2 ((uint32_t)0x00000004U) /*!< Port PF2 Pull-Up set */
5795 #define PWR_PUCRF_PF1 ((uint32_t)0x00000002U) /*!< Port PF1 Pull-Up set */
5796 #define PWR_PUCRF_PF0 ((uint32_t)0x00000001U) /*!< Port PF0 Pull-Up set */
5797
5798 /******************** Bit definition for PWR_PDCRF register ********************/
5799 #define PWR_PDCRF_PF15 ((uint32_t)0x00008000U) /*!< Port PF15 Pull-Down set */
5800 #define PWR_PDCRF_PF14 ((uint32_t)0x00004000U) /*!< Port PF14 Pull-Down set */
5801 #define PWR_PDCRF_PF13 ((uint32_t)0x00002000U) /*!< Port PF13 Pull-Down set */
5802 #define PWR_PDCRF_PF12 ((uint32_t)0x00001000U) /*!< Port PF12 Pull-Down set */
5803 #define PWR_PDCRF_PF11 ((uint32_t)0x00000800U) /*!< Port PF11 Pull-Down set */
5804 #define PWR_PDCRF_PF10 ((uint32_t)0x00000400U) /*!< Port PF10 Pull-Down set */
5805 #define PWR_PDCRF_PF9 ((uint32_t)0x00000200U) /*!< Port PF9 Pull-Down set */
5806 #define PWR_PDCRF_PF8 ((uint32_t)0x00000100U) /*!< Port PF8 Pull-Down set */
5807 #define PWR_PDCRF_PF7 ((uint32_t)0x00000080U) /*!< Port PF7 Pull-Down set */
5808 #define PWR_PDCRF_PF6 ((uint32_t)0x00000040U) /*!< Port PF6 Pull-Down set */
5809 #define PWR_PDCRF_PF5 ((uint32_t)0x00000020U) /*!< Port PF5 Pull-Down set */
5810 #define PWR_PDCRF_PF4 ((uint32_t)0x00000010U) /*!< Port PF4 Pull-Down set */
5811 #define PWR_PDCRF_PF3 ((uint32_t)0x00000008U) /*!< Port PF3 Pull-Down set */
5812 #define PWR_PDCRF_PF2 ((uint32_t)0x00000004U) /*!< Port PF2 Pull-Down set */
5813 #define PWR_PDCRF_PF1 ((uint32_t)0x00000002U) /*!< Port PF1 Pull-Down set */
5814 #define PWR_PDCRF_PF0 ((uint32_t)0x00000001U) /*!< Port PF0 Pull-Down set */
5815
5816 /******************** Bit definition for PWR_PUCRG register ********************/
5817 #define PWR_PUCRG_PG15 ((uint32_t)0x00008000U) /*!< Port PG15 Pull-Up set */
5818 #define PWR_PUCRG_PG14 ((uint32_t)0x00004000U) /*!< Port PG14 Pull-Up set */
5819 #define PWR_PUCRG_PG13 ((uint32_t)0x00002000U) /*!< Port PG13 Pull-Up set */
5820 #define PWR_PUCRG_PG12 ((uint32_t)0x00001000U) /*!< Port PG12 Pull-Up set */
5821 #define PWR_PUCRG_PG11 ((uint32_t)0x00000800U) /*!< Port PG11 Pull-Up set */
5822 #define PWR_PUCRG_PG10 ((uint32_t)0x00000400U) /*!< Port PG10 Pull-Up set */
5823 #define PWR_PUCRG_PG9 ((uint32_t)0x00000200U) /*!< Port PG9 Pull-Up set */
5824 #define PWR_PUCRG_PG8 ((uint32_t)0x00000100U) /*!< Port PG8 Pull-Up set */
5825 #define PWR_PUCRG_PG7 ((uint32_t)0x00000080U) /*!< Port PG7 Pull-Up set */
5826 #define PWR_PUCRG_PG6 ((uint32_t)0x00000040U) /*!< Port PG6 Pull-Up set */
5827 #define PWR_PUCRG_PG5 ((uint32_t)0x00000020U) /*!< Port PG5 Pull-Up set */
5828 #define PWR_PUCRG_PG4 ((uint32_t)0x00000010U) /*!< Port PG4 Pull-Up set */
5829 #define PWR_PUCRG_PG3 ((uint32_t)0x00000008U) /*!< Port PG3 Pull-Up set */
5830 #define PWR_PUCRG_PG2 ((uint32_t)0x00000004U) /*!< Port PG2 Pull-Up set */
5831 #define PWR_PUCRG_PG1 ((uint32_t)0x00000002U) /*!< Port PG1 Pull-Up set */
5832 #define PWR_PUCRG_PG0 ((uint32_t)0x00000001U) /*!< Port PG0 Pull-Up set */
5833
5834 /******************** Bit definition for PWR_PDCRG register ********************/
5835 #define PWR_PDCRG_PG15 ((uint32_t)0x00008000U) /*!< Port PG15 Pull-Down set */
5836 #define PWR_PDCRG_PG14 ((uint32_t)0x00004000U) /*!< Port PG14 Pull-Down set */
5837 #define PWR_PDCRG_PG13 ((uint32_t)0x00002000U) /*!< Port PG13 Pull-Down set */
5838 #define PWR_PDCRG_PG12 ((uint32_t)0x00001000U) /*!< Port PG12 Pull-Down set */
5839 #define PWR_PDCRG_PG11 ((uint32_t)0x00000800U) /*!< Port PG11 Pull-Down set */
5840 #define PWR_PDCRG_PG10 ((uint32_t)0x00000400U) /*!< Port PG10 Pull-Down set */
5841 #define PWR_PDCRG_PG9 ((uint32_t)0x00000200U) /*!< Port PG9 Pull-Down set */
5842 #define PWR_PDCRG_PG8 ((uint32_t)0x00000100U) /*!< Port PG8 Pull-Down set */
5843 #define PWR_PDCRG_PG7 ((uint32_t)0x00000080U) /*!< Port PG7 Pull-Down set */
5844 #define PWR_PDCRG_PG6 ((uint32_t)0x00000040U) /*!< Port PG6 Pull-Down set */
5845 #define PWR_PDCRG_PG5 ((uint32_t)0x00000020U) /*!< Port PG5 Pull-Down set */
5846 #define PWR_PDCRG_PG4 ((uint32_t)0x00000010U) /*!< Port PG4 Pull-Down set */
5847 #define PWR_PDCRG_PG3 ((uint32_t)0x00000008U) /*!< Port PG3 Pull-Down set */
5848 #define PWR_PDCRG_PG2 ((uint32_t)0x00000004U) /*!< Port PG2 Pull-Down set */
5849 #define PWR_PDCRG_PG1 ((uint32_t)0x00000002U) /*!< Port PG1 Pull-Down set */
5850 #define PWR_PDCRG_PG0 ((uint32_t)0x00000001U) /*!< Port PG0 Pull-Down set */
5851
5852 /******************** Bit definition for PWR_PUCRH register ********************/
5853 #define PWR_PUCRH_PH1 ((uint32_t)0x00000002U) /*!< Port PH1 Pull-Up set */
5854 #define PWR_PUCRH_PH0 ((uint32_t)0x00000001U) /*!< Port PH0 Pull-Up set */
5855
5856 /******************** Bit definition for PWR_PDCRH register ********************/
5857 #define PWR_PDCRH_PH1 ((uint32_t)0x00000002U) /*!< Port PH1 Pull-Down set */
5858 #define PWR_PDCRH_PH0 ((uint32_t)0x00000001U) /*!< Port PH0 Pull-Down set */
5859
5860
5861 /******************************************************************************/
5862 /* */
5863 /* Reset and Clock Control */
5864 /* */
5865 /******************************************************************************/
5866 /*
5867 * @brief Specific device feature definitions (not present on all devices in the STM32L4 family)
5868 */
5869 #define RCC_PLLSAI2_SUPPORT
5870
5871 /******************** Bit definition for RCC_CR register ********************/
5872 #define RCC_CR_MSION ((uint32_t)0x00000001U) /*!< Internal Multi Speed oscillator (MSI) clock enable */
5873 #define RCC_CR_MSIRDY ((uint32_t)0x00000002U) /*!< Internal Multi Speed oscillator (MSI) clock ready flag */
5874 #define RCC_CR_MSIPLLEN ((uint32_t)0x00000004U) /*!< Internal Multi Speed oscillator (MSI) PLL enable */
5875 #define RCC_CR_MSIRGSEL ((uint32_t)0x00000008U) /*!< Internal Multi Speed oscillator (MSI) range selection */
5876
5877 /*!< MSIRANGE configuration : 12 frequency ranges available */
5878 #define RCC_CR_MSIRANGE ((uint32_t)0x000000F0U) /*!< Internal Multi Speed oscillator (MSI) clock Range */
5879 #define RCC_CR_MSIRANGE_0 ((uint32_t)0x00000000U) /*!< Internal Multi Speed oscillator (MSI) clock Range 100 KHz */
5880 #define RCC_CR_MSIRANGE_1 ((uint32_t)0x00000010U) /*!< Internal Multi Speed oscillator (MSI) clock Range 200 KHz */
5881 #define RCC_CR_MSIRANGE_2 ((uint32_t)0x00000020U) /*!< Internal Multi Speed oscillator (MSI) clock Range 400 KHz */
5882 #define RCC_CR_MSIRANGE_3 ((uint32_t)0x00000030U) /*!< Internal Multi Speed oscillator (MSI) clock Range 800 KHz */
5883 #define RCC_CR_MSIRANGE_4 ((uint32_t)0x00000040U) /*!< Internal Multi Speed oscillator (MSI) clock Range 1 MHz */
5884 #define RCC_CR_MSIRANGE_5 ((uint32_t)0x00000050U) /*!< Internal Multi Speed oscillator (MSI) clock Range 2 MHz */
5885 #define RCC_CR_MSIRANGE_6 ((uint32_t)0x00000060U) /*!< Internal Multi Speed oscillator (MSI) clock Range 4 MHz */
5886 #define RCC_CR_MSIRANGE_7 ((uint32_t)0x00000070U) /*!< Internal Multi Speed oscillator (MSI) clock Range 8 KHz */
5887 #define RCC_CR_MSIRANGE_8 ((uint32_t)0x00000080U) /*!< Internal Multi Speed oscillator (MSI) clock Range 16 MHz */
5888 #define RCC_CR_MSIRANGE_9 ((uint32_t)0x00000090U) /*!< Internal Multi Speed oscillator (MSI) clock Range 24 MHz */
5889 #define RCC_CR_MSIRANGE_10 ((uint32_t)0x000000A0U) /*!< Internal Multi Speed oscillator (MSI) clock Range 32 MHz */
5890 #define RCC_CR_MSIRANGE_11 ((uint32_t)0x000000B0U) /*!< Internal Multi Speed oscillator (MSI) clock Range 48 MHz */
5891
5892 #define RCC_CR_HSION ((uint32_t)0x00000100U) /*!< Internal High Speed oscillator (HSI16) clock enable */
5893 #define RCC_CR_HSIKERON ((uint32_t)0x00000200U) /*!< Internal High Speed oscillator (HSI16) clock enable for some IPs Kernel */
5894 #define RCC_CR_HSIRDY ((uint32_t)0x00000400U) /*!< Internal High Speed oscillator (HSI16) clock ready flag */
5895 #define RCC_CR_HSIASFS ((uint32_t)0x00000800U) /*!< HSI16 Automatic Start from Stop */
5896
5897 #define RCC_CR_HSEON ((uint32_t)0x00010000U) /*!< External High Speed oscillator (HSE) clock enable */
5898 #define RCC_CR_HSERDY ((uint32_t)0x00020000U) /*!< External High Speed oscillator (HSE) clock ready */
5899 #define RCC_CR_HSEBYP ((uint32_t)0x00040000U) /*!< External High Speed oscillator (HSE) clock bypass */
5900 #define RCC_CR_CSSON ((uint32_t)0x00080000U) /*!< HSE Clock Security System enable */
5901
5902 #define RCC_CR_PLLON ((uint32_t)0x01000000U) /*!< System PLL clock enable */
5903 #define RCC_CR_PLLRDY ((uint32_t)0x02000000U) /*!< System PLL clock ready */
5904 #define RCC_CR_PLLSAI1ON ((uint32_t)0x04000000U) /*!< SAI1 PLL enable */
5905 #define RCC_CR_PLLSAI1RDY ((uint32_t)0x08000000U) /*!< SAI1 PLL ready */
5906 #define RCC_CR_PLLSAI2ON ((uint32_t)0x10000000U) /*!< SAI2 PLL enable */
5907 #define RCC_CR_PLLSAI2RDY ((uint32_t)0x20000000U) /*!< SAI2 PLL ready */
5908
5909 /******************** Bit definition for RCC_ICSCR register ***************/
5910 /*!< MSICAL configuration */
5911 #define RCC_ICSCR_MSICAL ((uint32_t)0x000000FFU) /*!< MSICAL[7:0] bits */
5912 #define RCC_ICSCR_MSICAL_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
5913 #define RCC_ICSCR_MSICAL_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
5914 #define RCC_ICSCR_MSICAL_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
5915 #define RCC_ICSCR_MSICAL_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
5916 #define RCC_ICSCR_MSICAL_4 ((uint32_t)0x00000010U) /*!<Bit 4 */
5917 #define RCC_ICSCR_MSICAL_5 ((uint32_t)0x00000020U) /*!<Bit 5 */
5918 #define RCC_ICSCR_MSICAL_6 ((uint32_t)0x00000040U) /*!<Bit 6 */
5919 #define RCC_ICSCR_MSICAL_7 ((uint32_t)0x00000080U) /*!<Bit 7 */
5920
5921 /*!< MSITRIM configuration */
5922 #define RCC_ICSCR_MSITRIM ((uint32_t)0x0000FF00U) /*!< MSITRIM[7:0] bits */
5923 #define RCC_ICSCR_MSITRIM_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
5924 #define RCC_ICSCR_MSITRIM_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
5925 #define RCC_ICSCR_MSITRIM_2 ((uint32_t)0x00000400U) /*!<Bit 2 */
5926 #define RCC_ICSCR_MSITRIM_3 ((uint32_t)0x00000800U) /*!<Bit 3 */
5927 #define RCC_ICSCR_MSITRIM_4 ((uint32_t)0x00001000U) /*!<Bit 4 */
5928 #define RCC_ICSCR_MSITRIM_5 ((uint32_t)0x00002000U) /*!<Bit 5 */
5929 #define RCC_ICSCR_MSITRIM_6 ((uint32_t)0x00004000U) /*!<Bit 6 */
5930 #define RCC_ICSCR_MSITRIM_7 ((uint32_t)0x00008000U) /*!<Bit 7 */
5931
5932 /*!< HSICAL configuration */
5933 #define RCC_ICSCR_HSICAL ((uint32_t)0x00FF0000U) /*!< HSICAL[7:0] bits */
5934 #define RCC_ICSCR_HSICAL_0 ((uint32_t)0x00010000U) /*!<Bit 0 */
5935 #define RCC_ICSCR_HSICAL_1 ((uint32_t)0x00020000U) /*!<Bit 1 */
5936 #define RCC_ICSCR_HSICAL_2 ((uint32_t)0x00040000U) /*!<Bit 2 */
5937 #define RCC_ICSCR_HSICAL_3 ((uint32_t)0x00080000U) /*!<Bit 3 */
5938 #define RCC_ICSCR_HSICAL_4 ((uint32_t)0x00100000U) /*!<Bit 4 */
5939 #define RCC_ICSCR_HSICAL_5 ((uint32_t)0x00200000U) /*!<Bit 5 */
5940 #define RCC_ICSCR_HSICAL_6 ((uint32_t)0x00400000U) /*!<Bit 6 */
5941 #define RCC_ICSCR_HSICAL_7 ((uint32_t)0x00800000U) /*!<Bit 7 */
5942
5943 /*!< HSITRIM configuration */
5944 #define RCC_ICSCR_HSITRIM ((uint32_t)0x1F000000U) /*!< HSITRIM[4:0] bits */
5945 #define RCC_ICSCR_HSITRIM_0 ((uint32_t)0x01000000U) /*!<Bit 0 */
5946 #define RCC_ICSCR_HSITRIM_1 ((uint32_t)0x02000000U) /*!<Bit 1 */
5947 #define RCC_ICSCR_HSITRIM_2 ((uint32_t)0x04000000U) /*!<Bit 2 */
5948 #define RCC_ICSCR_HSITRIM_3 ((uint32_t)0x08000000U) /*!<Bit 3 */
5949 #define RCC_ICSCR_HSITRIM_4 ((uint32_t)0x10000000U) /*!<Bit 4 */
5950
5951 /******************** Bit definition for RCC_CFGR register ******************/
5952 /*!< SW configuration */
5953 #define RCC_CFGR_SW ((uint32_t)0x00000003U) /*!< SW[1:0] bits (System clock Switch) */
5954 #define RCC_CFGR_SW_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
5955 #define RCC_CFGR_SW_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
5956
5957 #define RCC_CFGR_SW_MSI ((uint32_t)0x00000000U) /*!< MSI oscillator selection as system clock */
5958 #define RCC_CFGR_SW_HSI ((uint32_t)0x00000001U) /*!< HSI16 oscillator selection as system clock */
5959 #define RCC_CFGR_SW_HSE ((uint32_t)0x00000002U) /*!< HSE oscillator selection as system clock */
5960 #define RCC_CFGR_SW_PLL ((uint32_t)0x00000003U) /*!< PLL selection as system clock */
5961
5962 /*!< SWS configuration */
5963 #define RCC_CFGR_SWS ((uint32_t)0x0000000CU) /*!< SWS[1:0] bits (System Clock Switch Status) */
5964 #define RCC_CFGR_SWS_0 ((uint32_t)0x00000004U) /*!<Bit 0 */
5965 #define RCC_CFGR_SWS_1 ((uint32_t)0x00000008U) /*!<Bit 1 */
5966
5967 #define RCC_CFGR_SWS_MSI ((uint32_t)0x00000000U) /*!< MSI oscillator used as system clock */
5968 #define RCC_CFGR_SWS_HSI ((uint32_t)0x00000004U) /*!< HSI16 oscillator used as system clock */
5969 #define RCC_CFGR_SWS_HSE ((uint32_t)0x00000008U) /*!< HSE oscillator used as system clock */
5970 #define RCC_CFGR_SWS_PLL ((uint32_t)0x0000000CU) /*!< PLL used as system clock */
5971
5972 /*!< HPRE configuration */
5973 #define RCC_CFGR_HPRE ((uint32_t)0x000000F0U) /*!< HPRE[3:0] bits (AHB prescaler) */
5974 #define RCC_CFGR_HPRE_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
5975 #define RCC_CFGR_HPRE_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
5976 #define RCC_CFGR_HPRE_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
5977 #define RCC_CFGR_HPRE_3 ((uint32_t)0x00000080U) /*!<Bit 3 */
5978
5979 #define RCC_CFGR_HPRE_DIV1 ((uint32_t)0x00000000U) /*!< SYSCLK not divided */
5980 #define RCC_CFGR_HPRE_DIV2 ((uint32_t)0x00000080U) /*!< SYSCLK divided by 2 */
5981 #define RCC_CFGR_HPRE_DIV4 ((uint32_t)0x00000090U) /*!< SYSCLK divided by 4 */
5982 #define RCC_CFGR_HPRE_DIV8 ((uint32_t)0x000000A0U) /*!< SYSCLK divided by 8 */
5983 #define RCC_CFGR_HPRE_DIV16 ((uint32_t)0x000000B0U) /*!< SYSCLK divided by 16 */
5984 #define RCC_CFGR_HPRE_DIV64 ((uint32_t)0x000000C0U) /*!< SYSCLK divided by 64 */
5985 #define RCC_CFGR_HPRE_DIV128 ((uint32_t)0x000000D0U) /*!< SYSCLK divided by 128 */
5986 #define RCC_CFGR_HPRE_DIV256 ((uint32_t)0x000000E0U) /*!< SYSCLK divided by 256 */
5987 #define RCC_CFGR_HPRE_DIV512 ((uint32_t)0x000000F0U) /*!< SYSCLK divided by 512 */
5988
5989 /*!< PPRE1 configuration */
5990 #define RCC_CFGR_PPRE1 ((uint32_t)0x00000700U) /*!< PRE1[2:0] bits (APB2 prescaler) */
5991 #define RCC_CFGR_PPRE1_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
5992 #define RCC_CFGR_PPRE1_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
5993 #define RCC_CFGR_PPRE1_2 ((uint32_t)0x00000400U) /*!<Bit 2 */
5994
5995 #define RCC_CFGR_PPRE1_DIV1 ((uint32_t)0x00000000U) /*!< HCLK not divided */
5996 #define RCC_CFGR_PPRE1_DIV2 ((uint32_t)0x00000400U) /*!< HCLK divided by 2 */
5997 #define RCC_CFGR_PPRE1_DIV4 ((uint32_t)0x00000500U) /*!< HCLK divided by 4 */
5998 #define RCC_CFGR_PPRE1_DIV8 ((uint32_t)0x00000600U) /*!< HCLK divided by 8 */
5999 #define RCC_CFGR_PPRE1_DIV16 ((uint32_t)0x00000700U) /*!< HCLK divided by 16 */
6000
6001 /*!< PPRE2 configuration */
6002 #define RCC_CFGR_PPRE2 ((uint32_t)0x00003800U) /*!< PRE2[2:0] bits (APB2 prescaler) */
6003 #define RCC_CFGR_PPRE2_0 ((uint32_t)0x00000800U) /*!<Bit 0 */
6004 #define RCC_CFGR_PPRE2_1 ((uint32_t)0x00001000U) /*!<Bit 1 */
6005 #define RCC_CFGR_PPRE2_2 ((uint32_t)0x00002000U) /*!<Bit 2 */
6006
6007 #define RCC_CFGR_PPRE2_DIV1 ((uint32_t)0x00000000U) /*!< HCLK not divided */
6008 #define RCC_CFGR_PPRE2_DIV2 ((uint32_t)0x00002000U) /*!< HCLK divided by 2 */
6009 #define RCC_CFGR_PPRE2_DIV4 ((uint32_t)0x00002800U) /*!< HCLK divided by 4 */
6010 #define RCC_CFGR_PPRE2_DIV8 ((uint32_t)0x00003000U) /*!< HCLK divided by 8 */
6011 #define RCC_CFGR_PPRE2_DIV16 ((uint32_t)0x00003800U) /*!< HCLK divided by 16 */
6012
6013 #define RCC_CFGR_STOPWUCK ((uint32_t)0x00008000U) /*!< Wake Up from stop and CSS backup clock selection */
6014
6015 /*!< MCOSEL configuration */
6016 #define RCC_CFGR_MCOSEL ((uint32_t)0x07000000U) /*!< MCOSEL [2:0] bits (Clock output selection) */
6017 #define RCC_CFGR_MCOSEL_0 ((uint32_t)0x01000000U) /*!<Bit 0 */
6018 #define RCC_CFGR_MCOSEL_1 ((uint32_t)0x02000000U) /*!<Bit 1 */
6019 #define RCC_CFGR_MCOSEL_2 ((uint32_t)0x04000000U) /*!<Bit 2 */
6020
6021 #define RCC_CFGR_MCOPRE ((uint32_t)0x70000000U) /*!< MCO prescaler */
6022 #define RCC_CFGR_MCOPRE_0 ((uint32_t)0x10000000U) /*!<Bit 0 */
6023 #define RCC_CFGR_MCOPRE_1 ((uint32_t)0x20000000U) /*!<Bit 1 */
6024 #define RCC_CFGR_MCOPRE_2 ((uint32_t)0x40000000U) /*!<Bit 2 */
6025
6026 #define RCC_CFGR_MCOPRE_DIV1 ((uint32_t)0x00000000U) /*!< MCO is divided by 1 */
6027 #define RCC_CFGR_MCOPRE_DIV2 ((uint32_t)0x10000000U) /*!< MCO is divided by 2 */
6028 #define RCC_CFGR_MCOPRE_DIV4 ((uint32_t)0x20000000U) /*!< MCO is divided by 4 */
6029 #define RCC_CFGR_MCOPRE_DIV8 ((uint32_t)0x30000000U) /*!< MCO is divided by 8 */
6030 #define RCC_CFGR_MCOPRE_DIV16 ((uint32_t)0x40000000U) /*!< MCO is divided by 16 */
6031
6032 /* Legacy aliases */
6033 #define RCC_CFGR_MCO_PRE RCC_CFGR_MCOPRE
6034 #define RCC_CFGR_MCO_PRE_1 RCC_CFGR_MCOPRE_DIV1
6035 #define RCC_CFGR_MCO_PRE_2 RCC_CFGR_MCOPRE_DIV2
6036 #define RCC_CFGR_MCO_PRE_4 RCC_CFGR_MCOPRE_DIV4
6037 #define RCC_CFGR_MCO_PRE_8 RCC_CFGR_MCOPRE_DIV8
6038 #define RCC_CFGR_MCO_PRE_16 RCC_CFGR_MCOPRE_DIV16
6039
6040 /******************** Bit definition for RCC_PLLCFGR register ***************/
6041 #define RCC_PLLCFGR_PLLSRC ((uint32_t)0x00000003U)
6042
6043 #define RCC_PLLCFGR_PLLSRC_MSI ((uint32_t)0x00000001U) /*!< MSI oscillator source clock selected */
6044 #define RCC_PLLCFGR_PLLSRC_HSI ((uint32_t)0x00000002U) /*!< HSI16 oscillator source clock selected */
6045 #define RCC_PLLCFGR_PLLSRC_HSE ((uint32_t)0x00000003U) /*!< HSE oscillator source clock selected */
6046
6047 #define RCC_PLLCFGR_PLLM ((uint32_t)0x00000070U)
6048 #define RCC_PLLCFGR_PLLM_0 ((uint32_t)0x00000010U)
6049 #define RCC_PLLCFGR_PLLM_1 ((uint32_t)0x00000020U)
6050 #define RCC_PLLCFGR_PLLM_2 ((uint32_t)0x00000040U)
6051
6052 #define RCC_PLLCFGR_PLLN ((uint32_t)0x00007F00U)
6053 #define RCC_PLLCFGR_PLLN_0 ((uint32_t)0x00000100U)
6054 #define RCC_PLLCFGR_PLLN_1 ((uint32_t)0x00000200U)
6055 #define RCC_PLLCFGR_PLLN_2 ((uint32_t)0x00000400U)
6056 #define RCC_PLLCFGR_PLLN_3 ((uint32_t)0x00000800U)
6057 #define RCC_PLLCFGR_PLLN_4 ((uint32_t)0x00001000U)
6058 #define RCC_PLLCFGR_PLLN_5 ((uint32_t)0x00002000U)
6059 #define RCC_PLLCFGR_PLLN_6 ((uint32_t)0x00004000U)
6060
6061 #define RCC_PLLCFGR_PLLPEN ((uint32_t)0x00010000U)
6062 #define RCC_PLLCFGR_PLLP ((uint32_t)0x00020000U)
6063 #define RCC_PLLCFGR_PLLQEN ((uint32_t)0x00100000U)
6064
6065 #define RCC_PLLCFGR_PLLQ ((uint32_t)0x00600000U)
6066 #define RCC_PLLCFGR_PLLQ_0 ((uint32_t)0x00200000U)
6067 #define RCC_PLLCFGR_PLLQ_1 ((uint32_t)0x00400000U)
6068
6069 #define RCC_PLLCFGR_PLLREN ((uint32_t)0x01000000U)
6070 #define RCC_PLLCFGR_PLLR ((uint32_t)0x06000000U)
6071 #define RCC_PLLCFGR_PLLR_0 ((uint32_t)0x02000000U)
6072 #define RCC_PLLCFGR_PLLR_1 ((uint32_t)0x04000000U)
6073
6074 /******************** Bit definition for RCC_PLLSAI1CFGR register ************/
6075 #define RCC_PLLSAI1CFGR_PLLSAI1N ((uint32_t)0x00007F00U)
6076 #define RCC_PLLSAI1CFGR_PLLSAI1N_0 ((uint32_t)0x00000100U)
6077 #define RCC_PLLSAI1CFGR_PLLSAI1N_1 ((uint32_t)0x00000200U)
6078 #define RCC_PLLSAI1CFGR_PLLSAI1N_2 ((uint32_t)0x00000400U)
6079 #define RCC_PLLSAI1CFGR_PLLSAI1N_3 ((uint32_t)0x00000800U)
6080 #define RCC_PLLSAI1CFGR_PLLSAI1N_4 ((uint32_t)0x00001000U)
6081 #define RCC_PLLSAI1CFGR_PLLSAI1N_5 ((uint32_t)0x00002000U)
6082 #define RCC_PLLSAI1CFGR_PLLSAI1N_6 ((uint32_t)0x00004000U)
6083
6084 #define RCC_PLLSAI1CFGR_PLLSAI1PEN ((uint32_t)0x00010000U)
6085 #define RCC_PLLSAI1CFGR_PLLSAI1P ((uint32_t)0x00020000U)
6086
6087 #define RCC_PLLSAI1CFGR_PLLSAI1QEN ((uint32_t)0x00100000U)
6088 #define RCC_PLLSAI1CFGR_PLLSAI1Q ((uint32_t)0x00600000U)
6089 #define RCC_PLLSAI1CFGR_PLLSAI1Q_0 ((uint32_t)0x00200000U)
6090 #define RCC_PLLSAI1CFGR_PLLSAI1Q_1 ((uint32_t)0x00400000U)
6091
6092 #define RCC_PLLSAI1CFGR_PLLSAI1REN ((uint32_t)0x01000000U)
6093 #define RCC_PLLSAI1CFGR_PLLSAI1R ((uint32_t)0x06000000U)
6094 #define RCC_PLLSAI1CFGR_PLLSAI1R_0 ((uint32_t)0x02000000U)
6095 #define RCC_PLLSAI1CFGR_PLLSAI1R_1 ((uint32_t)0x04000000U)
6096
6097 /******************** Bit definition for RCC_PLLSAI2CFGR register ************/
6098 #define RCC_PLLSAI2CFGR_PLLSAI2N ((uint32_t)0x00007F00U)
6099 #define RCC_PLLSAI2CFGR_PLLSAI2N_0 ((uint32_t)0x00000100U)
6100 #define RCC_PLLSAI2CFGR_PLLSAI2N_1 ((uint32_t)0x00000200U)
6101 #define RCC_PLLSAI2CFGR_PLLSAI2N_2 ((uint32_t)0x00000400U)
6102 #define RCC_PLLSAI2CFGR_PLLSAI2N_3 ((uint32_t)0x00000800U)
6103 #define RCC_PLLSAI2CFGR_PLLSAI2N_4 ((uint32_t)0x00001000U)
6104 #define RCC_PLLSAI2CFGR_PLLSAI2N_5 ((uint32_t)0x00002000U)
6105 #define RCC_PLLSAI2CFGR_PLLSAI2N_6 ((uint32_t)0x00004000U)
6106
6107 #define RCC_PLLSAI2CFGR_PLLSAI2PEN ((uint32_t)0x00010000U)
6108 #define RCC_PLLSAI2CFGR_PLLSAI2P ((uint32_t)0x00020000U)
6109
6110 #define RCC_PLLSAI2CFGR_PLLSAI2REN ((uint32_t)0x01000000U)
6111 #define RCC_PLLSAI2CFGR_PLLSAI2R ((uint32_t)0x06000000U)
6112 #define RCC_PLLSAI2CFGR_PLLSAI2R_0 ((uint32_t)0x02000000U)
6113 #define RCC_PLLSAI2CFGR_PLLSAI2R_1 ((uint32_t)0x04000000U)
6114
6115 /******************** Bit definition for RCC_CIER register ******************/
6116 #define RCC_CIER_LSIRDYIE ((uint32_t)0x00000001U)
6117 #define RCC_CIER_LSERDYIE ((uint32_t)0x00000002U)
6118 #define RCC_CIER_MSIRDYIE ((uint32_t)0x00000004U)
6119 #define RCC_CIER_HSIRDYIE ((uint32_t)0x00000008U)
6120 #define RCC_CIER_HSERDYIE ((uint32_t)0x00000010U)
6121 #define RCC_CIER_PLLRDYIE ((uint32_t)0x00000020U)
6122 #define RCC_CIER_PLLSAI1RDYIE ((uint32_t)0x00000040U)
6123 #define RCC_CIER_PLLSAI2RDYIE ((uint32_t)0x00000080U)
6124 #define RCC_CIER_LSECSSIE ((uint32_t)0x00000200U)
6125
6126 /******************** Bit definition for RCC_CIFR register ******************/
6127 #define RCC_CIFR_LSIRDYF ((uint32_t)0x00000001U)
6128 #define RCC_CIFR_LSERDYF ((uint32_t)0x00000002U)
6129 #define RCC_CIFR_MSIRDYF ((uint32_t)0x00000004U)
6130 #define RCC_CIFR_HSIRDYF ((uint32_t)0x00000008U)
6131 #define RCC_CIFR_HSERDYF ((uint32_t)0x00000010U)
6132 #define RCC_CIFR_PLLRDYF ((uint32_t)0x00000020U)
6133 #define RCC_CIFR_PLLSAI1RDYF ((uint32_t)0x00000040U)
6134 #define RCC_CIFR_PLLSAI2RDYF ((uint32_t)0x00000080U)
6135 #define RCC_CIFR_CSSF ((uint32_t)0x00000100U)
6136 #define RCC_CIFR_LSECSSF ((uint32_t)0x00000200U)
6137
6138 /******************** Bit definition for RCC_CICR register ******************/
6139 #define RCC_CICR_LSIRDYC ((uint32_t)0x00000001U)
6140 #define RCC_CICR_LSERDYC ((uint32_t)0x00000002U)
6141 #define RCC_CICR_MSIRDYC ((uint32_t)0x00000004U)
6142 #define RCC_CICR_HSIRDYC ((uint32_t)0x00000008U)
6143 #define RCC_CICR_HSERDYC ((uint32_t)0x00000010U)
6144 #define RCC_CICR_PLLRDYC ((uint32_t)0x00000020U)
6145 #define RCC_CICR_PLLSAI1RDYC ((uint32_t)0x00000040U)
6146 #define RCC_CICR_PLLSAI2RDYC ((uint32_t)0x00000080U)
6147 #define RCC_CICR_CSSC ((uint32_t)0x00000100U)
6148 #define RCC_CICR_LSECSSC ((uint32_t)0x00000200U)
6149
6150 /******************** Bit definition for RCC_AHB1RSTR register **************/
6151 #define RCC_AHB1RSTR_DMA1RST ((uint32_t)0x00000001U)
6152 #define RCC_AHB1RSTR_DMA2RST ((uint32_t)0x00000002U)
6153 #define RCC_AHB1RSTR_FLASHRST ((uint32_t)0x00000100U)
6154 #define RCC_AHB1RSTR_CRCRST ((uint32_t)0x00001000U)
6155 #define RCC_AHB1RSTR_TSCRST ((uint32_t)0x00010000U)
6156
6157 /******************** Bit definition for RCC_AHB2RSTR register **************/
6158 #define RCC_AHB2RSTR_GPIOARST ((uint32_t)0x00000001U)
6159 #define RCC_AHB2RSTR_GPIOBRST ((uint32_t)0x00000002U)
6160 #define RCC_AHB2RSTR_GPIOCRST ((uint32_t)0x00000004U)
6161 #define RCC_AHB2RSTR_GPIODRST ((uint32_t)0x00000008U)
6162 #define RCC_AHB2RSTR_GPIOERST ((uint32_t)0x00000010U)
6163 #define RCC_AHB2RSTR_GPIOFRST ((uint32_t)0x00000020U)
6164 #define RCC_AHB2RSTR_GPIOGRST ((uint32_t)0x00000040U)
6165 #define RCC_AHB2RSTR_GPIOHRST ((uint32_t)0x00000080U)
6166 #define RCC_AHB2RSTR_OTGFSRST ((uint32_t)0x00001000U)
6167 #define RCC_AHB2RSTR_ADCRST ((uint32_t)0x00002000U)
6168 #define RCC_AHB2RSTR_AESRST ((uint32_t)0x00010000U)
6169 #define RCC_AHB2RSTR_RNGRST ((uint32_t)0x00040000U)
6170
6171 /******************** Bit definition for RCC_AHB3RSTR register **************/
6172 #define RCC_AHB3RSTR_FMCRST ((uint32_t)0x00000001U)
6173 #define RCC_AHB3RSTR_QSPIRST ((uint32_t)0x00000100U)
6174
6175 /******************** Bit definition for RCC_APB1RSTR1 register **************/
6176 #define RCC_APB1RSTR1_TIM2RST ((uint32_t)0x00000001U)
6177 #define RCC_APB1RSTR1_TIM3RST ((uint32_t)0x00000002U)
6178 #define RCC_APB1RSTR1_TIM4RST ((uint32_t)0x00000004U)
6179 #define RCC_APB1RSTR1_TIM5RST ((uint32_t)0x00000008U)
6180 #define RCC_APB1RSTR1_TIM6RST ((uint32_t)0x00000010U)
6181 #define RCC_APB1RSTR1_TIM7RST ((uint32_t)0x00000020U)
6182 #define RCC_APB1RSTR1_SPI2RST ((uint32_t)0x00004000U)
6183 #define RCC_APB1RSTR1_SPI3RST ((uint32_t)0x00008000U)
6184 #define RCC_APB1RSTR1_USART2RST ((uint32_t)0x00020000U)
6185 #define RCC_APB1RSTR1_USART3RST ((uint32_t)0x00040000U)
6186 #define RCC_APB1RSTR1_UART4RST ((uint32_t)0x00080000U)
6187 #define RCC_APB1RSTR1_UART5RST ((uint32_t)0x00100000U)
6188 #define RCC_APB1RSTR1_I2C1RST ((uint32_t)0x00200000U)
6189 #define RCC_APB1RSTR1_I2C2RST ((uint32_t)0x00400000U)
6190 #define RCC_APB1RSTR1_I2C3RST ((uint32_t)0x00800000U)
6191 #define RCC_APB1RSTR1_CAN1RST ((uint32_t)0x02000000U)
6192 #define RCC_APB1RSTR1_PWRRST ((uint32_t)0x10000000U)
6193 #define RCC_APB1RSTR1_DAC1RST ((uint32_t)0x20000000U)
6194 #define RCC_APB1RSTR1_OPAMPRST ((uint32_t)0x40000000U)
6195 #define RCC_APB1RSTR1_LPTIM1RST ((uint32_t)0x80000000U)
6196
6197 /******************** Bit definition for RCC_APB1RSTR2 register **************/
6198 #define RCC_APB1RSTR2_LPUART1RST ((uint32_t)0x00000001U)
6199 #define RCC_APB1RSTR2_SWPMI1RST ((uint32_t)0x00000004U)
6200 #define RCC_APB1RSTR2_LPTIM2RST ((uint32_t)0x00000020U)
6201
6202 /******************** Bit definition for RCC_APB2RSTR register **************/
6203 #define RCC_APB2RSTR_SYSCFGRST ((uint32_t)0x00000001U)
6204 #define RCC_APB2RSTR_SDMMC1RST ((uint32_t)0x00000400U)
6205 #define RCC_APB2RSTR_TIM1RST ((uint32_t)0x00000800U)
6206 #define RCC_APB2RSTR_SPI1RST ((uint32_t)0x00001000U)
6207 #define RCC_APB2RSTR_TIM8RST ((uint32_t)0x00002000U)
6208 #define RCC_APB2RSTR_USART1RST ((uint32_t)0x00004000U)
6209 #define RCC_APB2RSTR_TIM15RST ((uint32_t)0x00010000U)
6210 #define RCC_APB2RSTR_TIM16RST ((uint32_t)0x00020000U)
6211 #define RCC_APB2RSTR_TIM17RST ((uint32_t)0x00040000U)
6212 #define RCC_APB2RSTR_SAI1RST ((uint32_t)0x00200000U)
6213 #define RCC_APB2RSTR_SAI2RST ((uint32_t)0x00400000U)
6214 #define RCC_APB2RSTR_DFSDMRST ((uint32_t)0x01000000U)
6215
6216 /******************** Bit definition for RCC_AHB1ENR register ***************/
6217 #define RCC_AHB1ENR_DMA1EN ((uint32_t)0x00000001U)
6218 #define RCC_AHB1ENR_DMA2EN ((uint32_t)0x00000002U)
6219 #define RCC_AHB1ENR_FLASHEN ((uint32_t)0x00000100U)
6220 #define RCC_AHB1ENR_CRCEN ((uint32_t)0x00001000U)
6221 #define RCC_AHB1ENR_TSCEN ((uint32_t)0x00010000U)
6222
6223 /******************** Bit definition for RCC_AHB2ENR register ***************/
6224 #define RCC_AHB2ENR_GPIOAEN ((uint32_t)0x00000001U)
6225 #define RCC_AHB2ENR_GPIOBEN ((uint32_t)0x00000002U)
6226 #define RCC_AHB2ENR_GPIOCEN ((uint32_t)0x00000004U)
6227 #define RCC_AHB2ENR_GPIODEN ((uint32_t)0x00000008U)
6228 #define RCC_AHB2ENR_GPIOEEN ((uint32_t)0x00000010U)
6229 #define RCC_AHB2ENR_GPIOFEN ((uint32_t)0x00000020U)
6230 #define RCC_AHB2ENR_GPIOGEN ((uint32_t)0x00000040U)
6231 #define RCC_AHB2ENR_GPIOHEN ((uint32_t)0x00000080U)
6232 #define RCC_AHB2ENR_OTGFSEN ((uint32_t)0x00001000U)
6233 #define RCC_AHB2ENR_ADCEN ((uint32_t)0x00002000U)
6234 #define RCC_AHB2ENR_AESEN ((uint32_t)0x00010000U)
6235 #define RCC_AHB2ENR_RNGEN ((uint32_t)0x00040000U)
6236
6237 /******************** Bit definition for RCC_AHB3ENR register ***************/
6238 #define RCC_AHB3ENR_FMCEN ((uint32_t)0x00000001U)
6239 #define RCC_AHB3ENR_QSPIEN ((uint32_t)0x00000100U)
6240
6241 /******************** Bit definition for RCC_APB1ENR1 register ***************/
6242 #define RCC_APB1ENR1_TIM2EN ((uint32_t)0x00000001U)
6243 #define RCC_APB1ENR1_TIM3EN ((uint32_t)0x00000002U)
6244 #define RCC_APB1ENR1_TIM4EN ((uint32_t)0x00000004U)
6245 #define RCC_APB1ENR1_TIM5EN ((uint32_t)0x00000008U)
6246 #define RCC_APB1ENR1_TIM6EN ((uint32_t)0x00000010U)
6247 #define RCC_APB1ENR1_TIM7EN ((uint32_t)0x00000020U)
6248 #define RCC_APB1ENR1_WWDGEN ((uint32_t)0x00000800U)
6249 #define RCC_APB1ENR1_SPI2EN ((uint32_t)0x00004000U)
6250 #define RCC_APB1ENR1_SPI3EN ((uint32_t)0x00008000U)
6251 #define RCC_APB1ENR1_USART2EN ((uint32_t)0x00020000U)
6252 #define RCC_APB1ENR1_USART3EN ((uint32_t)0x00040000U)
6253 #define RCC_APB1ENR1_UART4EN ((uint32_t)0x00080000U)
6254 #define RCC_APB1ENR1_UART5EN ((uint32_t)0x00100000U)
6255 #define RCC_APB1ENR1_I2C1EN ((uint32_t)0x00200000U)
6256 #define RCC_APB1ENR1_I2C2EN ((uint32_t)0x00400000U)
6257 #define RCC_APB1ENR1_I2C3EN ((uint32_t)0x00800000U)
6258 #define RCC_APB1ENR1_CAN1EN ((uint32_t)0x02000000U)
6259 #define RCC_APB1ENR1_PWREN ((uint32_t)0x10000000U)
6260 #define RCC_APB1ENR1_DAC1EN ((uint32_t)0x20000000U)
6261 #define RCC_APB1ENR1_OPAMPEN ((uint32_t)0x40000000U)
6262 #define RCC_APB1ENR1_LPTIM1EN ((uint32_t)0x80000000U)
6263
6264 /******************** Bit definition for RCC_APB1RSTR2 register **************/
6265 #define RCC_APB1ENR2_LPUART1EN ((uint32_t)0x00000001U)
6266 #define RCC_APB1ENR2_SWPMI1EN ((uint32_t)0x00000004U)
6267 #define RCC_APB1ENR2_LPTIM2EN ((uint32_t)0x00000020U)
6268
6269 /******************** Bit definition for RCC_APB2ENR register ***************/
6270 #define RCC_APB2ENR_SYSCFGEN ((uint32_t)0x00000001U)
6271 #define RCC_APB2ENR_FWEN ((uint32_t)0x00000080U)
6272 #define RCC_APB2ENR_SDMMC1EN ((uint32_t)0x00000400U)
6273 #define RCC_APB2ENR_TIM1EN ((uint32_t)0x00000800U)
6274 #define RCC_APB2ENR_SPI1EN ((uint32_t)0x00001000U)
6275 #define RCC_APB2ENR_TIM8EN ((uint32_t)0x00002000U)
6276 #define RCC_APB2ENR_USART1EN ((uint32_t)0x00004000U)
6277 #define RCC_APB2ENR_TIM15EN ((uint32_t)0x00010000U)
6278 #define RCC_APB2ENR_TIM16EN ((uint32_t)0x00020000U)
6279 #define RCC_APB2ENR_TIM17EN ((uint32_t)0x00040000U)
6280 #define RCC_APB2ENR_SAI1EN ((uint32_t)0x00200000U)
6281 #define RCC_APB2ENR_SAI2EN ((uint32_t)0x00400000U)
6282 #define RCC_APB2ENR_DFSDMEN ((uint32_t)0x01000000U)
6283
6284 /******************** Bit definition for RCC_AHB1SMENR register ***************/
6285 #define RCC_AHB1SMENR_DMA1SMEN ((uint32_t)0x00000001U)
6286 #define RCC_AHB1SMENR_DMA2SMEN ((uint32_t)0x00000002U)
6287 #define RCC_AHB1SMENR_FLASHSMEN ((uint32_t)0x00000100U)
6288 #define RCC_AHB1SMENR_SRAM1SMEN ((uint32_t)0x00000200U)
6289 #define RCC_AHB1SMENR_CRCSMEN ((uint32_t)0x00001000U)
6290 #define RCC_AHB1SMENR_TSCSMEN ((uint32_t)0x00010000U)
6291
6292 /******************** Bit definition for RCC_AHB2SMENR register *************/
6293 #define RCC_AHB2SMENR_GPIOASMEN ((uint32_t)0x00000001U)
6294 #define RCC_AHB2SMENR_GPIOBSMEN ((uint32_t)0x00000002U)
6295 #define RCC_AHB2SMENR_GPIOCSMEN ((uint32_t)0x00000004U)
6296 #define RCC_AHB2SMENR_GPIODSMEN ((uint32_t)0x00000008U)
6297 #define RCC_AHB2SMENR_GPIOESMEN ((uint32_t)0x00000010U)
6298 #define RCC_AHB2SMENR_GPIOFSMEN ((uint32_t)0x00000020U)
6299 #define RCC_AHB2SMENR_GPIOGSMEN ((uint32_t)0x00000040U)
6300 #define RCC_AHB2SMENR_GPIOHSMEN ((uint32_t)0x00000080U)
6301 #define RCC_AHB2SMENR_SRAM2SMEN ((uint32_t)0x00000200U)
6302 #define RCC_AHB2SMENR_OTGFSSMEN ((uint32_t)0x00001000U)
6303 #define RCC_AHB2SMENR_ADCSMEN ((uint32_t)0x00002000U)
6304 #define RCC_AHB2SMENR_AESSMEN ((uint32_t)0x00010000U)
6305 #define RCC_AHB2SMENR_RNGSMEN ((uint32_t)0x00040000U)
6306
6307 /******************** Bit definition for RCC_AHB3SMENR register *************/
6308 #define RCC_AHB3SMENR_FMCSMEN ((uint32_t)0x00000001U)
6309 #define RCC_AHB3SMENR_QSPISMEN ((uint32_t)0x00000100U)
6310
6311 /******************** Bit definition for RCC_APB1SMENR1 register *************/
6312 #define RCC_APB1SMENR1_TIM2SMEN ((uint32_t)0x00000001U)
6313 #define RCC_APB1SMENR1_TIM3SMEN ((uint32_t)0x00000002U)
6314 #define RCC_APB1SMENR1_TIM4SMEN ((uint32_t)0x00000004U)
6315 #define RCC_APB1SMENR1_TIM5SMEN ((uint32_t)0x00000008U)
6316 #define RCC_APB1SMENR1_TIM6SMEN ((uint32_t)0x00000010U)
6317 #define RCC_APB1SMENR1_TIM7SMEN ((uint32_t)0x00000020U)
6318 #define RCC_APB1SMENR1_WWDGSMEN ((uint32_t)0x00000800U)
6319 #define RCC_APB1SMENR1_SPI2SMEN ((uint32_t)0x00004000U)
6320 #define RCC_APB1SMENR1_SPI3SMEN ((uint32_t)0x00008000U)
6321 #define RCC_APB1SMENR1_USART2SMEN ((uint32_t)0x00020000U)
6322 #define RCC_APB1SMENR1_USART3SMEN ((uint32_t)0x00040000U)
6323 #define RCC_APB1SMENR1_UART4SMEN ((uint32_t)0x00080000U)
6324 #define RCC_APB1SMENR1_UART5SMEN ((uint32_t)0x00100000U)
6325 #define RCC_APB1SMENR1_I2C1SMEN ((uint32_t)0x00200000U)
6326 #define RCC_APB1SMENR1_I2C2SMEN ((uint32_t)0x00400000U)
6327 #define RCC_APB1SMENR1_I2C3SMEN ((uint32_t)0x00800000U)
6328 #define RCC_APB1SMENR1_CAN1SMEN ((uint32_t)0x02000000U)
6329 #define RCC_APB1SMENR1_PWRSMEN ((uint32_t)0x10000000U)
6330 #define RCC_APB1SMENR1_DAC1SMEN ((uint32_t)0x20000000U)
6331 #define RCC_APB1SMENR1_OPAMPSMEN ((uint32_t)0x40000000U)
6332 #define RCC_APB1SMENR1_LPTIM1SMEN ((uint32_t)0x80000000U)
6333
6334 /******************** Bit definition for RCC_APB1SMENR2 register *************/
6335 #define RCC_APB1SMENR2_LPUART1SMEN ((uint32_t)0x00000001U)
6336 #define RCC_APB1SMENR2_SWPMI1SMEN ((uint32_t)0x00000004U)
6337 #define RCC_APB1SMENR2_LPTIM2SMEN ((uint32_t)0x00000020U)
6338
6339 /******************** Bit definition for RCC_APB2SMENR register *************/
6340 #define RCC_APB2SMENR_SYSCFGSMEN ((uint32_t)0x00000001U)
6341 #define RCC_APB2SMENR_SDMMC1SMEN ((uint32_t)0x00000400U)
6342 #define RCC_APB2SMENR_TIM1SMEN ((uint32_t)0x00000800U)
6343 #define RCC_APB2SMENR_SPI1SMEN ((uint32_t)0x00001000U)
6344 #define RCC_APB2SMENR_TIM8SMEN ((uint32_t)0x00002000U)
6345 #define RCC_APB2SMENR_USART1SMEN ((uint32_t)0x00004000U)
6346 #define RCC_APB2SMENR_TIM15SMEN ((uint32_t)0x00010000U)
6347 #define RCC_APB2SMENR_TIM16SMEN ((uint32_t)0x00020000U)
6348 #define RCC_APB2SMENR_TIM17SMEN ((uint32_t)0x00040000U)
6349 #define RCC_APB2SMENR_SAI1SMEN ((uint32_t)0x00200000U)
6350 #define RCC_APB2SMENR_SAI2SMEN ((uint32_t)0x00400000U)
6351 #define RCC_APB2SMENR_DFSDMSMEN ((uint32_t)0x01000000U)
6352
6353 /******************** Bit definition for RCC_CCIPR register ******************/
6354 #define RCC_CCIPR_USART1SEL ((uint32_t)0x00000003U)
6355 #define RCC_CCIPR_USART1SEL_0 ((uint32_t)0x00000001U)
6356 #define RCC_CCIPR_USART1SEL_1 ((uint32_t)0x00000002U)
6357
6358 #define RCC_CCIPR_USART2SEL ((uint32_t)0x0000000CU)
6359 #define RCC_CCIPR_USART2SEL_0 ((uint32_t)0x00000004U)
6360 #define RCC_CCIPR_USART2SEL_1 ((uint32_t)0x00000008U)
6361
6362 #define RCC_CCIPR_USART3SEL ((uint32_t)0x00000030U)
6363 #define RCC_CCIPR_USART3SEL_0 ((uint32_t)0x00000010U)
6364 #define RCC_CCIPR_USART3SEL_1 ((uint32_t)0x00000020U)
6365
6366 #define RCC_CCIPR_UART4SEL ((uint32_t)0x000000C0U)
6367 #define RCC_CCIPR_UART4SEL_0 ((uint32_t)0x00000040U)
6368 #define RCC_CCIPR_UART4SEL_1 ((uint32_t)0x00000080U)
6369
6370 #define RCC_CCIPR_UART5SEL ((uint32_t)0x00000300U)
6371 #define RCC_CCIPR_UART5SEL_0 ((uint32_t)0x00000100U)
6372 #define RCC_CCIPR_UART5SEL_1 ((uint32_t)0x00000200U)
6373
6374 #define RCC_CCIPR_LPUART1SEL ((uint32_t)0x00000C00U)
6375 #define RCC_CCIPR_LPUART1SEL_0 ((uint32_t)0x00000400U)
6376 #define RCC_CCIPR_LPUART1SEL_1 ((uint32_t)0x00000800U)
6377
6378 #define RCC_CCIPR_I2C1SEL ((uint32_t)0x00003000U)
6379 #define RCC_CCIPR_I2C1SEL_0 ((uint32_t)0x00001000U)
6380 #define RCC_CCIPR_I2C1SEL_1 ((uint32_t)0x00002000U)
6381
6382 #define RCC_CCIPR_I2C2SEL ((uint32_t)0x0000C000U)
6383 #define RCC_CCIPR_I2C2SEL_0 ((uint32_t)0x00004000U)
6384 #define RCC_CCIPR_I2C2SEL_1 ((uint32_t)0x00008000U)
6385
6386 #define RCC_CCIPR_I2C3SEL ((uint32_t)0x00030000U)
6387 #define RCC_CCIPR_I2C3SEL_0 ((uint32_t)0x00010000U)
6388 #define RCC_CCIPR_I2C3SEL_1 ((uint32_t)0x00020000U)
6389
6390 #define RCC_CCIPR_LPTIM1SEL ((uint32_t)0x000C0000U)
6391 #define RCC_CCIPR_LPTIM1SEL_0 ((uint32_t)0x00040000U)
6392 #define RCC_CCIPR_LPTIM1SEL_1 ((uint32_t)0x00080000U)
6393
6394 #define RCC_CCIPR_LPTIM2SEL ((uint32_t)0x00300000U)
6395 #define RCC_CCIPR_LPTIM2SEL_0 ((uint32_t)0x00100000U)
6396 #define RCC_CCIPR_LPTIM2SEL_1 ((uint32_t)0x00200000U)
6397
6398 #define RCC_CCIPR_SAI1SEL ((uint32_t)0x00C00000U)
6399 #define RCC_CCIPR_SAI1SEL_0 ((uint32_t)0x00400000U)
6400 #define RCC_CCIPR_SAI1SEL_1 ((uint32_t)0x00800000U)
6401
6402 #define RCC_CCIPR_SAI2SEL ((uint32_t)0x03000000U)
6403 #define RCC_CCIPR_SAI2SEL_0 ((uint32_t)0x01000000U)
6404 #define RCC_CCIPR_SAI2SEL_1 ((uint32_t)0x02000000U)
6405
6406 #define RCC_CCIPR_CLK48SEL ((uint32_t)0x0C000000U)
6407 #define RCC_CCIPR_CLK48SEL_0 ((uint32_t)0x04000000U)
6408 #define RCC_CCIPR_CLK48SEL_1 ((uint32_t)0x08000000U)
6409
6410 #define RCC_CCIPR_ADCSEL ((uint32_t)0x30000000U)
6411 #define RCC_CCIPR_ADCSEL_0 ((uint32_t)0x10000000U)
6412 #define RCC_CCIPR_ADCSEL_1 ((uint32_t)0x20000000U)
6413
6414 #define RCC_CCIPR_SWPMI1SEL ((uint32_t)0x40000000U)
6415 #define RCC_CCIPR_DFSDMSEL ((uint32_t)0x80000000U)
6416
6417 /******************** Bit definition for RCC_BDCR register ******************/
6418 #define RCC_BDCR_LSEON ((uint32_t)0x00000001U)
6419 #define RCC_BDCR_LSERDY ((uint32_t)0x00000002U)
6420 #define RCC_BDCR_LSEBYP ((uint32_t)0x00000004U)
6421
6422 #define RCC_BDCR_LSEDRV ((uint32_t)0x00000018U)
6423 #define RCC_BDCR_LSEDRV_0 ((uint32_t)0x00000008U)
6424 #define RCC_BDCR_LSEDRV_1 ((uint32_t)0x00000010U)
6425
6426 #define RCC_BDCR_LSECSSON ((uint32_t)0x00000020U)
6427 #define RCC_BDCR_LSECSSD ((uint32_t)0x00000040U)
6428
6429 #define RCC_BDCR_RTCSEL ((uint32_t)0x00000300U)
6430 #define RCC_BDCR_RTCSEL_0 ((uint32_t)0x00000100U)
6431 #define RCC_BDCR_RTCSEL_1 ((uint32_t)0x00000200U)
6432
6433 #define RCC_BDCR_RTCEN ((uint32_t)0x00008000U)
6434 #define RCC_BDCR_BDRST ((uint32_t)0x00010000U)
6435 #define RCC_BDCR_LSCOEN ((uint32_t)0x01000000U)
6436 #define RCC_BDCR_LSCOSEL ((uint32_t)0x02000000U)
6437
6438 /******************** Bit definition for RCC_CSR register *******************/
6439 #define RCC_CSR_LSION ((uint32_t)0x00000001U)
6440 #define RCC_CSR_LSIRDY ((uint32_t)0x00000002U)
6441
6442 #define RCC_CSR_MSISRANGE ((uint32_t)0x00000F00U)
6443 #define RCC_CSR_MSISRANGE_1 ((uint32_t)0x00000400U) /*!< MSI frequency 1MHZ */
6444 #define RCC_CSR_MSISRANGE_2 ((uint32_t)0x00000500U) /*!< MSI frequency 2MHZ */
6445 #define RCC_CSR_MSISRANGE_4 ((uint32_t)0x00000600U) /*!< The default frequency 4MHZ */
6446 #define RCC_CSR_MSISRANGE_8 ((uint32_t)0x00000700U) /*!< MSI frequency 8MHZ */
6447
6448 #define RCC_CSR_RMVF ((uint32_t)0x00800000U)
6449 #define RCC_CSR_FWRSTF ((uint32_t)0x01000000U)
6450 #define RCC_CSR_OBLRSTF ((uint32_t)0x02000000U)
6451 #define RCC_CSR_PINRSTF ((uint32_t)0x04000000U)
6452 #define RCC_CSR_BORRSTF ((uint32_t)0x08000000U)
6453 #define RCC_CSR_SFTRSTF ((uint32_t)0x10000000U)
6454 #define RCC_CSR_IWDGRSTF ((uint32_t)0x20000000U)
6455 #define RCC_CSR_WWDGRSTF ((uint32_t)0x40000000U)
6456 #define RCC_CSR_LPWRRSTF ((uint32_t)0x80000000U)
6457
6458
6459
6460 /******************************************************************************/
6461 /* */
6462 /* RNG */
6463 /* */
6464 /******************************************************************************/
6465 /******************** Bits definition for RNG_CR register *******************/
6466 #define RNG_CR_RNGEN ((uint32_t)0x00000004U)
6467 #define RNG_CR_IE ((uint32_t)0x00000008U)
6468
6469 /******************** Bits definition for RNG_SR register *******************/
6470 #define RNG_SR_DRDY ((uint32_t)0x00000001U)
6471 #define RNG_SR_CECS ((uint32_t)0x00000002U)
6472 #define RNG_SR_SECS ((uint32_t)0x00000004U)
6473 #define RNG_SR_CEIS ((uint32_t)0x00000020U)
6474 #define RNG_SR_SEIS ((uint32_t)0x00000040U)
6475
6476 /******************************************************************************/
6477 /* */
6478 /* Real-Time Clock (RTC) */
6479 /* */
6480 /******************************************************************************/
6481 /*
6482 * @brief Specific device feature definitions
6483 */
6484 #define RTC_TAMPER1_SUPPORT
6485 #define RTC_TAMPER3_SUPPORT
6486 #define RTC_WAKEUP_SUPPORT
6487 #define RTC_BACKUP_SUPPORT
6488
6489 /******************** Bits definition for RTC_TR register *******************/
6490 #define RTC_TR_PM ((uint32_t)0x00400000U)
6491 #define RTC_TR_HT ((uint32_t)0x00300000U)
6492 #define RTC_TR_HT_0 ((uint32_t)0x00100000U)
6493 #define RTC_TR_HT_1 ((uint32_t)0x00200000U)
6494 #define RTC_TR_HU ((uint32_t)0x000F0000U)
6495 #define RTC_TR_HU_0 ((uint32_t)0x00010000U)
6496 #define RTC_TR_HU_1 ((uint32_t)0x00020000U)
6497 #define RTC_TR_HU_2 ((uint32_t)0x00040000U)
6498 #define RTC_TR_HU_3 ((uint32_t)0x00080000U)
6499 #define RTC_TR_MNT ((uint32_t)0x00007000U)
6500 #define RTC_TR_MNT_0 ((uint32_t)0x00001000U)
6501 #define RTC_TR_MNT_1 ((uint32_t)0x00002000U)
6502 #define RTC_TR_MNT_2 ((uint32_t)0x00004000U)
6503 #define RTC_TR_MNU ((uint32_t)0x00000F00U)
6504 #define RTC_TR_MNU_0 ((uint32_t)0x00000100U)
6505 #define RTC_TR_MNU_1 ((uint32_t)0x00000200U)
6506 #define RTC_TR_MNU_2 ((uint32_t)0x00000400U)
6507 #define RTC_TR_MNU_3 ((uint32_t)0x00000800U)
6508 #define RTC_TR_ST ((uint32_t)0x00000070U)
6509 #define RTC_TR_ST_0 ((uint32_t)0x00000010U)
6510 #define RTC_TR_ST_1 ((uint32_t)0x00000020U)
6511 #define RTC_TR_ST_2 ((uint32_t)0x00000040U)
6512 #define RTC_TR_SU ((uint32_t)0x0000000FU)
6513 #define RTC_TR_SU_0 ((uint32_t)0x00000001U)
6514 #define RTC_TR_SU_1 ((uint32_t)0x00000002U)
6515 #define RTC_TR_SU_2 ((uint32_t)0x00000004U)
6516 #define RTC_TR_SU_3 ((uint32_t)0x00000008U)
6517
6518 /******************** Bits definition for RTC_DR register *******************/
6519 #define RTC_DR_YT ((uint32_t)0x00F00000U)
6520 #define RTC_DR_YT_0 ((uint32_t)0x00100000U)
6521 #define RTC_DR_YT_1 ((uint32_t)0x00200000U)
6522 #define RTC_DR_YT_2 ((uint32_t)0x00400000U)
6523 #define RTC_DR_YT_3 ((uint32_t)0x00800000U)
6524 #define RTC_DR_YU ((uint32_t)0x000F0000U)
6525 #define RTC_DR_YU_0 ((uint32_t)0x00010000U)
6526 #define RTC_DR_YU_1 ((uint32_t)0x00020000U)
6527 #define RTC_DR_YU_2 ((uint32_t)0x00040000U)
6528 #define RTC_DR_YU_3 ((uint32_t)0x00080000U)
6529 #define RTC_DR_WDU ((uint32_t)0x0000E000U)
6530 #define RTC_DR_WDU_0 ((uint32_t)0x00002000U)
6531 #define RTC_DR_WDU_1 ((uint32_t)0x00004000U)
6532 #define RTC_DR_WDU_2 ((uint32_t)0x00008000U)
6533 #define RTC_DR_MT ((uint32_t)0x00001000U)
6534 #define RTC_DR_MU ((uint32_t)0x00000F00U)
6535 #define RTC_DR_MU_0 ((uint32_t)0x00000100U)
6536 #define RTC_DR_MU_1 ((uint32_t)0x00000200U)
6537 #define RTC_DR_MU_2 ((uint32_t)0x00000400U)
6538 #define RTC_DR_MU_3 ((uint32_t)0x00000800U)
6539 #define RTC_DR_DT ((uint32_t)0x00000030U)
6540 #define RTC_DR_DT_0 ((uint32_t)0x00000010U)
6541 #define RTC_DR_DT_1 ((uint32_t)0x00000020U)
6542 #define RTC_DR_DU ((uint32_t)0x0000000FU)
6543 #define RTC_DR_DU_0 ((uint32_t)0x00000001U)
6544 #define RTC_DR_DU_1 ((uint32_t)0x00000002U)
6545 #define RTC_DR_DU_2 ((uint32_t)0x00000004U)
6546 #define RTC_DR_DU_3 ((uint32_t)0x00000008U)
6547
6548 /******************** Bits definition for RTC_CR register *******************/
6549 #define RTC_CR_ITSE ((uint32_t)0x01000000U)
6550 #define RTC_CR_COE ((uint32_t)0x00800000U)
6551 #define RTC_CR_OSEL ((uint32_t)0x00600000U)
6552 #define RTC_CR_OSEL_0 ((uint32_t)0x00200000U)
6553 #define RTC_CR_OSEL_1 ((uint32_t)0x00400000U)
6554 #define RTC_CR_POL ((uint32_t)0x00100000U)
6555 #define RTC_CR_COSEL ((uint32_t)0x00080000U)
6556 #define RTC_CR_BCK ((uint32_t)0x00040000U)
6557 #define RTC_CR_SUB1H ((uint32_t)0x00020000U)
6558 #define RTC_CR_ADD1H ((uint32_t)0x00010000U)
6559 #define RTC_CR_TSIE ((uint32_t)0x00008000U)
6560 #define RTC_CR_WUTIE ((uint32_t)0x00004000U)
6561 #define RTC_CR_ALRBIE ((uint32_t)0x00002000U)
6562 #define RTC_CR_ALRAIE ((uint32_t)0x00001000U)
6563 #define RTC_CR_TSE ((uint32_t)0x00000800U)
6564 #define RTC_CR_WUTE ((uint32_t)0x00000400U)
6565 #define RTC_CR_ALRBE ((uint32_t)0x00000200U)
6566 #define RTC_CR_ALRAE ((uint32_t)0x00000100U)
6567 #define RTC_CR_FMT ((uint32_t)0x00000040U)
6568 #define RTC_CR_BYPSHAD ((uint32_t)0x00000020U)
6569 #define RTC_CR_REFCKON ((uint32_t)0x00000010U)
6570 #define RTC_CR_TSEDGE ((uint32_t)0x00000008U)
6571 #define RTC_CR_WUCKSEL ((uint32_t)0x00000007U)
6572 #define RTC_CR_WUCKSEL_0 ((uint32_t)0x00000001U)
6573 #define RTC_CR_WUCKSEL_1 ((uint32_t)0x00000002U)
6574 #define RTC_CR_WUCKSEL_2 ((uint32_t)0x00000004U)
6575
6576 /******************** Bits definition for RTC_ISR register ******************/
6577 #define RTC_ISR_ITSF ((uint32_t)0x00020000U)
6578 #define RTC_ISR_RECALPF ((uint32_t)0x00010000U)
6579 #define RTC_ISR_TAMP3F ((uint32_t)0x00008000U)
6580 #define RTC_ISR_TAMP2F ((uint32_t)0x00004000U)
6581 #define RTC_ISR_TAMP1F ((uint32_t)0x00002000U)
6582 #define RTC_ISR_TSOVF ((uint32_t)0x00001000U)
6583 #define RTC_ISR_TSF ((uint32_t)0x00000800U)
6584 #define RTC_ISR_WUTF ((uint32_t)0x00000400U)
6585 #define RTC_ISR_ALRBF ((uint32_t)0x00000200U)
6586 #define RTC_ISR_ALRAF ((uint32_t)0x00000100U)
6587 #define RTC_ISR_INIT ((uint32_t)0x00000080U)
6588 #define RTC_ISR_INITF ((uint32_t)0x00000040U)
6589 #define RTC_ISR_RSF ((uint32_t)0x00000020U)
6590 #define RTC_ISR_INITS ((uint32_t)0x00000010U)
6591 #define RTC_ISR_SHPF ((uint32_t)0x00000008U)
6592 #define RTC_ISR_WUTWF ((uint32_t)0x00000004U)
6593 #define RTC_ISR_ALRBWF ((uint32_t)0x00000002U)
6594 #define RTC_ISR_ALRAWF ((uint32_t)0x00000001U)
6595
6596 /******************** Bits definition for RTC_PRER register *****************/
6597 #define RTC_PRER_PREDIV_A ((uint32_t)0x007F0000U)
6598 #define RTC_PRER_PREDIV_S ((uint32_t)0x00007FFFU)
6599
6600 /******************** Bits definition for RTC_WUTR register *****************/
6601 #define RTC_WUTR_WUT ((uint32_t)0x0000FFFFU)
6602
6603 /******************** Bits definition for RTC_ALRMAR register ***************/
6604 #define RTC_ALRMAR_MSK4 ((uint32_t)0x80000000U)
6605 #define RTC_ALRMAR_WDSEL ((uint32_t)0x40000000U)
6606 #define RTC_ALRMAR_DT ((uint32_t)0x30000000U)
6607 #define RTC_ALRMAR_DT_0 ((uint32_t)0x10000000U)
6608 #define RTC_ALRMAR_DT_1 ((uint32_t)0x20000000U)
6609 #define RTC_ALRMAR_DU ((uint32_t)0x0F000000U)
6610 #define RTC_ALRMAR_DU_0 ((uint32_t)0x01000000U)
6611 #define RTC_ALRMAR_DU_1 ((uint32_t)0x02000000U)
6612 #define RTC_ALRMAR_DU_2 ((uint32_t)0x04000000U)
6613 #define RTC_ALRMAR_DU_3 ((uint32_t)0x08000000U)
6614 #define RTC_ALRMAR_MSK3 ((uint32_t)0x00800000U)
6615 #define RTC_ALRMAR_PM ((uint32_t)0x00400000U)
6616 #define RTC_ALRMAR_HT ((uint32_t)0x00300000U)
6617 #define RTC_ALRMAR_HT_0 ((uint32_t)0x00100000U)
6618 #define RTC_ALRMAR_HT_1 ((uint32_t)0x00200000U)
6619 #define RTC_ALRMAR_HU ((uint32_t)0x000F0000U)
6620 #define RTC_ALRMAR_HU_0 ((uint32_t)0x00010000U)
6621 #define RTC_ALRMAR_HU_1 ((uint32_t)0x00020000U)
6622 #define RTC_ALRMAR_HU_2 ((uint32_t)0x00040000U)
6623 #define RTC_ALRMAR_HU_3 ((uint32_t)0x00080000U)
6624 #define RTC_ALRMAR_MSK2 ((uint32_t)0x00008000U)
6625 #define RTC_ALRMAR_MNT ((uint32_t)0x00007000U)
6626 #define RTC_ALRMAR_MNT_0 ((uint32_t)0x00001000U)
6627 #define RTC_ALRMAR_MNT_1 ((uint32_t)0x00002000U)
6628 #define RTC_ALRMAR_MNT_2 ((uint32_t)0x00004000U)
6629 #define RTC_ALRMAR_MNU ((uint32_t)0x00000F00U)
6630 #define RTC_ALRMAR_MNU_0 ((uint32_t)0x00000100U)
6631 #define RTC_ALRMAR_MNU_1 ((uint32_t)0x00000200U)
6632 #define RTC_ALRMAR_MNU_2 ((uint32_t)0x00000400U)
6633 #define RTC_ALRMAR_MNU_3 ((uint32_t)0x00000800U)
6634 #define RTC_ALRMAR_MSK1 ((uint32_t)0x00000080U)
6635 #define RTC_ALRMAR_ST ((uint32_t)0x00000070U)
6636 #define RTC_ALRMAR_ST_0 ((uint32_t)0x00000010U)
6637 #define RTC_ALRMAR_ST_1 ((uint32_t)0x00000020U)
6638 #define RTC_ALRMAR_ST_2 ((uint32_t)0x00000040U)
6639 #define RTC_ALRMAR_SU ((uint32_t)0x0000000FU)
6640 #define RTC_ALRMAR_SU_0 ((uint32_t)0x00000001U)
6641 #define RTC_ALRMAR_SU_1 ((uint32_t)0x00000002U)
6642 #define RTC_ALRMAR_SU_2 ((uint32_t)0x00000004U)
6643 #define RTC_ALRMAR_SU_3 ((uint32_t)0x00000008U)
6644
6645 /******************** Bits definition for RTC_ALRMBR register ***************/
6646 #define RTC_ALRMBR_MSK4 ((uint32_t)0x80000000U)
6647 #define RTC_ALRMBR_WDSEL ((uint32_t)0x40000000U)
6648 #define RTC_ALRMBR_DT ((uint32_t)0x30000000U)
6649 #define RTC_ALRMBR_DT_0 ((uint32_t)0x10000000U)
6650 #define RTC_ALRMBR_DT_1 ((uint32_t)0x20000000U)
6651 #define RTC_ALRMBR_DU ((uint32_t)0x0F000000U)
6652 #define RTC_ALRMBR_DU_0 ((uint32_t)0x01000000U)
6653 #define RTC_ALRMBR_DU_1 ((uint32_t)0x02000000U)
6654 #define RTC_ALRMBR_DU_2 ((uint32_t)0x04000000U)
6655 #define RTC_ALRMBR_DU_3 ((uint32_t)0x08000000U)
6656 #define RTC_ALRMBR_MSK3 ((uint32_t)0x00800000U)
6657 #define RTC_ALRMBR_PM ((uint32_t)0x00400000U)
6658 #define RTC_ALRMBR_HT ((uint32_t)0x00300000U)
6659 #define RTC_ALRMBR_HT_0 ((uint32_t)0x00100000U)
6660 #define RTC_ALRMBR_HT_1 ((uint32_t)0x00200000U)
6661 #define RTC_ALRMBR_HU ((uint32_t)0x000F0000U)
6662 #define RTC_ALRMBR_HU_0 ((uint32_t)0x00010000U)
6663 #define RTC_ALRMBR_HU_1 ((uint32_t)0x00020000U)
6664 #define RTC_ALRMBR_HU_2 ((uint32_t)0x00040000U)
6665 #define RTC_ALRMBR_HU_3 ((uint32_t)0x00080000U)
6666 #define RTC_ALRMBR_MSK2 ((uint32_t)0x00008000U)
6667 #define RTC_ALRMBR_MNT ((uint32_t)0x00007000U)
6668 #define RTC_ALRMBR_MNT_0 ((uint32_t)0x00001000U)
6669 #define RTC_ALRMBR_MNT_1 ((uint32_t)0x00002000U)
6670 #define RTC_ALRMBR_MNT_2 ((uint32_t)0x00004000U)
6671 #define RTC_ALRMBR_MNU ((uint32_t)0x00000F00U)
6672 #define RTC_ALRMBR_MNU_0 ((uint32_t)0x00000100U)
6673 #define RTC_ALRMBR_MNU_1 ((uint32_t)0x00000200U)
6674 #define RTC_ALRMBR_MNU_2 ((uint32_t)0x00000400U)
6675 #define RTC_ALRMBR_MNU_3 ((uint32_t)0x00000800U)
6676 #define RTC_ALRMBR_MSK1 ((uint32_t)0x00000080U)
6677 #define RTC_ALRMBR_ST ((uint32_t)0x00000070U)
6678 #define RTC_ALRMBR_ST_0 ((uint32_t)0x00000010U)
6679 #define RTC_ALRMBR_ST_1 ((uint32_t)0x00000020U)
6680 #define RTC_ALRMBR_ST_2 ((uint32_t)0x00000040U)
6681 #define RTC_ALRMBR_SU ((uint32_t)0x0000000FU)
6682 #define RTC_ALRMBR_SU_0 ((uint32_t)0x00000001U)
6683 #define RTC_ALRMBR_SU_1 ((uint32_t)0x00000002U)
6684 #define RTC_ALRMBR_SU_2 ((uint32_t)0x00000004U)
6685 #define RTC_ALRMBR_SU_3 ((uint32_t)0x00000008U)
6686
6687 /******************** Bits definition for RTC_WPR register ******************/
6688 #define RTC_WPR_KEY ((uint32_t)0x000000FFU)
6689
6690 /******************** Bits definition for RTC_SSR register ******************/
6691 #define RTC_SSR_SS ((uint32_t)0x0000FFFFU)
6692
6693 /******************** Bits definition for RTC_SHIFTR register ***************/
6694 #define RTC_SHIFTR_SUBFS ((uint32_t)0x00007FFFU)
6695 #define RTC_SHIFTR_ADD1S ((uint32_t)0x80000000U)
6696
6697 /******************** Bits definition for RTC_TSTR register *****************/
6698 #define RTC_TSTR_PM ((uint32_t)0x00400000U)
6699 #define RTC_TSTR_HT ((uint32_t)0x00300000U)
6700 #define RTC_TSTR_HT_0 ((uint32_t)0x00100000U)
6701 #define RTC_TSTR_HT_1 ((uint32_t)0x00200000U)
6702 #define RTC_TSTR_HU ((uint32_t)0x000F0000U)
6703 #define RTC_TSTR_HU_0 ((uint32_t)0x00010000U)
6704 #define RTC_TSTR_HU_1 ((uint32_t)0x00020000U)
6705 #define RTC_TSTR_HU_2 ((uint32_t)0x00040000U)
6706 #define RTC_TSTR_HU_3 ((uint32_t)0x00080000U)
6707 #define RTC_TSTR_MNT ((uint32_t)0x00007000U)
6708 #define RTC_TSTR_MNT_0 ((uint32_t)0x00001000U)
6709 #define RTC_TSTR_MNT_1 ((uint32_t)0x00002000U)
6710 #define RTC_TSTR_MNT_2 ((uint32_t)0x00004000U)
6711 #define RTC_TSTR_MNU ((uint32_t)0x00000F00U)
6712 #define RTC_TSTR_MNU_0 ((uint32_t)0x00000100U)
6713 #define RTC_TSTR_MNU_1 ((uint32_t)0x00000200U)
6714 #define RTC_TSTR_MNU_2 ((uint32_t)0x00000400U)
6715 #define RTC_TSTR_MNU_3 ((uint32_t)0x00000800U)
6716 #define RTC_TSTR_ST ((uint32_t)0x00000070U)
6717 #define RTC_TSTR_ST_0 ((uint32_t)0x00000010U)
6718 #define RTC_TSTR_ST_1 ((uint32_t)0x00000020U)
6719 #define RTC_TSTR_ST_2 ((uint32_t)0x00000040U)
6720 #define RTC_TSTR_SU ((uint32_t)0x0000000FU)
6721 #define RTC_TSTR_SU_0 ((uint32_t)0x00000001U)
6722 #define RTC_TSTR_SU_1 ((uint32_t)0x00000002U)
6723 #define RTC_TSTR_SU_2 ((uint32_t)0x00000004U)
6724 #define RTC_TSTR_SU_3 ((uint32_t)0x00000008U)
6725
6726 /******************** Bits definition for RTC_TSDR register *****************/
6727 #define RTC_TSDR_WDU ((uint32_t)0x0000E000U)
6728 #define RTC_TSDR_WDU_0 ((uint32_t)0x00002000U)
6729 #define RTC_TSDR_WDU_1 ((uint32_t)0x00004000U)
6730 #define RTC_TSDR_WDU_2 ((uint32_t)0x00008000U)
6731 #define RTC_TSDR_MT ((uint32_t)0x00001000U)
6732 #define RTC_TSDR_MU ((uint32_t)0x00000F00U)
6733 #define RTC_TSDR_MU_0 ((uint32_t)0x00000100U)
6734 #define RTC_TSDR_MU_1 ((uint32_t)0x00000200U)
6735 #define RTC_TSDR_MU_2 ((uint32_t)0x00000400U)
6736 #define RTC_TSDR_MU_3 ((uint32_t)0x00000800U)
6737 #define RTC_TSDR_DT ((uint32_t)0x00000030U)
6738 #define RTC_TSDR_DT_0 ((uint32_t)0x00000010U)
6739 #define RTC_TSDR_DT_1 ((uint32_t)0x00000020U)
6740 #define RTC_TSDR_DU ((uint32_t)0x0000000FU)
6741 #define RTC_TSDR_DU_0 ((uint32_t)0x00000001U)
6742 #define RTC_TSDR_DU_1 ((uint32_t)0x00000002U)
6743 #define RTC_TSDR_DU_2 ((uint32_t)0x00000004U)
6744 #define RTC_TSDR_DU_3 ((uint32_t)0x00000008U)
6745
6746 /******************** Bits definition for RTC_TSSSR register ****************/
6747 #define RTC_TSSSR_SS ((uint32_t)0x0000FFFFU)
6748
6749 /******************** Bits definition for RTC_CAL register *****************/
6750 #define RTC_CALR_CALP ((uint32_t)0x00008000U)
6751 #define RTC_CALR_CALW8 ((uint32_t)0x00004000U)
6752 #define RTC_CALR_CALW16 ((uint32_t)0x00002000U)
6753 #define RTC_CALR_CALM ((uint32_t)0x000001FFU)
6754 #define RTC_CALR_CALM_0 ((uint32_t)0x00000001U)
6755 #define RTC_CALR_CALM_1 ((uint32_t)0x00000002U)
6756 #define RTC_CALR_CALM_2 ((uint32_t)0x00000004U)
6757 #define RTC_CALR_CALM_3 ((uint32_t)0x00000008U)
6758 #define RTC_CALR_CALM_4 ((uint32_t)0x00000010U)
6759 #define RTC_CALR_CALM_5 ((uint32_t)0x00000020U)
6760 #define RTC_CALR_CALM_6 ((uint32_t)0x00000040U)
6761 #define RTC_CALR_CALM_7 ((uint32_t)0x00000080U)
6762 #define RTC_CALR_CALM_8 ((uint32_t)0x00000100U)
6763
6764 /******************** Bits definition for RTC_TAMPCR register ***************/
6765 #define RTC_TAMPCR_TAMP3MF ((uint32_t)0x01000000U)
6766 #define RTC_TAMPCR_TAMP3NOERASE ((uint32_t)0x00800000U)
6767 #define RTC_TAMPCR_TAMP3IE ((uint32_t)0x00400000U)
6768 #define RTC_TAMPCR_TAMP2MF ((uint32_t)0x00200000U)
6769 #define RTC_TAMPCR_TAMP2NOERASE ((uint32_t)0x00100000U)
6770 #define RTC_TAMPCR_TAMP2IE ((uint32_t)0x00080000U)
6771 #define RTC_TAMPCR_TAMP1MF ((uint32_t)0x00040000U)
6772 #define RTC_TAMPCR_TAMP1NOERASE ((uint32_t)0x00020000U)
6773 #define RTC_TAMPCR_TAMP1IE ((uint32_t)0x00010000U)
6774 #define RTC_TAMPCR_TAMPPUDIS ((uint32_t)0x00008000U)
6775 #define RTC_TAMPCR_TAMPPRCH ((uint32_t)0x00006000U)
6776 #define RTC_TAMPCR_TAMPPRCH_0 ((uint32_t)0x00002000U)
6777 #define RTC_TAMPCR_TAMPPRCH_1 ((uint32_t)0x00004000U)
6778 #define RTC_TAMPCR_TAMPFLT ((uint32_t)0x00001800U)
6779 #define RTC_TAMPCR_TAMPFLT_0 ((uint32_t)0x00000800U)
6780 #define RTC_TAMPCR_TAMPFLT_1 ((uint32_t)0x00001000U)
6781 #define RTC_TAMPCR_TAMPFREQ ((uint32_t)0x00000700U)
6782 #define RTC_TAMPCR_TAMPFREQ_0 ((uint32_t)0x00000100U)
6783 #define RTC_TAMPCR_TAMPFREQ_1 ((uint32_t)0x00000200U)
6784 #define RTC_TAMPCR_TAMPFREQ_2 ((uint32_t)0x00000400U)
6785 #define RTC_TAMPCR_TAMPTS ((uint32_t)0x00000080U)
6786 #define RTC_TAMPCR_TAMP3TRG ((uint32_t)0x00000040U)
6787 #define RTC_TAMPCR_TAMP3E ((uint32_t)0x00000020U)
6788 #define RTC_TAMPCR_TAMP2TRG ((uint32_t)0x00000010U)
6789 #define RTC_TAMPCR_TAMP2E ((uint32_t)0x00000008U)
6790 #define RTC_TAMPCR_TAMPIE ((uint32_t)0x00000004U)
6791 #define RTC_TAMPCR_TAMP1TRG ((uint32_t)0x00000002U)
6792 #define RTC_TAMPCR_TAMP1E ((uint32_t)0x00000001U)
6793
6794 /******************** Bits definition for RTC_ALRMASSR register *************/
6795 #define RTC_ALRMASSR_MASKSS ((uint32_t)0x0F000000U)
6796 #define RTC_ALRMASSR_MASKSS_0 ((uint32_t)0x01000000U)
6797 #define RTC_ALRMASSR_MASKSS_1 ((uint32_t)0x02000000U)
6798 #define RTC_ALRMASSR_MASKSS_2 ((uint32_t)0x04000000U)
6799 #define RTC_ALRMASSR_MASKSS_3 ((uint32_t)0x08000000U)
6800 #define RTC_ALRMASSR_SS ((uint32_t)0x00007FFFU)
6801
6802 /******************** Bits definition for RTC_ALRMBSSR register *************/
6803 #define RTC_ALRMBSSR_MASKSS ((uint32_t)0x0F000000U)
6804 #define RTC_ALRMBSSR_MASKSS_0 ((uint32_t)0x01000000U)
6805 #define RTC_ALRMBSSR_MASKSS_1 ((uint32_t)0x02000000U)
6806 #define RTC_ALRMBSSR_MASKSS_2 ((uint32_t)0x04000000U)
6807 #define RTC_ALRMBSSR_MASKSS_3 ((uint32_t)0x08000000U)
6808 #define RTC_ALRMBSSR_SS ((uint32_t)0x00007FFFU)
6809
6810 /******************** Bits definition for RTC_0R register *******************/
6811 #define RTC_OR_OUT_RMP ((uint32_t)0x00000002U)
6812 #define RTC_OR_ALARMOUTTYPE ((uint32_t)0x00000001U)
6813
6814
6815 /******************** Bits definition for RTC_BKP0R register ****************/
6816 #define RTC_BKP0R ((uint32_t)0xFFFFFFFFU)
6817
6818 /******************** Bits definition for RTC_BKP1R register ****************/
6819 #define RTC_BKP1R ((uint32_t)0xFFFFFFFFU)
6820
6821 /******************** Bits definition for RTC_BKP2R register ****************/
6822 #define RTC_BKP2R ((uint32_t)0xFFFFFFFFU)
6823
6824 /******************** Bits definition for RTC_BKP3R register ****************/
6825 #define RTC_BKP3R ((uint32_t)0xFFFFFFFFU)
6826
6827 /******************** Bits definition for RTC_BKP4R register ****************/
6828 #define RTC_BKP4R ((uint32_t)0xFFFFFFFFU)
6829
6830 /******************** Bits definition for RTC_BKP5R register ****************/
6831 #define RTC_BKP5R ((uint32_t)0xFFFFFFFFU)
6832
6833 /******************** Bits definition for RTC_BKP6R register ****************/
6834 #define RTC_BKP6R ((uint32_t)0xFFFFFFFFU)
6835
6836 /******************** Bits definition for RTC_BKP7R register ****************/
6837 #define RTC_BKP7R ((uint32_t)0xFFFFFFFFU)
6838
6839 /******************** Bits definition for RTC_BKP8R register ****************/
6840 #define RTC_BKP8R ((uint32_t)0xFFFFFFFFU)
6841
6842 /******************** Bits definition for RTC_BKP9R register ****************/
6843 #define RTC_BKP9R ((uint32_t)0xFFFFFFFFU)
6844
6845 /******************** Bits definition for RTC_BKP10R register ***************/
6846 #define RTC_BKP10R ((uint32_t)0xFFFFFFFFU)
6847
6848 /******************** Bits definition for RTC_BKP11R register ***************/
6849 #define RTC_BKP11R ((uint32_t)0xFFFFFFFFU)
6850
6851 /******************** Bits definition for RTC_BKP12R register ***************/
6852 #define RTC_BKP12R ((uint32_t)0xFFFFFFFFU)
6853
6854 /******************** Bits definition for RTC_BKP13R register ***************/
6855 #define RTC_BKP13R ((uint32_t)0xFFFFFFFFU)
6856
6857 /******************** Bits definition for RTC_BKP14R register ***************/
6858 #define RTC_BKP14R ((uint32_t)0xFFFFFFFFU)
6859
6860 /******************** Bits definition for RTC_BKP15R register ***************/
6861 #define RTC_BKP15R ((uint32_t)0xFFFFFFFFU)
6862
6863 /******************** Bits definition for RTC_BKP16R register ***************/
6864 #define RTC_BKP16R ((uint32_t)0xFFFFFFFFU)
6865
6866 /******************** Bits definition for RTC_BKP17R register ***************/
6867 #define RTC_BKP17R ((uint32_t)0xFFFFFFFFU)
6868
6869 /******************** Bits definition for RTC_BKP18R register ***************/
6870 #define RTC_BKP18R ((uint32_t)0xFFFFFFFFU)
6871
6872 /******************** Bits definition for RTC_BKP19R register ***************/
6873 #define RTC_BKP19R ((uint32_t)0xFFFFFFFFU)
6874
6875 /******************** Bits definition for RTC_BKP20R register ***************/
6876 #define RTC_BKP20R ((uint32_t)0xFFFFFFFFU)
6877
6878 /******************** Bits definition for RTC_BKP21R register ***************/
6879 #define RTC_BKP21R ((uint32_t)0xFFFFFFFFU)
6880
6881 /******************** Bits definition for RTC_BKP22R register ***************/
6882 #define RTC_BKP22R ((uint32_t)0xFFFFFFFFU)
6883
6884 /******************** Bits definition for RTC_BKP23R register ***************/
6885 #define RTC_BKP23R ((uint32_t)0xFFFFFFFFU)
6886
6887 /******************** Bits definition for RTC_BKP24R register ***************/
6888 #define RTC_BKP24R ((uint32_t)0xFFFFFFFFU)
6889
6890 /******************** Bits definition for RTC_BKP25R register ***************/
6891 #define RTC_BKP25R ((uint32_t)0xFFFFFFFFU)
6892
6893 /******************** Bits definition for RTC_BKP26R register ***************/
6894 #define RTC_BKP26R ((uint32_t)0xFFFFFFFFU)
6895
6896 /******************** Bits definition for RTC_BKP27R register ***************/
6897 #define RTC_BKP27R ((uint32_t)0xFFFFFFFFU)
6898
6899 /******************** Bits definition for RTC_BKP28R register ***************/
6900 #define RTC_BKP28R ((uint32_t)0xFFFFFFFFU)
6901
6902 /******************** Bits definition for RTC_BKP29R register ***************/
6903 #define RTC_BKP29R ((uint32_t)0xFFFFFFFFU)
6904
6905 /******************** Bits definition for RTC_BKP30R register ***************/
6906 #define RTC_BKP30R ((uint32_t)0xFFFFFFFFU)
6907
6908 /******************** Bits definition for RTC_BKP31R register ***************/
6909 #define RTC_BKP31R ((uint32_t)0xFFFFFFFFU)
6910
6911 /******************** Number of backup registers ******************************/
6912 #define RTC_BKP_NUMBER ((uint32_t)0x00000020U)
6913
6914 /******************************************************************************/
6915 /* */
6916 /* Serial Audio Interface */
6917 /* */
6918 /******************************************************************************/
6919 /******************** Bit definition for SAI_GCR register *******************/
6920 #define SAI_GCR_SYNCIN ((uint32_t)0x00000003U) /*!<SYNCIN[1:0] bits (Synchronization Inputs) */
6921 #define SAI_GCR_SYNCIN_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
6922 #define SAI_GCR_SYNCIN_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
6923
6924 #define SAI_GCR_SYNCOUT ((uint32_t)0x00000030U) /*!<SYNCOUT[1:0] bits (Synchronization Outputs) */
6925 #define SAI_GCR_SYNCOUT_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
6926 #define SAI_GCR_SYNCOUT_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
6927
6928 /******************* Bit definition for SAI_xCR1 register *******************/
6929 #define SAI_xCR1_MODE ((uint32_t)0x00000003U) /*!<MODE[1:0] bits (Audio Block Mode) */
6930 #define SAI_xCR1_MODE_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
6931 #define SAI_xCR1_MODE_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
6932
6933 #define SAI_xCR1_PRTCFG ((uint32_t)0x0000000CU) /*!<PRTCFG[1:0] bits (Protocol Configuration) */
6934 #define SAI_xCR1_PRTCFG_0 ((uint32_t)0x00000004U) /*!<Bit 0 */
6935 #define SAI_xCR1_PRTCFG_1 ((uint32_t)0x00000008U) /*!<Bit 1 */
6936
6937 #define SAI_xCR1_DS ((uint32_t)0x000000E0U) /*!<DS[1:0] bits (Data Size) */
6938 #define SAI_xCR1_DS_0 ((uint32_t)0x00000020U) /*!<Bit 0 */
6939 #define SAI_xCR1_DS_1 ((uint32_t)0x00000040U) /*!<Bit 1 */
6940 #define SAI_xCR1_DS_2 ((uint32_t)0x00000080U) /*!<Bit 2 */
6941
6942 #define SAI_xCR1_LSBFIRST ((uint32_t)0x00000100U) /*!<LSB First Configuration */
6943 #define SAI_xCR1_CKSTR ((uint32_t)0x00000200U) /*!<ClocK STRobing edge */
6944
6945 #define SAI_xCR1_SYNCEN ((uint32_t)0x00000C00U) /*!<SYNCEN[1:0](SYNChronization ENable) */
6946 #define SAI_xCR1_SYNCEN_0 ((uint32_t)0x00000400U) /*!<Bit 0 */
6947 #define SAI_xCR1_SYNCEN_1 ((uint32_t)0x00000800U) /*!<Bit 1 */
6948
6949 #define SAI_xCR1_MONO ((uint32_t)0x00001000U) /*!<Mono mode */
6950 #define SAI_xCR1_OUTDRIV ((uint32_t)0x00002000U) /*!<Output Drive */
6951 #define SAI_xCR1_SAIEN ((uint32_t)0x00010000U) /*!<Audio Block enable */
6952 #define SAI_xCR1_DMAEN ((uint32_t)0x00020000U) /*!<DMA enable */
6953 #define SAI_xCR1_NODIV ((uint32_t)0x00080000U) /*!<No Divider Configuration */
6954
6955 #define SAI_xCR1_MCKDIV ((uint32_t)0x00F00000U) /*!<MCKDIV[3:0] (Master ClocK Divider) */
6956 #define SAI_xCR1_MCKDIV_0 ((uint32_t)0x00100000U) /*!<Bit 0 */
6957 #define SAI_xCR1_MCKDIV_1 ((uint32_t)0x00200000U) /*!<Bit 1 */
6958 #define SAI_xCR1_MCKDIV_2 ((uint32_t)0x00400000U) /*!<Bit 2 */
6959 #define SAI_xCR1_MCKDIV_3 ((uint32_t)0x00800000U) /*!<Bit 3 */
6960
6961 /******************* Bit definition for SAI_xCR2 register *******************/
6962 #define SAI_xCR2_FTH ((uint32_t)0x00000007U) /*!<FTH[2:0](Fifo THreshold) */
6963 #define SAI_xCR2_FTH_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
6964 #define SAI_xCR2_FTH_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
6965 #define SAI_xCR2_FTH_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
6966
6967 #define SAI_xCR2_FFLUSH ((uint32_t)0x00000008U) /*!<Fifo FLUSH */
6968 #define SAI_xCR2_TRIS ((uint32_t)0x00000010U) /*!<TRIState Management on data line */
6969 #define SAI_xCR2_MUTE ((uint32_t)0x00000020U) /*!<Mute mode */
6970 #define SAI_xCR2_MUTEVAL ((uint32_t)0x00000040U) /*!<Muate value */
6971
6972
6973 #define SAI_xCR2_MUTECNT ((uint32_t)0x00001F80U) /*!<MUTECNT[5:0] (MUTE counter) */
6974 #define SAI_xCR2_MUTECNT_0 ((uint32_t)0x00000080U) /*!<Bit 0 */
6975 #define SAI_xCR2_MUTECNT_1 ((uint32_t)0x00000100U) /*!<Bit 1 */
6976 #define SAI_xCR2_MUTECNT_2 ((uint32_t)0x00000200U) /*!<Bit 2 */
6977 #define SAI_xCR2_MUTECNT_3 ((uint32_t)0x00000400U) /*!<Bit 3 */
6978 #define SAI_xCR2_MUTECNT_4 ((uint32_t)0x00000800U) /*!<Bit 4 */
6979 #define SAI_xCR2_MUTECNT_5 ((uint32_t)0x00001000U) /*!<Bit 5 */
6980
6981 #define SAI_xCR2_CPL ((uint32_t)0x00002000U) /*!<CPL mode */
6982 #define SAI_xCR2_COMP ((uint32_t)0x0000C000U) /*!<COMP[1:0] (Companding mode) */
6983 #define SAI_xCR2_COMP_0 ((uint32_t)0x00004000U) /*!<Bit 0 */
6984 #define SAI_xCR2_COMP_1 ((uint32_t)0x00008000U) /*!<Bit 1 */
6985
6986
6987 /****************** Bit definition for SAI_xFRCR register *******************/
6988 #define SAI_xFRCR_FRL ((uint32_t)0x000000FFU) /*!<FRL[7:0](Frame length) */
6989 #define SAI_xFRCR_FRL_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
6990 #define SAI_xFRCR_FRL_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
6991 #define SAI_xFRCR_FRL_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
6992 #define SAI_xFRCR_FRL_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
6993 #define SAI_xFRCR_FRL_4 ((uint32_t)0x00000010U) /*!<Bit 4 */
6994 #define SAI_xFRCR_FRL_5 ((uint32_t)0x00000020U) /*!<Bit 5 */
6995 #define SAI_xFRCR_FRL_6 ((uint32_t)0x00000040U) /*!<Bit 6 */
6996 #define SAI_xFRCR_FRL_7 ((uint32_t)0x00000080U) /*!<Bit 7 */
6997
6998 #define SAI_xFRCR_FSALL ((uint32_t)0x00007F00U) /*!<FRL[6:0] (Frame synchronization active level length) */
6999 #define SAI_xFRCR_FSALL_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
7000 #define SAI_xFRCR_FSALL_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
7001 #define SAI_xFRCR_FSALL_2 ((uint32_t)0x00000400U) /*!<Bit 2 */
7002 #define SAI_xFRCR_FSALL_3 ((uint32_t)0x00000800U) /*!<Bit 3 */
7003 #define SAI_xFRCR_FSALL_4 ((uint32_t)0x00001000U) /*!<Bit 4 */
7004 #define SAI_xFRCR_FSALL_5 ((uint32_t)0x00002000U) /*!<Bit 5 */
7005 #define SAI_xFRCR_FSALL_6 ((uint32_t)0x00004000U) /*!<Bit 6 */
7006
7007 #define SAI_xFRCR_FSDEF ((uint32_t)0x00010000U) /*!< Frame Synchronization Definition */
7008 #define SAI_xFRCR_FSPO ((uint32_t)0x00020000U) /*!<Frame Synchronization POLarity */
7009 #define SAI_xFRCR_FSOFF ((uint32_t)0x00040000U) /*!<Frame Synchronization OFFset */
7010
7011 /****************** Bit definition for SAI_xSLOTR register *******************/
7012 #define SAI_xSLOTR_FBOFF ((uint32_t)0x0000001FU) /*!<FRL[4:0](First Bit Offset) */
7013 #define SAI_xSLOTR_FBOFF_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
7014 #define SAI_xSLOTR_FBOFF_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
7015 #define SAI_xSLOTR_FBOFF_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
7016 #define SAI_xSLOTR_FBOFF_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
7017 #define SAI_xSLOTR_FBOFF_4 ((uint32_t)0x00000010U) /*!<Bit 4 */
7018
7019 #define SAI_xSLOTR_SLOTSZ ((uint32_t)0x000000C0U) /*!<SLOTSZ[1:0] (Slot size) */
7020 #define SAI_xSLOTR_SLOTSZ_0 ((uint32_t)0x00000040U) /*!<Bit 0 */
7021 #define SAI_xSLOTR_SLOTSZ_1 ((uint32_t)0x00000080U) /*!<Bit 1 */
7022
7023 #define SAI_xSLOTR_NBSLOT ((uint32_t)0x00000F00U) /*!<NBSLOT[3:0] (Number of Slot in audio Frame) */
7024 #define SAI_xSLOTR_NBSLOT_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
7025 #define SAI_xSLOTR_NBSLOT_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
7026 #define SAI_xSLOTR_NBSLOT_2 ((uint32_t)0x00000400U) /*!<Bit 2 */
7027 #define SAI_xSLOTR_NBSLOT_3 ((uint32_t)0x00000800U) /*!<Bit 3 */
7028
7029 #define SAI_xSLOTR_SLOTEN ((uint32_t)0xFFFF0000U) /*!<SLOTEN[15:0] (Slot Enable) */
7030
7031 /******************* Bit definition for SAI_xIMR register *******************/
7032 #define SAI_xIMR_OVRUDRIE ((uint32_t)0x00000001U) /*!<Overrun underrun interrupt enable */
7033 #define SAI_xIMR_MUTEDETIE ((uint32_t)0x00000002U) /*!<Mute detection interrupt enable */
7034 #define SAI_xIMR_WCKCFGIE ((uint32_t)0x00000004U) /*!<Wrong Clock Configuration interrupt enable */
7035 #define SAI_xIMR_FREQIE ((uint32_t)0x00000008U) /*!<FIFO request interrupt enable */
7036 #define SAI_xIMR_CNRDYIE ((uint32_t)0x00000010U) /*!<Codec not ready interrupt enable */
7037 #define SAI_xIMR_AFSDETIE ((uint32_t)0x00000020U) /*!<Anticipated frame synchronization detection interrupt enable */
7038 #define SAI_xIMR_LFSDETIE ((uint32_t)0x00000040U) /*!<Late frame synchronization detection interrupt enable */
7039
7040 /******************** Bit definition for SAI_xSR register *******************/
7041 #define SAI_xSR_OVRUDR ((uint32_t)0x00000001U) /*!<Overrun underrun */
7042 #define SAI_xSR_MUTEDET ((uint32_t)0x00000002U) /*!<Mute detection */
7043 #define SAI_xSR_WCKCFG ((uint32_t)0x00000004U) /*!<Wrong Clock Configuration */
7044 #define SAI_xSR_FREQ ((uint32_t)0x00000008U) /*!<FIFO request */
7045 #define SAI_xSR_CNRDY ((uint32_t)0x00000010U) /*!<Codec not ready */
7046 #define SAI_xSR_AFSDET ((uint32_t)0x00000020U) /*!<Anticipated frame synchronization detection */
7047 #define SAI_xSR_LFSDET ((uint32_t)0x00000040U) /*!<Late frame synchronization detection */
7048
7049 #define SAI_xSR_FLVL ((uint32_t)0x00070000U) /*!<FLVL[2:0] (FIFO Level Threshold) */
7050 #define SAI_xSR_FLVL_0 ((uint32_t)0x00010000U) /*!<Bit 0 */
7051 #define SAI_xSR_FLVL_1 ((uint32_t)0x00020000U) /*!<Bit 1 */
7052 #define SAI_xSR_FLVL_2 ((uint32_t)0x00030000U) /*!<Bit 2 */
7053
7054 /****************** Bit definition for SAI_xCLRFR register ******************/
7055 #define SAI_xCLRFR_COVRUDR ((uint32_t)0x00000001U) /*!<Clear Overrun underrun */
7056 #define SAI_xCLRFR_CMUTEDET ((uint32_t)0x00000002U) /*!<Clear Mute detection */
7057 #define SAI_xCLRFR_CWCKCFG ((uint32_t)0x00000004U) /*!<Clear Wrong Clock Configuration */
7058 #define SAI_xCLRFR_CFREQ ((uint32_t)0x00000008U) /*!<Clear FIFO request */
7059 #define SAI_xCLRFR_CCNRDY ((uint32_t)0x00000010U) /*!<Clear Codec not ready */
7060 #define SAI_xCLRFR_CAFSDET ((uint32_t)0x00000020U) /*!<Clear Anticipated frame synchronization detection */
7061 #define SAI_xCLRFR_CLFSDET ((uint32_t)0x00000040U) /*!<Clear Late frame synchronization detection */
7062
7063 /****************** Bit definition for SAI_xDR register ******************/
7064 #define SAI_xDR_DATA ((uint32_t)0xFFFFFFFFU)
7065
7066 /******************************************************************************/
7067 /* */
7068 /* SDMMC Interface */
7069 /* */
7070 /******************************************************************************/
7071 /****************** Bit definition for SDMMC_POWER register ******************/
7072 #define SDMMC_POWER_PWRCTRL ((uint8_t)0x03U) /*!<PWRCTRL[1:0] bits (Power supply control bits) */
7073 #define SDMMC_POWER_PWRCTRL_0 ((uint8_t)0x01U) /*!<Bit 0 */
7074 #define SDMMC_POWER_PWRCTRL_1 ((uint8_t)0x02U) /*!<Bit 1 */
7075
7076 /****************** Bit definition for SDMMC_CLKCR register ******************/
7077 #define SDMMC_CLKCR_CLKDIV ((uint16_t)0x00FFU) /*!<Clock divide factor */
7078 #define SDMMC_CLKCR_CLKEN ((uint16_t)0x0100U) /*!<Clock enable bit */
7079 #define SDMMC_CLKCR_PWRSAV ((uint16_t)0x0200U) /*!<Power saving configuration bit */
7080 #define SDMMC_CLKCR_BYPASS ((uint16_t)0x0400U) /*!<Clock divider bypass enable bit */
7081
7082 #define SDMMC_CLKCR_WIDBUS ((uint16_t)0x1800U) /*!<WIDBUS[1:0] bits (Wide bus mode enable bit) */
7083 #define SDMMC_CLKCR_WIDBUS_0 ((uint16_t)0x0800U) /*!<Bit 0 */
7084 #define SDMMC_CLKCR_WIDBUS_1 ((uint16_t)0x1000U) /*!<Bit 1 */
7085
7086 #define SDMMC_CLKCR_NEGEDGE ((uint16_t)0x2000U) /*!<SDMMC_CK dephasing selection bit */
7087 #define SDMMC_CLKCR_HWFC_EN ((uint16_t)0x4000U) /*!<HW Flow Control enable */
7088
7089 /******************* Bit definition for SDMMC_ARG register *******************/
7090 #define SDMMC_ARG_CMDARG ((uint32_t)0xFFFFFFFFU) /*!<Command argument */
7091
7092 /******************* Bit definition for SDMMC_CMD register *******************/
7093 #define SDMMC_CMD_CMDINDEX ((uint16_t)0x003FU) /*!<Command Index */
7094
7095 #define SDMMC_CMD_WAITRESP ((uint16_t)0x00C0U) /*!<WAITRESP[1:0] bits (Wait for response bits) */
7096 #define SDMMC_CMD_WAITRESP_0 ((uint16_t)0x0040U) /*!< Bit 0 */
7097 #define SDMMC_CMD_WAITRESP_1 ((uint16_t)0x0080U) /*!< Bit 1 */
7098
7099 #define SDMMC_CMD_WAITINT ((uint16_t)0x0100U) /*!<CPSM Waits for Interrupt Request */
7100 #define SDMMC_CMD_WAITPEND ((uint16_t)0x0200U) /*!<CPSM Waits for ends of data transfer (CmdPend internal signal) */
7101 #define SDMMC_CMD_CPSMEN ((uint16_t)0x0400U) /*!<Command path state machine (CPSM) Enable bit */
7102 #define SDMMC_CMD_SDIOSUSPEND ((uint16_t)0x0800U) /*!<SD I/O suspend command */
7103
7104 /***************** Bit definition for SDMMC_RESPCMD register *****************/
7105 #define SDMMC_RESPCMD_RESPCMD ((uint8_t)0x3FU) /*!<Response command index */
7106
7107 /****************** Bit definition for SDMMC_RESP0 register ******************/
7108 #define SDMMC_RESP0_CARDSTATUS0 ((uint32_t)0xFFFFFFFFU) /*!<Card Status */
7109
7110 /****************** Bit definition for SDMMC_RESP1 register ******************/
7111 #define SDMMC_RESP1_CARDSTATUS1 ((uint32_t)0xFFFFFFFFU) /*!<Card Status */
7112
7113 /****************** Bit definition for SDMMC_RESP2 register ******************/
7114 #define SDMMC_RESP2_CARDSTATUS2 ((uint32_t)0xFFFFFFFFU) /*!<Card Status */
7115
7116 /****************** Bit definition for SDMMC_RESP3 register ******************/
7117 #define SDMMC_RESP3_CARDSTATUS3 ((uint32_t)0xFFFFFFFFU) /*!<Card Status */
7118
7119 /****************** Bit definition for SDMMC_RESP4 register ******************/
7120 #define SDMMC_RESP4_CARDSTATUS4 ((uint32_t)0xFFFFFFFFU) /*!<Card Status */
7121
7122 /****************** Bit definition for SDMMC_DTIMER register *****************/
7123 #define SDMMC_DTIMER_DATATIME ((uint32_t)0xFFFFFFFFU) /*!<Data timeout period. */
7124
7125 /****************** Bit definition for SDMMC_DLEN register *******************/
7126 #define SDMMC_DLEN_DATALENGTH ((uint32_t)0x01FFFFFFU) /*!<Data length value */
7127
7128 /****************** Bit definition for SDMMC_DCTRL register ******************/
7129 #define SDMMC_DCTRL_DTEN ((uint16_t)0x0001U) /*!<Data transfer enabled bit */
7130 #define SDMMC_DCTRL_DTDIR ((uint16_t)0x0002U) /*!<Data transfer direction selection */
7131 #define SDMMC_DCTRL_DTMODE ((uint16_t)0x0004U) /*!<Data transfer mode selection */
7132 #define SDMMC_DCTRL_DMAEN ((uint16_t)0x0008U) /*!<DMA enabled bit */
7133
7134 #define SDMMC_DCTRL_DBLOCKSIZE ((uint16_t)0x00F0U) /*!<DBLOCKSIZE[3:0] bits (Data block size) */
7135 #define SDMMC_DCTRL_DBLOCKSIZE_0 ((uint16_t)0x0010U) /*!<Bit 0 */
7136 #define SDMMC_DCTRL_DBLOCKSIZE_1 ((uint16_t)0x0020U) /*!<Bit 1 */
7137 #define SDMMC_DCTRL_DBLOCKSIZE_2 ((uint16_t)0x0040U) /*!<Bit 2 */
7138 #define SDMMC_DCTRL_DBLOCKSIZE_3 ((uint16_t)0x0080U) /*!<Bit 3 */
7139
7140 #define SDMMC_DCTRL_RWSTART ((uint16_t)0x0100U) /*!<Read wait start */
7141 #define SDMMC_DCTRL_RWSTOP ((uint16_t)0x0200U) /*!<Read wait stop */
7142 #define SDMMC_DCTRL_RWMOD ((uint16_t)0x0400U) /*!<Read wait mode */
7143 #define SDMMC_DCTRL_SDIOEN ((uint16_t)0x0800U) /*!<SD I/O enable functions */
7144
7145 /****************** Bit definition for SDMMC_DCOUNT register *****************/
7146 #define SDMMC_DCOUNT_DATACOUNT ((uint32_t)0x01FFFFFFU) /*!<Data count value */
7147
7148 /****************** Bit definition for SDMMC_STA register ********************/
7149 #define SDMMC_STA_CCRCFAIL ((uint32_t)0x00000001U) /*!<Command response received (CRC check failed) */
7150 #define SDMMC_STA_DCRCFAIL ((uint32_t)0x00000002U) /*!<Data block sent/received (CRC check failed) */
7151 #define SDMMC_STA_CTIMEOUT ((uint32_t)0x00000004U) /*!<Command response timeout */
7152 #define SDMMC_STA_DTIMEOUT ((uint32_t)0x00000008U) /*!<Data timeout */
7153 #define SDMMC_STA_TXUNDERR ((uint32_t)0x00000010U) /*!<Transmit FIFO underrun error */
7154 #define SDMMC_STA_RXOVERR ((uint32_t)0x00000020U) /*!<Received FIFO overrun error */
7155 #define SDMMC_STA_CMDREND ((uint32_t)0x00000040U) /*!<Command response received (CRC check passed) */
7156 #define SDMMC_STA_CMDSENT ((uint32_t)0x00000080U) /*!<Command sent (no response required) */
7157 #define SDMMC_STA_DATAEND ((uint32_t)0x00000100U) /*!<Data end (data counter, SDIDCOUNT, is zero) */
7158 #define SDMMC_STA_STBITERR ((uint32_t)0x00000200U) /*!<Start bit not detected on all data signals in wide bus mode */
7159 #define SDMMC_STA_DBCKEND ((uint32_t)0x00000400U) /*!<Data block sent/received (CRC check passed) */
7160 #define SDMMC_STA_CMDACT ((uint32_t)0x00000800U) /*!<Command transfer in progress */
7161 #define SDMMC_STA_TXACT ((uint32_t)0x00001000U) /*!<Data transmit in progress */
7162 #define SDMMC_STA_RXACT ((uint32_t)0x00002000U) /*!<Data receive in progress */
7163 #define SDMMC_STA_TXFIFOHE ((uint32_t)0x00004000U) /*!<Transmit FIFO Half Empty: at least 8 words can be written into the FIFO */
7164 #define SDMMC_STA_RXFIFOHF ((uint32_t)0x00008000U) /*!<Receive FIFO Half Full: there are at least 8 words in the FIFO */
7165 #define SDMMC_STA_TXFIFOF ((uint32_t)0x00010000U) /*!<Transmit FIFO full */
7166 #define SDMMC_STA_RXFIFOF ((uint32_t)0x00020000U) /*!<Receive FIFO full */
7167 #define SDMMC_STA_TXFIFOE ((uint32_t)0x00040000U) /*!<Transmit FIFO empty */
7168 #define SDMMC_STA_RXFIFOE ((uint32_t)0x00080000U) /*!<Receive FIFO empty */
7169 #define SDMMC_STA_TXDAVL ((uint32_t)0x00100000U) /*!<Data available in transmit FIFO */
7170 #define SDMMC_STA_RXDAVL ((uint32_t)0x00200000U) /*!<Data available in receive FIFO */
7171 #define SDMMC_STA_SDIOIT ((uint32_t)0x00400000U) /*!<SDIO interrupt received */
7172
7173 /******************* Bit definition for SDMMC_ICR register *******************/
7174 #define SDMMC_ICR_CCRCFAILC ((uint32_t)0x00000001U) /*!<CCRCFAIL flag clear bit */
7175 #define SDMMC_ICR_DCRCFAILC ((uint32_t)0x00000002U) /*!<DCRCFAIL flag clear bit */
7176 #define SDMMC_ICR_CTIMEOUTC ((uint32_t)0x00000004U) /*!<CTIMEOUT flag clear bit */
7177 #define SDMMC_ICR_DTIMEOUTC ((uint32_t)0x00000008U) /*!<DTIMEOUT flag clear bit */
7178 #define SDMMC_ICR_TXUNDERRC ((uint32_t)0x00000010U) /*!<TXUNDERR flag clear bit */
7179 #define SDMMC_ICR_RXOVERRC ((uint32_t)0x00000020U) /*!<RXOVERR flag clear bit */
7180 #define SDMMC_ICR_CMDRENDC ((uint32_t)0x00000040U) /*!<CMDREND flag clear bit */
7181 #define SDMMC_ICR_CMDSENTC ((uint32_t)0x00000080U) /*!<CMDSENT flag clear bit */
7182 #define SDMMC_ICR_DATAENDC ((uint32_t)0x00000100U) /*!<DATAEND flag clear bit */
7183 #define SDMMC_ICR_STBITERRC ((uint32_t)0x00000200U) /*!<STBITERR flag clear bit */
7184 #define SDMMC_ICR_DBCKENDC ((uint32_t)0x00000400U) /*!<DBCKEND flag clear bit */
7185 #define SDMMC_ICR_SDIOITC ((uint32_t)0x00400000U) /*!<SDIOIT flag clear bit */
7186
7187 /****************** Bit definition for SDMMC_MASK register *******************/
7188 #define SDMMC_MASK_CCRCFAILIE ((uint32_t)0x00000001U) /*!<Command CRC Fail Interrupt Enable */
7189 #define SDMMC_MASK_DCRCFAILIE ((uint32_t)0x00000002U) /*!<Data CRC Fail Interrupt Enable */
7190 #define SDMMC_MASK_CTIMEOUTIE ((uint32_t)0x00000004U) /*!<Command TimeOut Interrupt Enable */
7191 #define SDMMC_MASK_DTIMEOUTIE ((uint32_t)0x00000008U) /*!<Data TimeOut Interrupt Enable */
7192 #define SDMMC_MASK_TXUNDERRIE ((uint32_t)0x00000010U) /*!<Tx FIFO UnderRun Error Interrupt Enable */
7193 #define SDMMC_MASK_RXOVERRIE ((uint32_t)0x00000020U) /*!<Rx FIFO OverRun Error Interrupt Enable */
7194 #define SDMMC_MASK_CMDRENDIE ((uint32_t)0x00000040U) /*!<Command Response Received Interrupt Enable */
7195 #define SDMMC_MASK_CMDSENTIE ((uint32_t)0x00000080U) /*!<Command Sent Interrupt Enable */
7196 #define SDMMC_MASK_DATAENDIE ((uint32_t)0x00000100U) /*!<Data End Interrupt Enable */
7197 #define SDMMC_MASK_DBCKENDIE ((uint32_t)0x00000400U) /*!<Data Block End Interrupt Enable */
7198 #define SDMMC_MASK_CMDACTIE ((uint32_t)0x00000800U) /*!<CCommand Acting Interrupt Enable */
7199 #define SDMMC_MASK_TXACTIE ((uint32_t)0x00001000U) /*!<Data Transmit Acting Interrupt Enable */
7200 #define SDMMC_MASK_RXACTIE ((uint32_t)0x00002000U) /*!<Data receive acting interrupt enabled */
7201 #define SDMMC_MASK_TXFIFOHEIE ((uint32_t)0x00004000U) /*!<Tx FIFO Half Empty interrupt Enable */
7202 #define SDMMC_MASK_RXFIFOHFIE ((uint32_t)0x00008000U) /*!<Rx FIFO Half Full interrupt Enable */
7203 #define SDMMC_MASK_TXFIFOFIE ((uint32_t)0x00010000U) /*!<Tx FIFO Full interrupt Enable */
7204 #define SDMMC_MASK_RXFIFOFIE ((uint32_t)0x00020000U) /*!<Rx FIFO Full interrupt Enable */
7205 #define SDMMC_MASK_TXFIFOEIE ((uint32_t)0x00040000U) /*!<Tx FIFO Empty interrupt Enable */
7206 #define SDMMC_MASK_RXFIFOEIE ((uint32_t)0x00080000U) /*!<Rx FIFO Empty interrupt Enable */
7207 #define SDMMC_MASK_TXDAVLIE ((uint32_t)0x00100000U) /*!<Data available in Tx FIFO interrupt Enable */
7208 #define SDMMC_MASK_RXDAVLIE ((uint32_t)0x00200000U) /*!<Data available in Rx FIFO interrupt Enable */
7209 #define SDMMC_MASK_SDIOITIE ((uint32_t)0x00400000U) /*!<SDIO Mode Interrupt Received interrupt Enable */
7210
7211 /***************** Bit definition for SDMMC_FIFOCNT register *****************/
7212 #define SDMMC_FIFOCNT_FIFOCOUNT ((uint32_t)0x00FFFFFFU) /*!<Remaining number of words to be written to or read from the FIFO */
7213
7214 /****************** Bit definition for SDMMC_FIFO register *******************/
7215 #define SDMMC_FIFO_FIFODATA ((uint32_t)0xFFFFFFFFU) /*!<Receive and transmit FIFO data */
7216
7217 /******************************************************************************/
7218 /* */
7219 /* Serial Peripheral Interface (SPI) */
7220 /* */
7221 /******************************************************************************/
7222 /******************* Bit definition for SPI_CR1 register ********************/
7223 #define SPI_CR1_CPHA ((uint32_t)0x00000001U) /*!<Clock Phase */
7224 #define SPI_CR1_CPOL ((uint32_t)0x00000002U) /*!<Clock Polarity */
7225 #define SPI_CR1_MSTR ((uint32_t)0x00000004U) /*!<Master Selection */
7226
7227 #define SPI_CR1_BR ((uint32_t)0x00000038U) /*!<BR[2:0] bits (Baud Rate Control) */
7228 #define SPI_CR1_BR_0 ((uint32_t)0x00000008U) /*!<Bit 0 */
7229 #define SPI_CR1_BR_1 ((uint32_t)0x00000010U) /*!<Bit 1 */
7230 #define SPI_CR1_BR_2 ((uint32_t)0x00000020U) /*!<Bit 2 */
7231
7232 #define SPI_CR1_SPE ((uint32_t)0x00000040U) /*!<SPI Enable */
7233 #define SPI_CR1_LSBFIRST ((uint32_t)0x00000080U) /*!<Frame Format */
7234 #define SPI_CR1_SSI ((uint32_t)0x00000100U) /*!<Internal slave select */
7235 #define SPI_CR1_SSM ((uint32_t)0x00000200U) /*!<Software slave management */
7236 #define SPI_CR1_RXONLY ((uint32_t)0x00000400U) /*!<Receive only */
7237 #define SPI_CR1_CRCL ((uint32_t)0x00000800U) /*!< CRC Length */
7238 #define SPI_CR1_CRCNEXT ((uint32_t)0x00001000U) /*!<Transmit CRC next */
7239 #define SPI_CR1_CRCEN ((uint32_t)0x00002000U) /*!<Hardware CRC calculation enable */
7240 #define SPI_CR1_BIDIOE ((uint32_t)0x00004000U) /*!<Output enable in bidirectional mode */
7241 #define SPI_CR1_BIDIMODE ((uint32_t)0x00008000U) /*!<Bidirectional data mode enable */
7242
7243 /******************* Bit definition for SPI_CR2 register ********************/
7244 #define SPI_CR2_RXDMAEN ((uint32_t)0x00000001U) /*!< Rx Buffer DMA Enable */
7245 #define SPI_CR2_TXDMAEN ((uint32_t)0x00000002U) /*!< Tx Buffer DMA Enable */
7246 #define SPI_CR2_SSOE ((uint32_t)0x00000004U) /*!< SS Output Enable */
7247 #define SPI_CR2_NSSP ((uint32_t)0x00000008U) /*!< NSS pulse management Enable */
7248 #define SPI_CR2_FRF ((uint32_t)0x00000010U) /*!< Frame Format Enable */
7249 #define SPI_CR2_ERRIE ((uint32_t)0x00000020U) /*!< Error Interrupt Enable */
7250 #define SPI_CR2_RXNEIE ((uint32_t)0x00000040U) /*!< RX buffer Not Empty Interrupt Enable */
7251 #define SPI_CR2_TXEIE ((uint32_t)0x00000080U) /*!< Tx buffer Empty Interrupt Enable */
7252 #define SPI_CR2_DS ((uint32_t)0x00000F00U) /*!< DS[3:0] Data Size */
7253 #define SPI_CR2_DS_0 ((uint32_t)0x00000100U) /*!< Bit 0 */
7254 #define SPI_CR2_DS_1 ((uint32_t)0x00000200U) /*!< Bit 1 */
7255 #define SPI_CR2_DS_2 ((uint32_t)0x00000400U) /*!< Bit 2 */
7256 #define SPI_CR2_DS_3 ((uint32_t)0x00000800U) /*!< Bit 3 */
7257 #define SPI_CR2_FRXTH ((uint32_t)0x00001000U) /*!< FIFO reception Threshold */
7258 #define SPI_CR2_LDMARX ((uint32_t)0x00002000U) /*!< Last DMA transfer for reception */
7259 #define SPI_CR2_LDMATX ((uint32_t)0x00004000U) /*!< Last DMA transfer for transmission */
7260
7261 /******************** Bit definition for SPI_SR register ********************/
7262 #define SPI_SR_RXNE ((uint32_t)0x00000001U) /*!< Receive buffer Not Empty */
7263 #define SPI_SR_TXE ((uint32_t)0x00000002U) /*!< Transmit buffer Empty */
7264 #define SPI_SR_CHSIDE ((uint32_t)0x00000004U) /*!< Channel side */
7265 #define SPI_SR_UDR ((uint32_t)0x00000008U) /*!< Underrun flag */
7266 #define SPI_SR_CRCERR ((uint32_t)0x00000010U) /*!< CRC Error flag */
7267 #define SPI_SR_MODF ((uint32_t)0x00000020U) /*!< Mode fault */
7268 #define SPI_SR_OVR ((uint32_t)0x00000040U) /*!< Overrun flag */
7269 #define SPI_SR_BSY ((uint32_t)0x00000080U) /*!< Busy flag */
7270 #define SPI_SR_FRE ((uint32_t)0x00000100U) /*!< TI frame format error */
7271 #define SPI_SR_FRLVL ((uint32_t)0x00000600U) /*!< FIFO Reception Level */
7272 #define SPI_SR_FRLVL_0 ((uint32_t)0x00000200U) /*!< Bit 0 */
7273 #define SPI_SR_FRLVL_1 ((uint32_t)0x00000400U) /*!< Bit 1 */
7274 #define SPI_SR_FTLVL ((uint32_t)0x00001800U) /*!< FIFO Transmission Level */
7275 #define SPI_SR_FTLVL_0 ((uint32_t)0x00000800U) /*!< Bit 0 */
7276 #define SPI_SR_FTLVL_1 ((uint32_t)0x00001000U) /*!< Bit 1 */
7277
7278 /******************** Bit definition for SPI_DR register ********************/
7279 #define SPI_DR_DR ((uint32_t)0x0000FFFFU) /*!<Data Register */
7280
7281 /******************* Bit definition for SPI_CRCPR register ******************/
7282 #define SPI_CRCPR_CRCPOLY ((uint32_t)0x0000FFFFU) /*!<CRC polynomial register */
7283
7284 /****************** Bit definition for SPI_RXCRCR register ******************/
7285 #define SPI_RXCRCR_RXCRC ((uint32_t)0x0000FFFFU) /*!<Rx CRC Register */
7286
7287 /****************** Bit definition for SPI_TXCRCR register ******************/
7288 #define SPI_TXCRCR_TXCRC ((uint32_t)0x0000FFFFU) /*!<Tx CRC Register */
7289
7290 /******************************************************************************/
7291 /* */
7292 /* QUADSPI */
7293 /* */
7294 /******************************************************************************/
7295 /***************** Bit definition for QUADSPI_CR register *******************/
7296 #define QUADSPI_CR_EN ((uint32_t)0x00000001U) /*!< Enable */
7297 #define QUADSPI_CR_ABORT ((uint32_t)0x00000002U) /*!< Abort request */
7298 #define QUADSPI_CR_DMAEN ((uint32_t)0x00000004U) /*!< DMA Enable */
7299 #define QUADSPI_CR_TCEN ((uint32_t)0x00000008U) /*!< Timeout Counter Enable */
7300 #define QUADSPI_CR_SSHIFT ((uint32_t)0x00000010U) /*!< Sample Shift */
7301 #define QUADSPI_CR_FTHRES ((uint32_t)0x00000F00U) /*!< FTHRES[3:0] FIFO Level */
7302 #define QUADSPI_CR_TEIE ((uint32_t)0x00010000U) /*!< Transfer Error Interrupt Enable */
7303 #define QUADSPI_CR_TCIE ((uint32_t)0x00020000U) /*!< Transfer Complete Interrupt Enable */
7304 #define QUADSPI_CR_FTIE ((uint32_t)0x00040000U) /*!< FIFO Threshold Interrupt Enable */
7305 #define QUADSPI_CR_SMIE ((uint32_t)0x00080000U) /*!< Status Match Interrupt Enable */
7306 #define QUADSPI_CR_TOIE ((uint32_t)0x00100000U) /*!< TimeOut Interrupt Enable */
7307 #define QUADSPI_CR_APMS ((uint32_t)0x00400000U) /*!< Automatic Polling Mode Stop */
7308 #define QUADSPI_CR_PMM ((uint32_t)0x00800000U) /*!< Polling Match Mode */
7309 #define QUADSPI_CR_PRESCALER ((uint32_t)0xFF000000U) /*!< PRESCALER[7:0] Clock prescaler */
7310
7311 /***************** Bit definition for QUADSPI_DCR register ******************/
7312 #define QUADSPI_DCR_CKMODE ((uint32_t)0x00000001U) /*!< Mode 0 / Mode 3 */
7313 #define QUADSPI_DCR_CSHT ((uint32_t)0x00000700U) /*!< CSHT[2:0]: ChipSelect High Time */
7314 #define QUADSPI_DCR_CSHT_0 ((uint32_t)0x00000100U) /*!< Bit 0 */
7315 #define QUADSPI_DCR_CSHT_1 ((uint32_t)0x00000200U) /*!< Bit 1 */
7316 #define QUADSPI_DCR_CSHT_2 ((uint32_t)0x00000400U) /*!< Bit 2 */
7317 #define QUADSPI_DCR_FSIZE ((uint32_t)0x001F0000U) /*!< FSIZE[4:0]: Flash Size */
7318
7319 /****************** Bit definition for QUADSPI_SR register *******************/
7320 #define QUADSPI_SR_TEF ((uint32_t)0x00000001U) /*!< Transfer Error Flag */
7321 #define QUADSPI_SR_TCF ((uint32_t)0x00000002U) /*!< Transfer Complete Flag */
7322 #define QUADSPI_SR_FTF ((uint32_t)0x00000004U) /*!< FIFO Threshlod Flag */
7323 #define QUADSPI_SR_SMF ((uint32_t)0x00000008U) /*!< Status Match Flag */
7324 #define QUADSPI_SR_TOF ((uint32_t)0x00000010U) /*!< Timeout Flag */
7325 #define QUADSPI_SR_BUSY ((uint32_t)0x00000020U) /*!< Busy */
7326 #define QUADSPI_SR_FLEVEL ((uint32_t)0x00001F00U) /*!< FIFO Threshlod Flag */
7327
7328 /****************** Bit definition for QUADSPI_FCR register ******************/
7329 #define QUADSPI_FCR_CTEF ((uint32_t)0x00000001U) /*!< Clear Transfer Error Flag */
7330 #define QUADSPI_FCR_CTCF ((uint32_t)0x00000002U) /*!< Clear Transfer Complete Flag */
7331 #define QUADSPI_FCR_CSMF ((uint32_t)0x00000008U) /*!< Clear Status Match Flag */
7332 #define QUADSPI_FCR_CTOF ((uint32_t)0x00000010U) /*!< Clear Timeout Flag */
7333
7334 /****************** Bit definition for QUADSPI_DLR register ******************/
7335 #define QUADSPI_DLR_DL ((uint32_t)0xFFFFFFFFU) /*!< DL[31:0]: Data Length */
7336
7337 /****************** Bit definition for QUADSPI_CCR register ******************/
7338 #define QUADSPI_CCR_INSTRUCTION ((uint32_t)0x000000FFU) /*!< INSTRUCTION[7:0]: Instruction */
7339 #define QUADSPI_CCR_IMODE ((uint32_t)0x00000300U) /*!< IMODE[1:0]: Instruction Mode */
7340 #define QUADSPI_CCR_IMODE_0 ((uint32_t)0x00000100U) /*!< Bit 0 */
7341 #define QUADSPI_CCR_IMODE_1 ((uint32_t)0x00000200U) /*!< Bit 1 */
7342 #define QUADSPI_CCR_ADMODE ((uint32_t)0x00000C00U) /*!< ADMODE[1:0]: Address Mode */
7343 #define QUADSPI_CCR_ADMODE_0 ((uint32_t)0x00000400U) /*!< Bit 0 */
7344 #define QUADSPI_CCR_ADMODE_1 ((uint32_t)0x00000800U) /*!< Bit 1 */
7345 #define QUADSPI_CCR_ADSIZE ((uint32_t)0x00003000U) /*!< ADSIZE[1:0]: Address Size */
7346 #define QUADSPI_CCR_ADSIZE_0 ((uint32_t)0x00001000U) /*!< Bit 0 */
7347 #define QUADSPI_CCR_ADSIZE_1 ((uint32_t)0x00002000U) /*!< Bit 1 */
7348 #define QUADSPI_CCR_ABMODE ((uint32_t)0x0000C000U) /*!< ABMODE[1:0]: Alternate Bytes Mode */
7349 #define QUADSPI_CCR_ABMODE_0 ((uint32_t)0x00004000U) /*!< Bit 0 */
7350 #define QUADSPI_CCR_ABMODE_1 ((uint32_t)0x00008000U) /*!< Bit 1 */
7351 #define QUADSPI_CCR_ABSIZE ((uint32_t)0x00030000U) /*!< ABSIZE[1:0]: Instruction Mode */
7352 #define QUADSPI_CCR_ABSIZE_0 ((uint32_t)0x00010000U) /*!< Bit 0 */
7353 #define QUADSPI_CCR_ABSIZE_1 ((uint32_t)0x00020000U) /*!< Bit 1 */
7354 #define QUADSPI_CCR_DCYC ((uint32_t)0x007C0000U) /*!< DCYC[4:0]: Dummy Cycles */
7355 #define QUADSPI_CCR_DMODE ((uint32_t)0x03000000U) /*!< DMODE[1:0]: Data Mode */
7356 #define QUADSPI_CCR_DMODE_0 ((uint32_t)0x01000000U) /*!< Bit 0 */
7357 #define QUADSPI_CCR_DMODE_1 ((uint32_t)0x02000000U) /*!< Bit 1 */
7358 #define QUADSPI_CCR_FMODE ((uint32_t)0x0C000000U) /*!< FMODE[1:0]: Functional Mode */
7359 #define QUADSPI_CCR_FMODE_0 ((uint32_t)0x04000000U) /*!< Bit 0 */
7360 #define QUADSPI_CCR_FMODE_1 ((uint32_t)0x08000000U) /*!< Bit 1 */
7361 #define QUADSPI_CCR_SIOO ((uint32_t)0x10000000U) /*!< SIOO: Send Instruction Only Once Mode */
7362 #define QUADSPI_CCR_DDRM ((uint32_t)0x80000000U) /*!< DDRM: Double Data Rate Mode */
7363
7364 /****************** Bit definition for QUADSPI_AR register *******************/
7365 #define QUADSPI_AR_ADDRESS ((uint32_t)0xFFFFFFFFU) /*!< ADDRESS[31:0]: Address */
7366
7367 /****************** Bit definition for QUADSPI_ABR register ******************/
7368 #define QUADSPI_ABR_ALTERNATE ((uint32_t)0xFFFFFFFFU) /*!< ALTERNATE[31:0]: Alternate Bytes */
7369
7370 /****************** Bit definition for QUADSPI_DR register *******************/
7371 #define QUADSPI_DR_DATA ((uint32_t)0xFFFFFFFFU) /*!< DATA[31:0]: Data */
7372
7373 /****************** Bit definition for QUADSPI_PSMKR register ****************/
7374 #define QUADSPI_PSMKR_MASK ((uint32_t)0xFFFFFFFFU) /*!< MASK[31:0]: Status Mask */
7375
7376 /****************** Bit definition for QUADSPI_PSMAR register ****************/
7377 #define QUADSPI_PSMAR_MATCH ((uint32_t)0xFFFFFFFFU) /*!< MATCH[31:0]: Status Match */
7378
7379 /****************** Bit definition for QUADSPI_PIR register *****************/
7380 #define QUADSPI_PIR_INTERVAL ((uint32_t)0x0000FFFFU) /*!< INTERVAL[15:0]: Polling Interval */
7381
7382 /****************** Bit definition for QUADSPI_LPTR register *****************/
7383 #define QUADSPI_LPTR_TIMEOUT ((uint32_t)0x0000FFFFU) /*!< TIMEOUT[15:0]: Timeout period */
7384
7385 /******************************************************************************/
7386 /* */
7387 /* SYSCFG */
7388 /* */
7389 /******************************************************************************/
7390 /****************** Bit definition for SYSCFG_MEMRMP register ***************/
7391 #define SYSCFG_MEMRMP_MEM_MODE ((uint32_t)0x00000007U) /*!< SYSCFG_Memory Remap Config */
7392 #define SYSCFG_MEMRMP_MEM_MODE_0 ((uint32_t)0x00000001U)
7393 #define SYSCFG_MEMRMP_MEM_MODE_1 ((uint32_t)0x00000002U)
7394 #define SYSCFG_MEMRMP_MEM_MODE_2 ((uint32_t)0x00000004U)
7395
7396 #define SYSCFG_MEMRMP_FB_MODE ((uint32_t)0x00000100U) /*!< Flash Bank mode selection */
7397
7398
7399 /****************** Bit definition for SYSCFG_CFGR1 register ******************/
7400 #define SYSCFG_CFGR1_FWDIS ((uint32_t)0x00000001U) /*!< FIREWALL access enable*/
7401 #define SYSCFG_CFGR1_BOOSTEN ((uint32_t)0x00000100U) /*!< I/O analog switch voltage booster enable */
7402 #define SYSCFG_CFGR1_I2C_PB6_FMP ((uint32_t)0x00010000U) /*!< I2C PB6 Fast mode plus */
7403 #define SYSCFG_CFGR1_I2C_PB7_FMP ((uint32_t)0x00020000U) /*!< I2C PB7 Fast mode plus */
7404 #define SYSCFG_CFGR1_I2C_PB8_FMP ((uint32_t)0x00040000U) /*!< I2C PB8 Fast mode plus */
7405 #define SYSCFG_CFGR1_I2C_PB9_FMP ((uint32_t)0x00080000U) /*!< I2C PB9 Fast mode plus */
7406 #define SYSCFG_CFGR1_I2C1_FMP ((uint32_t)0x00100000U) /*!< I2C1 Fast mode plus */
7407 #define SYSCFG_CFGR1_I2C2_FMP ((uint32_t)0x00200000U) /*!< I2C2 Fast mode plus */
7408 #define SYSCFG_CFGR1_I2C3_FMP ((uint32_t)0x00400000U) /*!< I2C3 Fast mode plus */
7409 #define SYSCFG_CFGR1_FPU_IE_0 ((uint32_t)0x04000000U) /*!< Invalid operation Interrupt enable */
7410 #define SYSCFG_CFGR1_FPU_IE_1 ((uint32_t)0x08000000U) /*!< Divide-by-zero Interrupt enable */
7411 #define SYSCFG_CFGR1_FPU_IE_2 ((uint32_t)0x10000000U) /*!< Underflow Interrupt enable */
7412 #define SYSCFG_CFGR1_FPU_IE_3 ((uint32_t)0x20000000U) /*!< Overflow Interrupt enable */
7413 #define SYSCFG_CFGR1_FPU_IE_4 ((uint32_t)0x40000000U) /*!< Input denormal Interrupt enable */
7414 #define SYSCFG_CFGR1_FPU_IE_5 ((uint32_t)0x80000000U) /*!< Inexact Interrupt enable (interrupt disabled at reset) */
7415
7416 /***************** Bit definition for SYSCFG_EXTICR1 register ***************/
7417 #define SYSCFG_EXTICR1_EXTI0 ((uint32_t)0x00000007U) /*!<EXTI 0 configuration */
7418 #define SYSCFG_EXTICR1_EXTI1 ((uint32_t)0x00000070U) /*!<EXTI 1 configuration */
7419 #define SYSCFG_EXTICR1_EXTI2 ((uint32_t)0x00000700U) /*!<EXTI 2 configuration */
7420 #define SYSCFG_EXTICR1_EXTI3 ((uint32_t)0x00007000U) /*!<EXTI 3 configuration */
7421 /**
7422 * @brief EXTI0 configuration
7423 */
7424 #define SYSCFG_EXTICR1_EXTI0_PA ((uint32_t)0x00000000U) /*!<PA[0] pin */
7425 #define SYSCFG_EXTICR1_EXTI0_PB ((uint32_t)0x00000001U) /*!<PB[0] pin */
7426 #define SYSCFG_EXTICR1_EXTI0_PC ((uint32_t)0x00000002U) /*!<PC[0] pin */
7427 #define SYSCFG_EXTICR1_EXTI0_PD ((uint32_t)0x00000003U) /*!<PD[0] pin */
7428 #define SYSCFG_EXTICR1_EXTI0_PE ((uint32_t)0x00000004U) /*!<PE[0] pin */
7429 #define SYSCFG_EXTICR1_EXTI0_PF ((uint32_t)0x00000005U) /*!<PF[0] pin */
7430 #define SYSCFG_EXTICR1_EXTI0_PG ((uint32_t)0x00000006U) /*!<PG[0] pin */
7431 #define SYSCFG_EXTICR1_EXTI0_PH ((uint32_t)0x00000007U) /*!<PH[0] pin */
7432
7433
7434 /**
7435 * @brief EXTI1 configuration
7436 */
7437 #define SYSCFG_EXTICR1_EXTI1_PA ((uint32_t)0x00000000U) /*!<PA[1] pin */
7438 #define SYSCFG_EXTICR1_EXTI1_PB ((uint32_t)0x00000010U) /*!<PB[1] pin */
7439 #define SYSCFG_EXTICR1_EXTI1_PC ((uint32_t)0x00000020U) /*!<PC[1] pin */
7440 #define SYSCFG_EXTICR1_EXTI1_PD ((uint32_t)0x00000030U) /*!<PD[1] pin */
7441 #define SYSCFG_EXTICR1_EXTI1_PE ((uint32_t)0x00000040U) /*!<PE[1] pin */
7442 #define SYSCFG_EXTICR1_EXTI1_PF ((uint32_t)0x00000050U) /*!<PF[1] pin */
7443 #define SYSCFG_EXTICR1_EXTI1_PG ((uint32_t)0x00000060U) /*!<PG[1] pin */
7444 #define SYSCFG_EXTICR1_EXTI1_PH ((uint32_t)0x00000070U) /*!<PH[1] pin */
7445
7446 /**
7447 * @brief EXTI2 configuration
7448 */
7449 #define SYSCFG_EXTICR1_EXTI2_PA ((uint32_t)0x00000000U) /*!<PA[2] pin */
7450 #define SYSCFG_EXTICR1_EXTI2_PB ((uint32_t)0x00000100U) /*!<PB[2] pin */
7451 #define SYSCFG_EXTICR1_EXTI2_PC ((uint32_t)0x00000200U) /*!<PC[2] pin */
7452 #define SYSCFG_EXTICR1_EXTI2_PD ((uint32_t)0x00000300U) /*!<PD[2] pin */
7453 #define SYSCFG_EXTICR1_EXTI2_PE ((uint32_t)0x00000400U) /*!<PE[2] pin */
7454 #define SYSCFG_EXTICR1_EXTI2_PF ((uint32_t)0x00000500U) /*!<PF[2] pin */
7455 #define SYSCFG_EXTICR1_EXTI2_PG ((uint32_t)0x00000600U) /*!<PG[2] pin */
7456
7457
7458 /**
7459 * @brief EXTI3 configuration
7460 */
7461 #define SYSCFG_EXTICR1_EXTI3_PA ((uint32_t)0x00000000U) /*!<PA[3] pin */
7462 #define SYSCFG_EXTICR1_EXTI3_PB ((uint32_t)0x00001000U) /*!<PB[3] pin */
7463 #define SYSCFG_EXTICR1_EXTI3_PC ((uint32_t)0x00002000U) /*!<PC[3] pin */
7464 #define SYSCFG_EXTICR1_EXTI3_PD ((uint32_t)0x00003000U) /*!<PD[3] pin */
7465 #define SYSCFG_EXTICR1_EXTI3_PE ((uint32_t)0x00004000U) /*!<PE[3] pin */
7466 #define SYSCFG_EXTICR1_EXTI3_PF ((uint32_t)0x00005000U) /*!<PF[3] pin */
7467 #define SYSCFG_EXTICR1_EXTI3_PG ((uint32_t)0x00006000U) /*!<PG[3] pin */
7468
7469
7470 /***************** Bit definition for SYSCFG_EXTICR2 register ***************/
7471 #define SYSCFG_EXTICR2_EXTI4 ((uint32_t)0x00000007U) /*!<EXTI 4 configuration */
7472 #define SYSCFG_EXTICR2_EXTI5 ((uint32_t)0x00000070U) /*!<EXTI 5 configuration */
7473 #define SYSCFG_EXTICR2_EXTI6 ((uint32_t)0x00000700U) /*!<EXTI 6 configuration */
7474 #define SYSCFG_EXTICR2_EXTI7 ((uint32_t)0x00007000U) /*!<EXTI 7 configuration */
7475 /**
7476 * @brief EXTI4 configuration
7477 */
7478 #define SYSCFG_EXTICR2_EXTI4_PA ((uint32_t)0x00000000U) /*!<PA[4] pin */
7479 #define SYSCFG_EXTICR2_EXTI4_PB ((uint32_t)0x00000001U) /*!<PB[4] pin */
7480 #define SYSCFG_EXTICR2_EXTI4_PC ((uint32_t)0x00000002U) /*!<PC[4] pin */
7481 #define SYSCFG_EXTICR2_EXTI4_PD ((uint32_t)0x00000003U) /*!<PD[4] pin */
7482 #define SYSCFG_EXTICR2_EXTI4_PE ((uint32_t)0x00000004U) /*!<PE[4] pin */
7483 #define SYSCFG_EXTICR2_EXTI4_PF ((uint32_t)0x00000005U) /*!<PF[4] pin */
7484 #define SYSCFG_EXTICR2_EXTI4_PG ((uint32_t)0x00000006U) /*!<PG[4] pin */
7485
7486 /**
7487 * @brief EXTI5 configuration
7488 */
7489 #define SYSCFG_EXTICR2_EXTI5_PA ((uint32_t)0x00000000U) /*!<PA[5] pin */
7490 #define SYSCFG_EXTICR2_EXTI5_PB ((uint32_t)0x00000010U) /*!<PB[5] pin */
7491 #define SYSCFG_EXTICR2_EXTI5_PC ((uint32_t)0x00000020U) /*!<PC[5] pin */
7492 #define SYSCFG_EXTICR2_EXTI5_PD ((uint32_t)0x00000030U) /*!<PD[5] pin */
7493 #define SYSCFG_EXTICR2_EXTI5_PE ((uint32_t)0x00000040U) /*!<PE[5] pin */
7494 #define SYSCFG_EXTICR2_EXTI5_PF ((uint32_t)0x00000050U) /*!<PF[5] pin */
7495 #define SYSCFG_EXTICR2_EXTI5_PG ((uint32_t)0x00000060U) /*!<PG[5] pin */
7496
7497 /**
7498 * @brief EXTI6 configuration
7499 */
7500 #define SYSCFG_EXTICR2_EXTI6_PA ((uint32_t)0x00000000U) /*!<PA[6] pin */
7501 #define SYSCFG_EXTICR2_EXTI6_PB ((uint32_t)0x00000100U) /*!<PB[6] pin */
7502 #define SYSCFG_EXTICR2_EXTI6_PC ((uint32_t)0x00000200U) /*!<PC[6] pin */
7503 #define SYSCFG_EXTICR2_EXTI6_PD ((uint32_t)0x00000300U) /*!<PD[6] pin */
7504 #define SYSCFG_EXTICR2_EXTI6_PE ((uint32_t)0x00000400U) /*!<PE[6] pin */
7505 #define SYSCFG_EXTICR2_EXTI6_PF ((uint32_t)0x00000500U) /*!<PF[6] pin */
7506 #define SYSCFG_EXTICR2_EXTI6_PG ((uint32_t)0x00000600U) /*!<PG[6] pin */
7507
7508 /**
7509 * @brief EXTI7 configuration
7510 */
7511 #define SYSCFG_EXTICR2_EXTI7_PA ((uint32_t)0x00000000U) /*!<PA[7] pin */
7512 #define SYSCFG_EXTICR2_EXTI7_PB ((uint32_t)0x00001000U) /*!<PB[7] pin */
7513 #define SYSCFG_EXTICR2_EXTI7_PC ((uint32_t)0x00002000U) /*!<PC[7] pin */
7514 #define SYSCFG_EXTICR2_EXTI7_PD ((uint32_t)0x00003000U) /*!<PD[7] pin */
7515 #define SYSCFG_EXTICR2_EXTI7_PE ((uint32_t)0x00004000U) /*!<PE[7] pin */
7516 #define SYSCFG_EXTICR2_EXTI7_PF ((uint32_t)0x00005000U) /*!<PF[7] pin */
7517 #define SYSCFG_EXTICR2_EXTI7_PG ((uint32_t)0x00006000U) /*!<PG[7] pin */
7518
7519
7520 /***************** Bit definition for SYSCFG_EXTICR3 register ***************/
7521 #define SYSCFG_EXTICR3_EXTI8 ((uint32_t)0x00000007U) /*!<EXTI 8 configuration */
7522 #define SYSCFG_EXTICR3_EXTI9 ((uint32_t)0x00000070U) /*!<EXTI 9 configuration */
7523 #define SYSCFG_EXTICR3_EXTI10 ((uint32_t)0x00000700U) /*!<EXTI 10 configuration */
7524 #define SYSCFG_EXTICR3_EXTI11 ((uint32_t)0x00007000U) /*!<EXTI 11 configuration */
7525
7526 /**
7527 * @brief EXTI8 configuration
7528 */
7529 #define SYSCFG_EXTICR3_EXTI8_PA ((uint32_t)0x00000000U) /*!<PA[8] pin */
7530 #define SYSCFG_EXTICR3_EXTI8_PB ((uint32_t)0x00000001U) /*!<PB[8] pin */
7531 #define SYSCFG_EXTICR3_EXTI8_PC ((uint32_t)0x00000002U) /*!<PC[8] pin */
7532 #define SYSCFG_EXTICR3_EXTI8_PD ((uint32_t)0x00000003U) /*!<PD[8] pin */
7533 #define SYSCFG_EXTICR3_EXTI8_PE ((uint32_t)0x00000004U) /*!<PE[8] pin */
7534 #define SYSCFG_EXTICR3_EXTI8_PF ((uint32_t)0x00000005U) /*!<PF[8] pin */
7535 #define SYSCFG_EXTICR3_EXTI8_PG ((uint32_t)0x00000006U) /*!<PG[8] pin */
7536
7537 /**
7538 * @brief EXTI9 configuration
7539 */
7540 #define SYSCFG_EXTICR3_EXTI9_PA ((uint32_t)0x00000000U) /*!<PA[9] pin */
7541 #define SYSCFG_EXTICR3_EXTI9_PB ((uint32_t)0x00000010U) /*!<PB[9] pin */
7542 #define SYSCFG_EXTICR3_EXTI9_PC ((uint32_t)0x00000020U) /*!<PC[9] pin */
7543 #define SYSCFG_EXTICR3_EXTI9_PD ((uint32_t)0x00000030U) /*!<PD[9] pin */
7544 #define SYSCFG_EXTICR3_EXTI9_PE ((uint32_t)0x00000040U) /*!<PE[9] pin */
7545 #define SYSCFG_EXTICR3_EXTI9_PF ((uint32_t)0x00000050U) /*!<PF[9] pin */
7546 #define SYSCFG_EXTICR3_EXTI9_PG ((uint32_t)0x00000060U) /*!<PG[9] pin */
7547
7548 /**
7549 * @brief EXTI10 configuration
7550 */
7551 #define SYSCFG_EXTICR3_EXTI10_PA ((uint32_t)0x00000000U) /*!<PA[10] pin */
7552 #define SYSCFG_EXTICR3_EXTI10_PB ((uint32_t)0x00000100U) /*!<PB[10] pin */
7553 #define SYSCFG_EXTICR3_EXTI10_PC ((uint32_t)0x00000200U) /*!<PC[10] pin */
7554 #define SYSCFG_EXTICR3_EXTI10_PD ((uint32_t)0x00000300U) /*!<PD[10] pin */
7555 #define SYSCFG_EXTICR3_EXTI10_PE ((uint32_t)0x00000400U) /*!<PE[10] pin */
7556 #define SYSCFG_EXTICR3_EXTI10_PF ((uint32_t)0x00000500U) /*!<PF[10] pin */
7557 #define SYSCFG_EXTICR3_EXTI10_PG ((uint32_t)0x00000600U) /*!<PG[10] pin */
7558
7559 /**
7560 * @brief EXTI11 configuration
7561 */
7562 #define SYSCFG_EXTICR3_EXTI11_PA ((uint32_t)0x00000000U) /*!<PA[11] pin */
7563 #define SYSCFG_EXTICR3_EXTI11_PB ((uint32_t)0x00001000U) /*!<PB[11] pin */
7564 #define SYSCFG_EXTICR3_EXTI11_PC ((uint32_t)0x00002000U) /*!<PC[11] pin */
7565 #define SYSCFG_EXTICR3_EXTI11_PD ((uint32_t)0x00003000U) /*!<PD[11] pin */
7566 #define SYSCFG_EXTICR3_EXTI11_PE ((uint32_t)0x00004000U) /*!<PE[11] pin */
7567 #define SYSCFG_EXTICR3_EXTI11_PF ((uint32_t)0x00005000U) /*!<PF[11] pin */
7568 #define SYSCFG_EXTICR3_EXTI11_PG ((uint32_t)0x00006000U) /*!<PG[11] pin */
7569
7570 /***************** Bit definition for SYSCFG_EXTICR4 register ***************/
7571 #define SYSCFG_EXTICR4_EXTI12 ((uint32_t)0x00000007U) /*!<EXTI 12 configuration */
7572 #define SYSCFG_EXTICR4_EXTI13 ((uint32_t)0x00000070U) /*!<EXTI 13 configuration */
7573 #define SYSCFG_EXTICR4_EXTI14 ((uint32_t)0x00000700U) /*!<EXTI 14 configuration */
7574 #define SYSCFG_EXTICR4_EXTI15 ((uint32_t)0x00007000U) /*!<EXTI 15 configuration */
7575 /**
7576 * @brief EXTI12 configuration
7577 */
7578 #define SYSCFG_EXTICR4_EXTI12_PA ((uint32_t)0x00000000U) /*!<PA[12] pin */
7579 #define SYSCFG_EXTICR4_EXTI12_PB ((uint32_t)0x00000001U) /*!<PB[12] pin */
7580 #define SYSCFG_EXTICR4_EXTI12_PC ((uint32_t)0x00000002U) /*!<PC[12] pin */
7581 #define SYSCFG_EXTICR4_EXTI12_PD ((uint32_t)0x00000003U) /*!<PD[12] pin */
7582 #define SYSCFG_EXTICR4_EXTI12_PE ((uint32_t)0x00000004U) /*!<PE[12] pin */
7583 #define SYSCFG_EXTICR4_EXTI12_PF ((uint32_t)0x00000005U) /*!<PF[12] pin */
7584 #define SYSCFG_EXTICR4_EXTI12_PG ((uint32_t)0x00000006U) /*!<PG[12] pin */
7585
7586 /**
7587 * @brief EXTI13 configuration
7588 */
7589 #define SYSCFG_EXTICR4_EXTI13_PA ((uint32_t)0x00000000U) /*!<PA[13] pin */
7590 #define SYSCFG_EXTICR4_EXTI13_PB ((uint32_t)0x00000010U) /*!<PB[13] pin */
7591 #define SYSCFG_EXTICR4_EXTI13_PC ((uint32_t)0x00000020U) /*!<PC[13] pin */
7592 #define SYSCFG_EXTICR4_EXTI13_PD ((uint32_t)0x00000030U) /*!<PD[13] pin */
7593 #define SYSCFG_EXTICR4_EXTI13_PE ((uint32_t)0x00000040U) /*!<PE[13] pin */
7594 #define SYSCFG_EXTICR4_EXTI13_PF ((uint32_t)0x00000050U) /*!<PF[13] pin */
7595 #define SYSCFG_EXTICR4_EXTI13_PG ((uint32_t)0x00000060U) /*!<PG[13] pin */
7596
7597 /**
7598 * @brief EXTI14 configuration
7599 */
7600 #define SYSCFG_EXTICR4_EXTI14_PA ((uint32_t)0x00000000U) /*!<PA[14] pin */
7601 #define SYSCFG_EXTICR4_EXTI14_PB ((uint32_t)0x00000100U) /*!<PB[14] pin */
7602 #define SYSCFG_EXTICR4_EXTI14_PC ((uint32_t)0x00000200U) /*!<PC[14] pin */
7603 #define SYSCFG_EXTICR4_EXTI14_PD ((uint32_t)0x00000300U) /*!<PD[14] pin */
7604 #define SYSCFG_EXTICR4_EXTI14_PE ((uint32_t)0x00000400U) /*!<PE[14] pin */
7605 #define SYSCFG_EXTICR4_EXTI14_PF ((uint32_t)0x00000500U) /*!<PF[14] pin */
7606 #define SYSCFG_EXTICR4_EXTI14_PG ((uint32_t)0x00000600U) /*!<PG[14] pin */
7607
7608 /**
7609 * @brief EXTI15 configuration
7610 */
7611 #define SYSCFG_EXTICR4_EXTI15_PA ((uint32_t)0x00000000U) /*!<PA[15] pin */
7612 #define SYSCFG_EXTICR4_EXTI15_PB ((uint32_t)0x00001000U) /*!<PB[15] pin */
7613 #define SYSCFG_EXTICR4_EXTI15_PC ((uint32_t)0x00002000U) /*!<PC[15] pin */
7614 #define SYSCFG_EXTICR4_EXTI15_PD ((uint32_t)0x00003000U) /*!<PD[15] pin */
7615 #define SYSCFG_EXTICR4_EXTI15_PE ((uint32_t)0x00004000U) /*!<PE[15] pin */
7616 #define SYSCFG_EXTICR4_EXTI15_PF ((uint32_t)0x00005000U) /*!<PF[15] pin */
7617 #define SYSCFG_EXTICR4_EXTI15_PG ((uint32_t)0x00006000U) /*!<PG[15] pin */
7618
7619 /****************** Bit definition for SYSCFG_SCSR register ****************/
7620 #define SYSCFG_SCSR_SRAM2ER ((uint32_t)0x00000001U) /*!< SRAM2 Erase Request */
7621 #define SYSCFG_SCSR_SRAM2BSY ((uint32_t)0x00000002U) /*!< SRAM2 Erase Ongoing */
7622
7623 /****************** Bit definition for SYSCFG_CFGR2 register ****************/
7624 #define SYSCFG_CFGR2_CLL ((uint32_t)0x00000001U) /*!< Core Lockup Lock */
7625 #define SYSCFG_CFGR2_SPL ((uint32_t)0x00000002U) /*!< SRAM Parity Lock*/
7626 #define SYSCFG_CFGR2_PVDL ((uint32_t)0x00000004U) /*!< PVD Lock */
7627 #define SYSCFG_CFGR2_ECCL ((uint32_t)0x00000008U) /*!< ECC Lock*/
7628 #define SYSCFG_CFGR2_SPF ((uint32_t)0x00000100U) /*!< SRAM Parity Flag */
7629
7630 /****************** Bit definition for SYSCFG_SWPR register ****************/
7631 #define SYSCFG_SWPR_PAGE0 ((uint32_t)0x00000001U) /*!< SRAM2 Write protection page 0 */
7632 #define SYSCFG_SWPR_PAGE1 ((uint32_t)0x00000002U) /*!< SRAM2 Write protection page 1 */
7633 #define SYSCFG_SWPR_PAGE2 ((uint32_t)0x00000004U) /*!< SRAM2 Write protection page 2 */
7634 #define SYSCFG_SWPR_PAGE3 ((uint32_t)0x00000008U) /*!< SRAM2 Write protection page 3 */
7635 #define SYSCFG_SWPR_PAGE4 ((uint32_t)0x00000010U) /*!< SRAM2 Write protection page 4 */
7636 #define SYSCFG_SWPR_PAGE5 ((uint32_t)0x00000020U) /*!< SRAM2 Write protection page 5 */
7637 #define SYSCFG_SWPR_PAGE6 ((uint32_t)0x00000040U) /*!< SRAM2 Write protection page 6 */
7638 #define SYSCFG_SWPR_PAGE7 ((uint32_t)0x00000080U) /*!< SRAM2 Write protection page 7 */
7639 #define SYSCFG_SWPR_PAGE8 ((uint32_t)0x00000100U) /*!< SRAM2 Write protection page 8 */
7640 #define SYSCFG_SWPR_PAGE9 ((uint32_t)0x00000200U) /*!< SRAM2 Write protection page 9 */
7641 #define SYSCFG_SWPR_PAGE10 ((uint32_t)0x00000400U) /*!< SRAM2 Write protection page 10*/
7642 #define SYSCFG_SWPR_PAGE11 ((uint32_t)0x00000800U) /*!< SRAM2 Write protection page 11*/
7643 #define SYSCFG_SWPR_PAGE12 ((uint32_t)0x00001000U) /*!< SRAM2 Write protection page 12*/
7644 #define SYSCFG_SWPR_PAGE13 ((uint32_t)0x00002000U) /*!< SRAM2 Write protection page 13*/
7645 #define SYSCFG_SWPR_PAGE14 ((uint32_t)0x00004000U) /*!< SRAM2 Write protection page 14*/
7646 #define SYSCFG_SWPR_PAGE15 ((uint32_t)0x00008000U) /*!< SRAM2 Write protection page 15*/
7647 #define SYSCFG_SWPR_PAGE16 ((uint32_t)0x00010000U) /*!< SRAM2 Write protection page 16*/
7648 #define SYSCFG_SWPR_PAGE17 ((uint32_t)0x00020000U) /*!< SRAM2 Write protection page 17*/
7649 #define SYSCFG_SWPR_PAGE18 ((uint32_t)0x00040000U) /*!< SRAM2 Write protection page 18*/
7650 #define SYSCFG_SWPR_PAGE19 ((uint32_t)0x00080000U) /*!< SRAM2 Write protection page 19*/
7651 #define SYSCFG_SWPR_PAGE20 ((uint32_t)0x00100000U) /*!< SRAM2 Write protection page 20*/
7652 #define SYSCFG_SWPR_PAGE21 ((uint32_t)0x00200000U) /*!< SRAM2 Write protection page 21*/
7653 #define SYSCFG_SWPR_PAGE22 ((uint32_t)0x00400000U) /*!< SRAM2 Write protection page 22*/
7654 #define SYSCFG_SWPR_PAGE23 ((uint32_t)0x00800000U) /*!< SRAM2 Write protection page 23*/
7655 #define SYSCFG_SWPR_PAGE24 ((uint32_t)0x01000000U) /*!< SRAM2 Write protection page 24*/
7656 #define SYSCFG_SWPR_PAGE25 ((uint32_t)0x02000000U) /*!< SRAM2 Write protection page 25*/
7657 #define SYSCFG_SWPR_PAGE26 ((uint32_t)0x04000000U) /*!< SRAM2 Write protection page 26*/
7658 #define SYSCFG_SWPR_PAGE27 ((uint32_t)0x08000000U) /*!< SRAM2 Write protection page 27*/
7659 #define SYSCFG_SWPR_PAGE28 ((uint32_t)0x10000000U) /*!< SRAM2 Write protection page 28*/
7660 #define SYSCFG_SWPR_PAGE29 ((uint32_t)0x20000000U) /*!< SRAM2 Write protection page 29*/
7661 #define SYSCFG_SWPR_PAGE30 ((uint32_t)0x40000000U) /*!< SRAM2 Write protection page 30*/
7662 #define SYSCFG_SWPR_PAGE31 ((uint32_t)0x80000000U) /*!< SRAM2 Write protection page 31*/
7663
7664 /****************** Bit definition for SYSCFG_SKR register ****************/
7665 #define SYSCFG_SKR_KEY ((uint32_t)0x000000FFU) /*!< SRAM2 write protection key for software erase */
7666
7667
7668
7669
7670 /******************************************************************************/
7671 /* */
7672 /* TIM */
7673 /* */
7674 /******************************************************************************/
7675 /******************* Bit definition for TIM_CR1 register ********************/
7676 #define TIM_CR1_CEN ((uint32_t)0x00000001U) /*!<Counter enable */
7677 #define TIM_CR1_UDIS ((uint32_t)0x00000002U) /*!<Update disable */
7678 #define TIM_CR1_URS ((uint32_t)0x00000004U) /*!<Update request source */
7679 #define TIM_CR1_OPM ((uint32_t)0x00000008U) /*!<One pulse mode */
7680 #define TIM_CR1_DIR ((uint32_t)0x00000010U) /*!<Direction */
7681
7682 #define TIM_CR1_CMS ((uint32_t)0x00000060U) /*!<CMS[1:0] bits (Center-aligned mode selection) */
7683 #define TIM_CR1_CMS_0 ((uint32_t)0x00000020U) /*!<Bit 0 */
7684 #define TIM_CR1_CMS_1 ((uint32_t)0x00000040U) /*!<Bit 1 */
7685
7686 #define TIM_CR1_ARPE ((uint32_t)0x00000080U) /*!<Auto-reload preload enable */
7687
7688 #define TIM_CR1_CKD ((uint32_t)0x00000300U) /*!<CKD[1:0] bits (clock division) */
7689 #define TIM_CR1_CKD_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
7690 #define TIM_CR1_CKD_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
7691
7692 #define TIM_CR1_UIFREMAP ((uint32_t)0x00000800U) /*!<Update interrupt flag remap */
7693
7694 /******************* Bit definition for TIM_CR2 register ********************/
7695 #define TIM_CR2_CCPC ((uint32_t)0x00000001U) /*!<Capture/Compare Preloaded Control */
7696 #define TIM_CR2_CCUS ((uint32_t)0x00000004U) /*!<Capture/Compare Control Update Selection */
7697 #define TIM_CR2_CCDS ((uint32_t)0x00000008U) /*!<Capture/Compare DMA Selection */
7698
7699 #define TIM_CR2_MMS ((uint32_t)0x00000070U) /*!<MMS[2:0] bits (Master Mode Selection) */
7700 #define TIM_CR2_MMS_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
7701 #define TIM_CR2_MMS_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
7702 #define TIM_CR2_MMS_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
7703
7704 #define TIM_CR2_TI1S ((uint32_t)0x00000080U) /*!<TI1 Selection */
7705 #define TIM_CR2_OIS1 ((uint32_t)0x00000100U) /*!<Output Idle state 1 (OC1 output) */
7706 #define TIM_CR2_OIS1N ((uint32_t)0x00000200U) /*!<Output Idle state 1 (OC1N output) */
7707 #define TIM_CR2_OIS2 ((uint32_t)0x00000400U) /*!<Output Idle state 2 (OC2 output) */
7708 #define TIM_CR2_OIS2N ((uint32_t)0x00000800U) /*!<Output Idle state 2 (OC2N output) */
7709 #define TIM_CR2_OIS3 ((uint32_t)0x00001000U) /*!<Output Idle state 3 (OC3 output) */
7710 #define TIM_CR2_OIS3N ((uint32_t)0x00002000U) /*!<Output Idle state 3 (OC3N output) */
7711 #define TIM_CR2_OIS4 ((uint32_t)0x00004000U) /*!<Output Idle state 4 (OC4 output) */
7712 #define TIM_CR2_OIS5 ((uint32_t)0x00010000U) /*!<Output Idle state 5 (OC5 output) */
7713 #define TIM_CR2_OIS6 ((uint32_t)0x00040000U) /*!<Output Idle state 6 (OC6 output) */
7714
7715 #define TIM_CR2_MMS2 ((uint32_t)0x00F00000U) /*!<MMS[2:0] bits (Master Mode Selection) */
7716 #define TIM_CR2_MMS2_0 ((uint32_t)0x00100000U) /*!<Bit 0 */
7717 #define TIM_CR2_MMS2_1 ((uint32_t)0x00200000U) /*!<Bit 1 */
7718 #define TIM_CR2_MMS2_2 ((uint32_t)0x00400000U) /*!<Bit 2 */
7719 #define TIM_CR2_MMS2_3 ((uint32_t)0x00800000U) /*!<Bit 2 */
7720
7721 /******************* Bit definition for TIM_SMCR register *******************/
7722 #define TIM_SMCR_SMS ((uint32_t)0x00010007U) /*!<SMS[2:0] bits (Slave mode selection) */
7723 #define TIM_SMCR_SMS_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
7724 #define TIM_SMCR_SMS_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
7725 #define TIM_SMCR_SMS_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
7726 #define TIM_SMCR_SMS_3 ((uint32_t)0x00010000U) /*!<Bit 3 */
7727
7728 #define TIM_SMCR_OCCS ((uint32_t)0x00000008U) /*!< OCREF clear selection */
7729
7730 #define TIM_SMCR_TS ((uint32_t)0x00000070U) /*!<TS[2:0] bits (Trigger selection) */
7731 #define TIM_SMCR_TS_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
7732 #define TIM_SMCR_TS_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
7733 #define TIM_SMCR_TS_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
7734
7735 #define TIM_SMCR_MSM ((uint32_t)0x00000080U) /*!<Master/slave mode */
7736
7737 #define TIM_SMCR_ETF ((uint32_t)0x00000F00U) /*!<ETF[3:0] bits (External trigger filter) */
7738 #define TIM_SMCR_ETF_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
7739 #define TIM_SMCR_ETF_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
7740 #define TIM_SMCR_ETF_2 ((uint32_t)0x00000400U) /*!<Bit 2 */
7741 #define TIM_SMCR_ETF_3 ((uint32_t)0x00000800U) /*!<Bit 3 */
7742
7743 #define TIM_SMCR_ETPS ((uint32_t)0x00003000U) /*!<ETPS[1:0] bits (External trigger prescaler) */
7744 #define TIM_SMCR_ETPS_0 ((uint32_t)0x00001000U) /*!<Bit 0 */
7745 #define TIM_SMCR_ETPS_1 ((uint32_t)0x00002000U) /*!<Bit 1 */
7746
7747 #define TIM_SMCR_ECE ((uint32_t)0x00004000U) /*!<External clock enable */
7748 #define TIM_SMCR_ETP ((uint32_t)0x00008000U) /*!<External trigger polarity */
7749
7750 /******************* Bit definition for TIM_DIER register *******************/
7751 #define TIM_DIER_UIE ((uint32_t)0x00000001U) /*!<Update interrupt enable */
7752 #define TIM_DIER_CC1IE ((uint32_t)0x00000002U) /*!<Capture/Compare 1 interrupt enable */
7753 #define TIM_DIER_CC2IE ((uint32_t)0x00000004U) /*!<Capture/Compare 2 interrupt enable */
7754 #define TIM_DIER_CC3IE ((uint32_t)0x00000008U) /*!<Capture/Compare 3 interrupt enable */
7755 #define TIM_DIER_CC4IE ((uint32_t)0x00000010U) /*!<Capture/Compare 4 interrupt enable */
7756 #define TIM_DIER_COMIE ((uint32_t)0x00000020U) /*!<COM interrupt enable */
7757 #define TIM_DIER_TIE ((uint32_t)0x00000040U) /*!<Trigger interrupt enable */
7758 #define TIM_DIER_BIE ((uint32_t)0x00000080U) /*!<Break interrupt enable */
7759 #define TIM_DIER_UDE ((uint32_t)0x00000100U) /*!<Update DMA request enable */
7760 #define TIM_DIER_CC1DE ((uint32_t)0x00000200U) /*!<Capture/Compare 1 DMA request enable */
7761 #define TIM_DIER_CC2DE ((uint32_t)0x00000400U) /*!<Capture/Compare 2 DMA request enable */
7762 #define TIM_DIER_CC3DE ((uint32_t)0x00000800U) /*!<Capture/Compare 3 DMA request enable */
7763 #define TIM_DIER_CC4DE ((uint32_t)0x00001000U) /*!<Capture/Compare 4 DMA request enable */
7764 #define TIM_DIER_COMDE ((uint32_t)0x00002000U) /*!<COM DMA request enable */
7765 #define TIM_DIER_TDE ((uint32_t)0x00004000U) /*!<Trigger DMA request enable */
7766
7767 /******************** Bit definition for TIM_SR register ********************/
7768 #define TIM_SR_UIF ((uint32_t)0x00000001U) /*!<Update interrupt Flag */
7769 #define TIM_SR_CC1IF ((uint32_t)0x00000002U) /*!<Capture/Compare 1 interrupt Flag */
7770 #define TIM_SR_CC2IF ((uint32_t)0x00000004U) /*!<Capture/Compare 2 interrupt Flag */
7771 #define TIM_SR_CC3IF ((uint32_t)0x00000008U) /*!<Capture/Compare 3 interrupt Flag */
7772 #define TIM_SR_CC4IF ((uint32_t)0x00000010U) /*!<Capture/Compare 4 interrupt Flag */
7773 #define TIM_SR_COMIF ((uint32_t)0x00000020U) /*!<COM interrupt Flag */
7774 #define TIM_SR_TIF ((uint32_t)0x00000040U) /*!<Trigger interrupt Flag */
7775 #define TIM_SR_BIF ((uint32_t)0x00000080U) /*!<Break interrupt Flag */
7776 #define TIM_SR_B2IF ((uint32_t)0x00000100U) /*!<Break 2 interrupt Flag */
7777 #define TIM_SR_CC1OF ((uint32_t)0x00000200U) /*!<Capture/Compare 1 Overcapture Flag */
7778 #define TIM_SR_CC2OF ((uint32_t)0x00000400U) /*!<Capture/Compare 2 Overcapture Flag */
7779 #define TIM_SR_CC3OF ((uint32_t)0x00000800U) /*!<Capture/Compare 3 Overcapture Flag */
7780 #define TIM_SR_CC4OF ((uint32_t)0x00001000U) /*!<Capture/Compare 4 Overcapture Flag */
7781 #define TIM_SR_SBIF ((uint32_t)0x00002000U) /*!<System Break interrupt Flag */
7782 #define TIM_SR_CC5IF ((uint32_t)0x00010000U) /*!<Capture/Compare 5 interrupt Flag */
7783 #define TIM_SR_CC6IF ((uint32_t)0x00020000U) /*!<Capture/Compare 6 interrupt Flag */
7784
7785
7786 /******************* Bit definition for TIM_EGR register ********************/
7787 #define TIM_EGR_UG ((uint32_t)0x00000001U) /*!<Update Generation */
7788 #define TIM_EGR_CC1G ((uint32_t)0x00000002U) /*!<Capture/Compare 1 Generation */
7789 #define TIM_EGR_CC2G ((uint32_t)0x00000004U) /*!<Capture/Compare 2 Generation */
7790 #define TIM_EGR_CC3G ((uint32_t)0x00000008U) /*!<Capture/Compare 3 Generation */
7791 #define TIM_EGR_CC4G ((uint32_t)0x00000010U) /*!<Capture/Compare 4 Generation */
7792 #define TIM_EGR_COMG ((uint32_t)0x00000020U) /*!<Capture/Compare Control Update Generation */
7793 #define TIM_EGR_TG ((uint32_t)0x00000040U) /*!<Trigger Generation */
7794 #define TIM_EGR_BG ((uint32_t)0x00000080U) /*!<Break Generation */
7795 #define TIM_EGR_B2G ((uint32_t)0x00000100U) /*!<Break 2 Generation */
7796
7797
7798 /****************** Bit definition for TIM_CCMR1 register *******************/
7799 #define TIM_CCMR1_CC1S ((uint32_t)0x00000003U) /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
7800 #define TIM_CCMR1_CC1S_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
7801 #define TIM_CCMR1_CC1S_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
7802
7803 #define TIM_CCMR1_OC1FE ((uint32_t)0x00000004U) /*!<Output Compare 1 Fast enable */
7804 #define TIM_CCMR1_OC1PE ((uint32_t)0x00000008U) /*!<Output Compare 1 Preload enable */
7805
7806 #define TIM_CCMR1_OC1M ((uint32_t)0x00010070U) /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
7807 #define TIM_CCMR1_OC1M_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
7808 #define TIM_CCMR1_OC1M_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
7809 #define TIM_CCMR1_OC1M_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
7810 #define TIM_CCMR1_OC1M_3 ((uint32_t)0x00010000U) /*!<Bit 3 */
7811
7812 #define TIM_CCMR1_OC1CE ((uint32_t)0x00000080U) /*!<Output Compare 1 Clear Enable */
7813
7814 #define TIM_CCMR1_CC2S ((uint32_t)0x00000300U) /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
7815 #define TIM_CCMR1_CC2S_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
7816 #define TIM_CCMR1_CC2S_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
7817
7818 #define TIM_CCMR1_OC2FE ((uint32_t)0x00000400U) /*!<Output Compare 2 Fast enable */
7819 #define TIM_CCMR1_OC2PE ((uint32_t)0x00000800U) /*!<Output Compare 2 Preload enable */
7820
7821 #define TIM_CCMR1_OC2M ((uint32_t)0x01007000U) /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
7822 #define TIM_CCMR1_OC2M_0 ((uint32_t)0x00001000U) /*!<Bit 0 */
7823 #define TIM_CCMR1_OC2M_1 ((uint32_t)0x00002000U) /*!<Bit 1 */
7824 #define TIM_CCMR1_OC2M_2 ((uint32_t)0x00004000U) /*!<Bit 2 */
7825 #define TIM_CCMR1_OC2M_3 ((uint32_t)0x01000000U) /*!<Bit 3 */
7826
7827 #define TIM_CCMR1_OC2CE ((uint32_t)0x00008000U) /*!<Output Compare 2 Clear Enable */
7828
7829 /*----------------------------------------------------------------------------*/
7830 #define TIM_CCMR1_IC1PSC ((uint32_t)0x0000000CU) /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
7831 #define TIM_CCMR1_IC1PSC_0 ((uint32_t)0x00000004U) /*!<Bit 0 */
7832 #define TIM_CCMR1_IC1PSC_1 ((uint32_t)0x00000008U) /*!<Bit 1 */
7833
7834 #define TIM_CCMR1_IC1F ((uint32_t)0x000000F0U) /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
7835 #define TIM_CCMR1_IC1F_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
7836 #define TIM_CCMR1_IC1F_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
7837 #define TIM_CCMR1_IC1F_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
7838 #define TIM_CCMR1_IC1F_3 ((uint32_t)0x00000080U) /*!<Bit 3 */
7839
7840 #define TIM_CCMR1_IC2PSC ((uint32_t)0x00000C00U) /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
7841 #define TIM_CCMR1_IC2PSC_0 ((uint32_t)0x00000400U) /*!<Bit 0 */
7842 #define TIM_CCMR1_IC2PSC_1 ((uint32_t)0x00000800U) /*!<Bit 1 */
7843
7844 #define TIM_CCMR1_IC2F ((uint32_t)0x0000F000U) /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
7845 #define TIM_CCMR1_IC2F_0 ((uint32_t)0x00001000U) /*!<Bit 0 */
7846 #define TIM_CCMR1_IC2F_1 ((uint32_t)0x00002000U) /*!<Bit 1 */
7847 #define TIM_CCMR1_IC2F_2 ((uint32_t)0x00004000U) /*!<Bit 2 */
7848 #define TIM_CCMR1_IC2F_3 ((uint32_t)0x00008000U) /*!<Bit 3 */
7849
7850 /****************** Bit definition for TIM_CCMR2 register *******************/
7851 #define TIM_CCMR2_CC3S ((uint32_t)0x00000003U) /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
7852 #define TIM_CCMR2_CC3S_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
7853 #define TIM_CCMR2_CC3S_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
7854
7855 #define TIM_CCMR2_OC3FE ((uint32_t)0x00000004U) /*!<Output Compare 3 Fast enable */
7856 #define TIM_CCMR2_OC3PE ((uint32_t)0x00000008U) /*!<Output Compare 3 Preload enable */
7857
7858 #define TIM_CCMR2_OC3M ((uint32_t)0x00010070U) /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
7859 #define TIM_CCMR2_OC3M_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
7860 #define TIM_CCMR2_OC3M_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
7861 #define TIM_CCMR2_OC3M_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
7862 #define TIM_CCMR2_OC3M_3 ((uint32_t)0x00010000U) /*!<Bit 3 */
7863
7864 #define TIM_CCMR2_OC3CE ((uint32_t)0x00000080U) /*!<Output Compare 3 Clear Enable */
7865
7866 #define TIM_CCMR2_CC4S ((uint32_t)0x00000300U) /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
7867 #define TIM_CCMR2_CC4S_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
7868 #define TIM_CCMR2_CC4S_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
7869
7870 #define TIM_CCMR2_OC4FE ((uint32_t)0x00000400U) /*!<Output Compare 4 Fast enable */
7871 #define TIM_CCMR2_OC4PE ((uint32_t)0x00000800U) /*!<Output Compare 4 Preload enable */
7872
7873 #define TIM_CCMR2_OC4M ((uint32_t)0x01007000U) /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
7874 #define TIM_CCMR2_OC4M_0 ((uint32_t)0x00001000U) /*!<Bit 0 */
7875 #define TIM_CCMR2_OC4M_1 ((uint32_t)0x00002000U) /*!<Bit 1 */
7876 #define TIM_CCMR2_OC4M_2 ((uint32_t)0x00004000U) /*!<Bit 2 */
7877 #define TIM_CCMR2_OC4M_3 ((uint32_t)0x01000000U) /*!<Bit 3 */
7878
7879 #define TIM_CCMR2_OC4CE ((uint32_t)0x00008000U) /*!<Output Compare 4 Clear Enable */
7880
7881 /*----------------------------------------------------------------------------*/
7882 #define TIM_CCMR2_IC3PSC ((uint32_t)0x0000000CU) /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
7883 #define TIM_CCMR2_IC3PSC_0 ((uint32_t)0x00000004U) /*!<Bit 0 */
7884 #define TIM_CCMR2_IC3PSC_1 ((uint32_t)0x00000008U) /*!<Bit 1 */
7885
7886 #define TIM_CCMR2_IC3F ((uint32_t)0x000000F0U) /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
7887 #define TIM_CCMR2_IC3F_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
7888 #define TIM_CCMR2_IC3F_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
7889 #define TIM_CCMR2_IC3F_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
7890 #define TIM_CCMR2_IC3F_3 ((uint32_t)0x00000080U) /*!<Bit 3 */
7891
7892 #define TIM_CCMR2_IC4PSC ((uint32_t)0x00000C00U) /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
7893 #define TIM_CCMR2_IC4PSC_0 ((uint32_t)0x00000400U) /*!<Bit 0 */
7894 #define TIM_CCMR2_IC4PSC_1 ((uint32_t)0x00000800U) /*!<Bit 1 */
7895
7896 #define TIM_CCMR2_IC4F ((uint32_t)0x0000F000U) /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
7897 #define TIM_CCMR2_IC4F_0 ((uint32_t)0x00001000U) /*!<Bit 0 */
7898 #define TIM_CCMR2_IC4F_1 ((uint32_t)0x00002000U) /*!<Bit 1 */
7899 #define TIM_CCMR2_IC4F_2 ((uint32_t)0x00004000U) /*!<Bit 2 */
7900 #define TIM_CCMR2_IC4F_3 ((uint32_t)0x00008000U) /*!<Bit 3 */
7901
7902 /****************** Bit definition for TIM_CCMR3 register *******************/
7903 #define TIM_CCMR3_OC5FE ((uint32_t)0x00000004U) /*!<Output Compare 5 Fast enable */
7904 #define TIM_CCMR3_OC5PE ((uint32_t)0x00000008U) /*!<Output Compare 5 Preload enable */
7905
7906 #define TIM_CCMR3_OC5M ((uint32_t)0x00010070U) /*!<OC5M[3:0] bits (Output Compare 5 Mode) */
7907 #define TIM_CCMR3_OC5M_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
7908 #define TIM_CCMR3_OC5M_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
7909 #define TIM_CCMR3_OC5M_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
7910 #define TIM_CCMR3_OC5M_3 ((uint32_t)0x00010000U) /*!<Bit 3 */
7911
7912 #define TIM_CCMR3_OC5CE ((uint32_t)0x00000080U) /*!<Output Compare 5 Clear Enable */
7913
7914 #define TIM_CCMR3_OC6FE ((uint32_t)0x00000400U) /*!<Output Compare 6 Fast enable */
7915 #define TIM_CCMR3_OC6PE ((uint32_t)0x00000800U) /*!<Output Compare 6 Preload enable */
7916
7917 #define TIM_CCMR3_OC6M ((uint32_t)0x01007000U) /*!<OC6M[3:0] bits (Output Compare 6 Mode) */
7918 #define TIM_CCMR3_OC6M_0 ((uint32_t)0x00001000U) /*!<Bit 0 */
7919 #define TIM_CCMR3_OC6M_1 ((uint32_t)0x00002000U) /*!<Bit 1 */
7920 #define TIM_CCMR3_OC6M_2 ((uint32_t)0x00004000U) /*!<Bit 2 */
7921 #define TIM_CCMR3_OC6M_3 ((uint32_t)0x01000000U) /*!<Bit 3 */
7922
7923 #define TIM_CCMR3_OC6CE ((uint32_t)0x00008000U) /*!<Output Compare 6 Clear Enable */
7924
7925 /******************* Bit definition for TIM_CCER register *******************/
7926 #define TIM_CCER_CC1E ((uint32_t)0x00000001U) /*!<Capture/Compare 1 output enable */
7927 #define TIM_CCER_CC1P ((uint32_t)0x00000002U) /*!<Capture/Compare 1 output Polarity */
7928 #define TIM_CCER_CC1NE ((uint32_t)0x00000004U) /*!<Capture/Compare 1 Complementary output enable */
7929 #define TIM_CCER_CC1NP ((uint32_t)0x00000008U) /*!<Capture/Compare 1 Complementary output Polarity */
7930 #define TIM_CCER_CC2E ((uint32_t)0x00000010U) /*!<Capture/Compare 2 output enable */
7931 #define TIM_CCER_CC2P ((uint32_t)0x00000020U) /*!<Capture/Compare 2 output Polarity */
7932 #define TIM_CCER_CC2NE ((uint32_t)0x00000040U) /*!<Capture/Compare 2 Complementary output enable */
7933 #define TIM_CCER_CC2NP ((uint32_t)0x00000080U) /*!<Capture/Compare 2 Complementary output Polarity */
7934 #define TIM_CCER_CC3E ((uint32_t)0x00000100U) /*!<Capture/Compare 3 output enable */
7935 #define TIM_CCER_CC3P ((uint32_t)0x00000200U) /*!<Capture/Compare 3 output Polarity */
7936 #define TIM_CCER_CC3NE ((uint32_t)0x00000400U) /*!<Capture/Compare 3 Complementary output enable */
7937 #define TIM_CCER_CC3NP ((uint32_t)0x00000800U) /*!<Capture/Compare 3 Complementary output Polarity */
7938 #define TIM_CCER_CC4E ((uint32_t)0x00001000U) /*!<Capture/Compare 4 output enable */
7939 #define TIM_CCER_CC4P ((uint32_t)0x00002000U) /*!<Capture/Compare 4 output Polarity */
7940 #define TIM_CCER_CC4NP ((uint32_t)0x00008000U) /*!<Capture/Compare 4 Complementary output Polarity */
7941 #define TIM_CCER_CC5E ((uint32_t)0x00010000U) /*!<Capture/Compare 5 output enable */
7942 #define TIM_CCER_CC5P ((uint32_t)0x00020000U) /*!<Capture/Compare 5 output Polarity */
7943 #define TIM_CCER_CC6E ((uint32_t)0x00100000U) /*!<Capture/Compare 6 output enable */
7944 #define TIM_CCER_CC6P ((uint32_t)0x00200000U) /*!<Capture/Compare 6 output Polarity */
7945
7946 /******************* Bit definition for TIM_CNT register ********************/
7947 #define TIM_CNT_CNT ((uint32_t)0xFFFFFFFFU) /*!<Counter Value */
7948 #define TIM_CNT_UIFCPY ((uint32_t)0x80000000U) /*!<Update interrupt flag copy (if UIFREMAP=1) */
7949
7950 /******************* Bit definition for TIM_PSC register ********************/
7951 #define TIM_PSC_PSC ((uint32_t)0x0000FFFFU) /*!<Prescaler Value */
7952
7953 /******************* Bit definition for TIM_ARR register ********************/
7954 #define TIM_ARR_ARR ((uint32_t)0xFFFFFFFFU) /*!<Actual auto-reload Value */
7955
7956 /******************* Bit definition for TIM_RCR register ********************/
7957 #define TIM_RCR_REP ((uint32_t)0x0000FFFFU) /*!<Repetition Counter Value */
7958
7959 /******************* Bit definition for TIM_CCR1 register *******************/
7960 #define TIM_CCR1_CCR1 ((uint32_t)0x0000FFFFU) /*!<Capture/Compare 1 Value */
7961
7962 /******************* Bit definition for TIM_CCR2 register *******************/
7963 #define TIM_CCR2_CCR2 ((uint32_t)0x0000FFFFU) /*!<Capture/Compare 2 Value */
7964
7965 /******************* Bit definition for TIM_CCR3 register *******************/
7966 #define TIM_CCR3_CCR3 ((uint32_t)0x0000FFFFU) /*!<Capture/Compare 3 Value */
7967
7968 /******************* Bit definition for TIM_CCR4 register *******************/
7969 #define TIM_CCR4_CCR4 ((uint32_t)0x0000FFFFU) /*!<Capture/Compare 4 Value */
7970
7971 /******************* Bit definition for TIM_CCR5 register *******************/
7972 #define TIM_CCR5_CCR5 ((uint32_t)0xFFFFFFFFU) /*!<Capture/Compare 5 Value */
7973 #define TIM_CCR5_GC5C1 ((uint32_t)0x20000000U) /*!<Group Channel 5 and Channel 1 */
7974 #define TIM_CCR5_GC5C2 ((uint32_t)0x40000000U) /*!<Group Channel 5 and Channel 2 */
7975 #define TIM_CCR5_GC5C3 ((uint32_t)0x80000000U) /*!<Group Channel 5 and Channel 3 */
7976
7977 /******************* Bit definition for TIM_CCR6 register *******************/
7978 #define TIM_CCR6_CCR6 ((uint32_t)0x0000FFFFU) /*!<Capture/Compare 6 Value */
7979
7980 /******************* Bit definition for TIM_BDTR register *******************/
7981 #define TIM_BDTR_DTG ((uint32_t)0x000000FFU) /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
7982 #define TIM_BDTR_DTG_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
7983 #define TIM_BDTR_DTG_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
7984 #define TIM_BDTR_DTG_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
7985 #define TIM_BDTR_DTG_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
7986 #define TIM_BDTR_DTG_4 ((uint32_t)0x00000010U) /*!<Bit 4 */
7987 #define TIM_BDTR_DTG_5 ((uint32_t)0x00000020U) /*!<Bit 5 */
7988 #define TIM_BDTR_DTG_6 ((uint32_t)0x00000040U) /*!<Bit 6 */
7989 #define TIM_BDTR_DTG_7 ((uint32_t)0x00000080U) /*!<Bit 7 */
7990
7991 #define TIM_BDTR_LOCK ((uint32_t)0x00000300U) /*!<LOCK[1:0] bits (Lock Configuration) */
7992 #define TIM_BDTR_LOCK_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
7993 #define TIM_BDTR_LOCK_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
7994
7995 #define TIM_BDTR_OSSI ((uint32_t)0x00000400U) /*!<Off-State Selection for Idle mode */
7996 #define TIM_BDTR_OSSR ((uint32_t)0x00000800U) /*!<Off-State Selection for Run mode */
7997 #define TIM_BDTR_BKE ((uint32_t)0x00001000U) /*!<Break enable for Break 1 */
7998 #define TIM_BDTR_BKP ((uint32_t)0x00002000U) /*!<Break Polarity for Break 1 */
7999 #define TIM_BDTR_AOE ((uint32_t)0x00004000U) /*!<Automatic Output enable */
8000 #define TIM_BDTR_MOE ((uint32_t)0x00008000U) /*!<Main Output enable */
8001
8002 #define TIM_BDTR_BKF ((uint32_t)0x000F0000U) /*!<Break Filter for Break 1 */
8003 #define TIM_BDTR_BK2F ((uint32_t)0x00F00000U) /*!<Break Filter for Break 2 */
8004
8005 #define TIM_BDTR_BK2E ((uint32_t)0x01000000U) /*!<Break enable for Break 2 */
8006 #define TIM_BDTR_BK2P ((uint32_t)0x02000000U) /*!<Break Polarity for Break 2 */
8007
8008 /******************* Bit definition for TIM_DCR register ********************/
8009 #define TIM_DCR_DBA ((uint32_t)0x0000001FU) /*!<DBA[4:0] bits (DMA Base Address) */
8010 #define TIM_DCR_DBA_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
8011 #define TIM_DCR_DBA_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
8012 #define TIM_DCR_DBA_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
8013 #define TIM_DCR_DBA_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
8014 #define TIM_DCR_DBA_4 ((uint32_t)0x00000010U) /*!<Bit 4 */
8015
8016 #define TIM_DCR_DBL ((uint32_t)0x00001F00U) /*!<DBL[4:0] bits (DMA Burst Length) */
8017 #define TIM_DCR_DBL_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
8018 #define TIM_DCR_DBL_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
8019 #define TIM_DCR_DBL_2 ((uint32_t)0x00000400U) /*!<Bit 2 */
8020 #define TIM_DCR_DBL_3 ((uint32_t)0x00000800U) /*!<Bit 3 */
8021 #define TIM_DCR_DBL_4 ((uint32_t)0x00001000U) /*!<Bit 4 */
8022
8023 /******************* Bit definition for TIM_DMAR register *******************/
8024 #define TIM_DMAR_DMAB ((uint32_t)0x0000FFFFU) /*!<DMA register for burst accesses */
8025
8026 /******************* Bit definition for TIM1_OR1 register *******************/
8027 #define TIM1_OR1_ETR_ADC1_RMP ((uint32_t)0x00000003U) /*!<ETR_ADC1_RMP[1:0] bits (TIM1 ETR remap on ADC1) */
8028 #define TIM1_OR1_ETR_ADC1_RMP_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
8029 #define TIM1_OR1_ETR_ADC1_RMP_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
8030
8031 #define TIM1_OR1_ETR_ADC3_RMP ((uint32_t)0x0000000CU) /*!<ETR_ADC3_RMP[1:0] bits (TIM1 ETR remap on ADC3) */
8032 #define TIM1_OR1_ETR_ADC3_RMP_0 ((uint32_t)0x00000004U) /*!<Bit 0 */
8033 #define TIM1_OR1_ETR_ADC3_RMP_1 ((uint32_t)0x00000008U) /*!<Bit 1 */
8034
8035 #define TIM1_OR1_TI1_RMP ((uint32_t)0x00000010U) /*!<TIM1 Input Capture 1 remap */
8036
8037 /******************* Bit definition for TIM1_OR2 register *******************/
8038 #define TIM1_OR2_BKINE ((uint32_t)0x00000001U) /*!<BRK BKIN input enable */
8039 #define TIM1_OR2_BKCMP1E ((uint32_t)0x00000002U) /*!<BRK COMP1 enable */
8040 #define TIM1_OR2_BKCMP2E ((uint32_t)0x00000004U) /*!<BRK COMP2 enable */
8041 #define TIM1_OR2_BKDFBK0E ((uint32_t)0x00000100U) /*!<BRK DFSDM_BREAK[0] enable */
8042 #define TIM1_OR2_BKINP ((uint32_t)0x00000200U) /*!<BRK BKIN input polarity */
8043 #define TIM1_OR2_BKCMP1P ((uint32_t)0x00000400U) /*!<BRK COMP1 input polarity */
8044 #define TIM1_OR2_BKCMP2P ((uint32_t)0x00000800U) /*!<BRK COMP2 input polarity */
8045
8046 #define TIM1_OR2_ETRSEL ((uint32_t)0x0001C000U) /*!<ETRSEL[2:0] bits (TIM1 ETR source selection) */
8047 #define TIM1_OR2_ETRSEL_0 ((uint32_t)0x00004000U) /*!<Bit 0 */
8048 #define TIM1_OR2_ETRSEL_1 ((uint32_t)0x00008000U) /*!<Bit 1 */
8049 #define TIM1_OR2_ETRSEL_2 ((uint32_t)0x00010000U) /*!<Bit 2 */
8050
8051 /******************* Bit definition for TIM1_OR3 register *******************/
8052 #define TIM1_OR3_BK2INE ((uint32_t)0x00000001U) /*!<BRK2 BKIN2 input enable */
8053 #define TIM1_OR3_BK2CMP1E ((uint32_t)0x00000002U) /*!<BRK2 COMP1 enable */
8054 #define TIM1_OR3_BK2CMP2E ((uint32_t)0x00000004U) /*!<BRK2 COMP2 enable */
8055 #define TIM1_OR3_BK2DFBK1E ((uint32_t)0x00000100U) /*!<BRK2 DFSDM_BREAK[1] enable */
8056 #define TIM1_OR3_BK2INP ((uint32_t)0x00000200U) /*!<BRK2 BKIN2 input polarity */
8057 #define TIM1_OR3_BK2CMP1P ((uint32_t)0x00000400U) /*!<BRK2 COMP1 input polarity */
8058 #define TIM1_OR3_BK2CMP2P ((uint32_t)0x00000800U) /*!<BRK2 COMP2 input polarity */
8059
8060 /******************* Bit definition for TIM8_OR1 register *******************/
8061 #define TIM8_OR1_ETR_ADC2_RMP ((uint32_t)0x00000003U) /*!<ETR_ADC2_RMP[1:0] bits (TIM8 ETR remap on ADC2) */
8062 #define TIM8_OR1_ETR_ADC2_RMP_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
8063 #define TIM8_OR1_ETR_ADC2_RMP_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
8064
8065 #define TIM8_OR1_ETR_ADC3_RMP ((uint32_t)0x0000000CU) /*!<ETR_ADC3_RMP[1:0] bits (TIM8 ETR remap on ADC3) */
8066 #define TIM8_OR1_ETR_ADC3_RMP_0 ((uint32_t)0x00000004U) /*!<Bit 0 */
8067 #define TIM8_OR1_ETR_ADC3_RMP_1 ((uint32_t)0x00000008U) /*!<Bit 1 */
8068
8069 #define TIM8_OR1_TI1_RMP ((uint32_t)0x00000010U) /*!<TIM8 Input Capture 1 remap */
8070
8071 /******************* Bit definition for TIM8_OR2 register *******************/
8072 #define TIM8_OR2_BKINE ((uint32_t)0x00000001U) /*!<BRK BKIN input enable */
8073 #define TIM8_OR2_BKCMP1E ((uint32_t)0x00000002U) /*!<BRK COMP1 enable */
8074 #define TIM8_OR2_BKCMP2E ((uint32_t)0x00000004U) /*!<BRK COMP2 enable */
8075 #define TIM8_OR2_BKDFBK2E ((uint32_t)0x00000100U) /*!<BRK DFSDM_BREAK[2] enable */
8076 #define TIM8_OR2_BKINP ((uint32_t)0x00000200U) /*!<BRK BKIN input polarity */
8077 #define TIM8_OR2_BKCMP1P ((uint32_t)0x00000400U) /*!<BRK COMP1 input polarity */
8078 #define TIM8_OR2_BKCMP2P ((uint32_t)0x00000800U) /*!<BRK COMP2 input polarity */
8079
8080 #define TIM8_OR2_ETRSEL ((uint32_t)0x0001C000U) /*!<ETRSEL[2:0] bits (TIM8 ETR source selection) */
8081 #define TIM8_OR2_ETRSEL_0 ((uint32_t)0x00004000U) /*!<Bit 0 */
8082 #define TIM8_OR2_ETRSEL_1 ((uint32_t)0x00008000U) /*!<Bit 1 */
8083 #define TIM8_OR2_ETRSEL_2 ((uint32_t)0x00010000U) /*!<Bit 2 */
8084
8085 /******************* Bit definition for TIM8_OR3 register *******************/
8086 #define TIM8_OR3_BK2INE ((uint32_t)0x00000001U) /*!<BRK2 BKIN2 input enable */
8087 #define TIM8_OR3_BK2CMP1E ((uint32_t)0x00000002U) /*!<BRK2 COMP1 enable */
8088 #define TIM8_OR3_BK2CMP2E ((uint32_t)0x00000004U) /*!<BRK2 COMP2 enable */
8089 #define TIM8_OR3_BK2DFBK3E ((uint32_t)0x00000100U) /*!<BRK2 DFSDM_BREAK[3] enable */
8090 #define TIM8_OR3_BK2INP ((uint32_t)0x00000200U) /*!<BRK2 BKIN2 input polarity */
8091 #define TIM8_OR3_BK2CMP1P ((uint32_t)0x00000400U) /*!<BRK2 COMP1 input polarity */
8092 #define TIM8_OR3_BK2CMP2P ((uint32_t)0x00000800U) /*!<BRK2 COMP2 input polarity */
8093
8094 /******************* Bit definition for TIM2_OR1 register *******************/
8095 #define TIM2_OR1_ITR1_RMP ((uint32_t)0x00000001U) /*!<TIM2 Internal trigger 1 remap */
8096 #define TIM2_OR1_ETR1_RMP ((uint32_t)0x00000002U) /*!<TIM2 External trigger 1 remap */
8097
8098 #define TIM2_OR1_TI4_RMP ((uint32_t)0x0000000CU) /*!<TI4_RMP[1:0] bits (TIM2 Input Capture 4 remap) */
8099 #define TIM2_OR1_TI4_RMP_0 ((uint32_t)0x00000004U) /*!<Bit 0 */
8100 #define TIM2_OR1_TI4_RMP_1 ((uint32_t)0x00000008U) /*!<Bit 1 */
8101
8102 /******************* Bit definition for TIM2_OR2 register *******************/
8103 #define TIM2_OR2_ETRSEL ((uint32_t)0x0001C000U) /*!<ETRSEL[2:0] bits (TIM2 ETR source selection) */
8104 #define TIM2_OR2_ETRSEL_0 ((uint32_t)0x00004000U) /*!<Bit 0 */
8105 #define TIM2_OR2_ETRSEL_1 ((uint32_t)0x00008000U) /*!<Bit 1 */
8106 #define TIM2_OR2_ETRSEL_2 ((uint32_t)0x00010000U) /*!<Bit 2 */
8107
8108 /******************* Bit definition for TIM3_OR1 register *******************/
8109 #define TIM3_OR1_TI1_RMP ((uint32_t)0x00000003U) /*!<TI1_RMP[1:0] bits (TIM3 Input Capture 1 remap) */
8110 #define TIM3_OR1_TI1_RMP_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
8111 #define TIM3_OR1_TI1_RMP_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
8112
8113 /******************* Bit definition for TIM3_OR2 register *******************/
8114 #define TIM3_OR2_ETRSEL ((uint32_t)0x0001C000U) /*!<ETRSEL[2:0] bits (TIM3 ETR source selection) */
8115 #define TIM3_OR2_ETRSEL_0 ((uint32_t)0x00004000U) /*!<Bit 0 */
8116 #define TIM3_OR2_ETRSEL_1 ((uint32_t)0x00008000U) /*!<Bit 1 */
8117 #define TIM3_OR2_ETRSEL_2 ((uint32_t)0x00010000U) /*!<Bit 2 */
8118
8119 /******************* Bit definition for TIM15_OR1 register ******************/
8120 #define TIM15_OR1_TI1_RMP ((uint32_t)0x00000001U) /*!<TIM15 Input Capture 1 remap */
8121
8122 #define TIM15_OR1_ENCODER_MODE ((uint32_t)0x00000006U) /*!<ENCODER_MODE[1:0] bits (TIM15 Encoder mode) */
8123 #define TIM15_OR1_ENCODER_MODE_0 ((uint32_t)0x00000002U) /*!<Bit 0 */
8124 #define TIM15_OR1_ENCODER_MODE_1 ((uint32_t)0x00000004U) /*!<Bit 1 */
8125
8126 /******************* Bit definition for TIM15_OR2 register ******************/
8127 #define TIM15_OR2_BKINE ((uint32_t)0x00000001U) /*!<BRK BKIN input enable */
8128 #define TIM15_OR2_BKCMP1E ((uint32_t)0x00000002U) /*!<BRK COMP1 enable */
8129 #define TIM15_OR2_BKCMP2E ((uint32_t)0x00000004U) /*!<BRK COMP2 enable */
8130 #define TIM15_OR2_BKDFBK0E ((uint32_t)0x00000100U) /*!<BRK DFSDM_BREAK[0] enable */
8131 #define TIM15_OR2_BKINP ((uint32_t)0x00000200U) /*!<BRK BKIN input polarity */
8132 #define TIM15_OR2_BKCMP1P ((uint32_t)0x00000400U) /*!<BRK COMP1 input polarity */
8133 #define TIM15_OR2_BKCMP2P ((uint32_t)0x00000800U) /*!<BRK COMP2 input polarity */
8134
8135 /******************* Bit definition for TIM16_OR1 register ******************/
8136 #define TIM16_OR1_TI1_RMP ((uint32_t)0x00000003U) /*!<TI1_RMP[1:0] bits (TIM16 Input Capture 1 remap) */
8137 #define TIM16_OR1_TI1_RMP_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
8138 #define TIM16_OR1_TI1_RMP_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
8139
8140 /******************* Bit definition for TIM16_OR2 register ******************/
8141 #define TIM16_OR2_BKINE ((uint32_t)0x00000001U) /*!<BRK BKIN input enable */
8142 #define TIM16_OR2_BKCMP1E ((uint32_t)0x00000002U) /*!<BRK COMP1 enable */
8143 #define TIM16_OR2_BKCMP2E ((uint32_t)0x00000004U) /*!<BRK COMP2 enable */
8144 #define TIM16_OR2_BKDFBK1E ((uint32_t)0x00000100U) /*!<BRK DFSDM_BREAK[1] enable */
8145 #define TIM16_OR2_BKINP ((uint32_t)0x00000200U) /*!<BRK BKIN input polarity */
8146 #define TIM16_OR2_BKCMP1P ((uint32_t)0x00000400U) /*!<BRK COMP1 input polarity */
8147 #define TIM16_OR2_BKCMP2P ((uint32_t)0x00000800U) /*!<BRK COMP2 input polarity */
8148
8149 /******************* Bit definition for TIM17_OR1 register ******************/
8150 #define TIM17_OR1_TI1_RMP ((uint32_t)0x00000003U) /*!<TI1_RMP[1:0] bits (TIM17 Input Capture 1 remap) */
8151 #define TIM17_OR1_TI1_RMP_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
8152 #define TIM17_OR1_TI1_RMP_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
8153
8154 /******************* Bit definition for TIM17_OR2 register ******************/
8155 #define TIM17_OR2_BKINE ((uint32_t)0x00000001U) /*!<BRK BKIN input enable */
8156 #define TIM17_OR2_BKCMP1E ((uint32_t)0x00000002U) /*!<BRK COMP1 enable */
8157 #define TIM17_OR2_BKCMP2E ((uint32_t)0x00000004U) /*!<BRK COMP2 enable */
8158 #define TIM17_OR2_BKDFBK2E ((uint32_t)0x00000100U) /*!<BRK DFSDM_BREAK[2] enable */
8159 #define TIM17_OR2_BKINP ((uint32_t)0x00000200U) /*!<BRK BKIN input polarity */
8160 #define TIM17_OR2_BKCMP1P ((uint32_t)0x00000400U) /*!<BRK COMP1 input polarity */
8161 #define TIM17_OR2_BKCMP2P ((uint32_t)0x00000800U) /*!<BRK COMP2 input polarity */
8162
8163 /******************************************************************************/
8164 /* */
8165 /* Low Power Timer (LPTTIM) */
8166 /* */
8167 /******************************************************************************/
8168 /****************** Bit definition for LPTIM_ISR register *******************/
8169 #define LPTIM_ISR_CMPM ((uint32_t)0x00000001U) /*!< Compare match */
8170 #define LPTIM_ISR_ARRM ((uint32_t)0x00000002U) /*!< Autoreload match */
8171 #define LPTIM_ISR_EXTTRIG ((uint32_t)0x00000004U) /*!< External trigger edge event */
8172 #define LPTIM_ISR_CMPOK ((uint32_t)0x00000008U) /*!< Compare register update OK */
8173 #define LPTIM_ISR_ARROK ((uint32_t)0x00000010U) /*!< Autoreload register update OK */
8174 #define LPTIM_ISR_UP ((uint32_t)0x00000020U) /*!< Counter direction change down to up */
8175 #define LPTIM_ISR_DOWN ((uint32_t)0x00000040U) /*!< Counter direction change up to down */
8176
8177 /****************** Bit definition for LPTIM_ICR register *******************/
8178 #define LPTIM_ICR_CMPMCF ((uint32_t)0x00000001U) /*!< Compare match Clear Flag */
8179 #define LPTIM_ICR_ARRMCF ((uint32_t)0x00000002U) /*!< Autoreload match Clear Flag */
8180 #define LPTIM_ICR_EXTTRIGCF ((uint32_t)0x00000004U) /*!< External trigger edge event Clear Flag */
8181 #define LPTIM_ICR_CMPOKCF ((uint32_t)0x00000008U) /*!< Compare register update OK Clear Flag */
8182 #define LPTIM_ICR_ARROKCF ((uint32_t)0x00000010U) /*!< Autoreload register update OK Clear Flag */
8183 #define LPTIM_ICR_UPCF ((uint32_t)0x00000020U) /*!< Counter direction change down to up Clear Flag */
8184 #define LPTIM_ICR_DOWNCF ((uint32_t)0x00000040U) /*!< Counter direction change up to down Clear Flag */
8185
8186 /****************** Bit definition for LPTIM_IER register ********************/
8187 #define LPTIM_IER_CMPMIE ((uint32_t)0x00000001U) /*!< Compare match Interrupt Enable */
8188 #define LPTIM_IER_ARRMIE ((uint32_t)0x00000002U) /*!< Autoreload match Interrupt Enable */
8189 #define LPTIM_IER_EXTTRIGIE ((uint32_t)0x00000004U) /*!< External trigger edge event Interrupt Enable */
8190 #define LPTIM_IER_CMPOKIE ((uint32_t)0x00000008U) /*!< Compare register update OK Interrupt Enable */
8191 #define LPTIM_IER_ARROKIE ((uint32_t)0x00000010U) /*!< Autoreload register update OK Interrupt Enable */
8192 #define LPTIM_IER_UPIE ((uint32_t)0x00000020U) /*!< Counter direction change down to up Interrupt Enable */
8193 #define LPTIM_IER_DOWNIE ((uint32_t)0x00000040U) /*!< Counter direction change up to down Interrupt Enable */
8194
8195 /****************** Bit definition for LPTIM_CFGR register *******************/
8196 #define LPTIM_CFGR_CKSEL ((uint32_t)0x00000001U) /*!< Clock selector */
8197
8198 #define LPTIM_CFGR_CKPOL ((uint32_t)0x00000006U) /*!< CKPOL[1:0] bits (Clock polarity) */
8199 #define LPTIM_CFGR_CKPOL_0 ((uint32_t)0x00000002U) /*!< Bit 0 */
8200 #define LPTIM_CFGR_CKPOL_1 ((uint32_t)0x00000004U) /*!< Bit 1 */
8201
8202 #define LPTIM_CFGR_CKFLT ((uint32_t)0x00000018U) /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */
8203 #define LPTIM_CFGR_CKFLT_0 ((uint32_t)0x00000008U) /*!< Bit 0 */
8204 #define LPTIM_CFGR_CKFLT_1 ((uint32_t)0x00000010U) /*!< Bit 1 */
8205
8206 #define LPTIM_CFGR_TRGFLT ((uint32_t)0x000000C0U) /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */
8207 #define LPTIM_CFGR_TRGFLT_0 ((uint32_t)0x00000040U) /*!< Bit 0 */
8208 #define LPTIM_CFGR_TRGFLT_1 ((uint32_t)0x00000080U) /*!< Bit 1 */
8209
8210 #define LPTIM_CFGR_PRESC ((uint32_t)0x00000E00U) /*!< PRESC[2:0] bits (Clock prescaler) */
8211 #define LPTIM_CFGR_PRESC_0 ((uint32_t)0x00000200U) /*!< Bit 0 */
8212 #define LPTIM_CFGR_PRESC_1 ((uint32_t)0x00000400U) /*!< Bit 1 */
8213 #define LPTIM_CFGR_PRESC_2 ((uint32_t)0x00000800U) /*!< Bit 2 */
8214
8215 #define LPTIM_CFGR_TRIGSEL ((uint32_t)0x0000E000U) /*!< TRIGSEL[2:0]] bits (Trigger selector) */
8216 #define LPTIM_CFGR_TRIGSEL_0 ((uint32_t)0x00002000U) /*!< Bit 0 */
8217 #define LPTIM_CFGR_TRIGSEL_1 ((uint32_t)0x00004000U) /*!< Bit 1 */
8218 #define LPTIM_CFGR_TRIGSEL_2 ((uint32_t)0x00008000U) /*!< Bit 2 */
8219
8220 #define LPTIM_CFGR_TRIGEN ((uint32_t)0x00060000U) /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */
8221 #define LPTIM_CFGR_TRIGEN_0 ((uint32_t)0x00020000U) /*!< Bit 0 */
8222 #define LPTIM_CFGR_TRIGEN_1 ((uint32_t)0x00040000U) /*!< Bit 1 */
8223
8224 #define LPTIM_CFGR_TIMOUT ((uint32_t)0x00080000U) /*!< Timout enable */
8225 #define LPTIM_CFGR_WAVE ((uint32_t)0x00100000U) /*!< Waveform shape */
8226 #define LPTIM_CFGR_WAVPOL ((uint32_t)0x00200000U) /*!< Waveform shape polarity */
8227 #define LPTIM_CFGR_PRELOAD ((uint32_t)0x00400000U) /*!< Reg update mode */
8228 #define LPTIM_CFGR_COUNTMODE ((uint32_t)0x00800000U) /*!< Counter mode enable */
8229 #define LPTIM_CFGR_ENC ((uint32_t)0x01000000U) /*!< Encoder mode enable */
8230
8231 /****************** Bit definition for LPTIM_CR register ********************/
8232 #define LPTIM_CR_ENABLE ((uint32_t)0x00000001U) /*!< LPTIMer enable */
8233 #define LPTIM_CR_SNGSTRT ((uint32_t)0x00000002U) /*!< Timer start in single mode */
8234 #define LPTIM_CR_CNTSTRT ((uint32_t)0x00000004U) /*!< Timer start in continuous mode */
8235
8236 /****************** Bit definition for LPTIM_CMP register *******************/
8237 #define LPTIM_CMP_CMP ((uint32_t)0x0000FFFFU) /*!< Compare register */
8238
8239 /****************** Bit definition for LPTIM_ARR register *******************/
8240 #define LPTIM_ARR_ARR ((uint32_t)0x0000FFFFU) /*!< Auto reload register */
8241
8242 /****************** Bit definition for LPTIM_CNT register *******************/
8243 #define LPTIM_CNT_CNT ((uint32_t)0x0000FFFFU) /*!< Counter register */
8244
8245 /****************** Bit definition for LPTIM_OR register *******************/
8246 #define LPTIM_OR_OR ((uint32_t)0x00000003U) /*!< LPTIMER[1:0] bits (Remap selection) */
8247 #define LPTIM_OR_OR_0 ((uint32_t)0x00000001U) /*!< Bit 0 */
8248 #define LPTIM_OR_OR_1 ((uint32_t)0x00000002U) /*!< Bit 1 */
8249
8250 /******************************************************************************/
8251 /* */
8252 /* Analog Comparators (COMP) */
8253 /* */
8254 /******************************************************************************/
8255 /********************** Bit definition for COMPx_CSR register ***************/
8256 #define COMP_CSR_EN ((uint32_t)0x00000001U) /*!< COMPx enable */
8257
8258 #define COMP_CSR_PWRMODE ((uint32_t)0x0000000CU) /*!< COMPx power mode */
8259 #define COMP_CSR_PWRMODE_0 ((uint32_t)0x00000004U) /*!< COMPx power mode bit 0 */
8260 #define COMP_CSR_PWRMODE_1 ((uint32_t)0x00000008U) /*!< COMPx power mode bit 1 */
8261
8262 #define COMP_CSR_INMSEL ((uint32_t)0x00000070U) /*!< COMPx inverting input (minus) selection */
8263 #define COMP_CSR_INMSEL_0 ((uint32_t)0x00000010U) /*!< COMPx inverting input (minus) selection bit 0 */
8264 #define COMP_CSR_INMSEL_1 ((uint32_t)0x00000020U) /*!< COMPx inverting input (minus) selection bit 1 */
8265 #define COMP_CSR_INMSEL_2 ((uint32_t)0x00000040U) /*!< COMPx inverting input (minus) selection bit 2 */
8266
8267 #define COMP_CSR_INPSEL ((uint32_t)0x00000080U) /*!< COMPx non inverting input (plus) selection */
8268 #define COMP_CSR_INPSEL_0 ((uint32_t)0x00000080U) /*!< COMPx non inverting input (plus) selection bit 0*/
8269 #define COMP_CSR_WINMODE ((uint32_t)0x00000200U) /*!< COMPx window mode. Bit intended to be used with COMP common instance (COMP_Common_TypeDef) */
8270 #define COMP_CSR_POLARITY ((uint32_t)0x00008000U) /*!< COMPx output polarity */
8271
8272 #define COMP_CSR_HYST ((uint32_t)0x00030000U) /*!< COMPx hysteresis */
8273 #define COMP_CSR_HYST_0 ((uint32_t)0x00010000U) /*!< COMPx hysteresis bit 0 */
8274 #define COMP_CSR_HYST_1 ((uint32_t)0x00020000U) /*!< COMPx hysteresis bit 1 */
8275
8276 #define COMP_CSR_BLANKING ((uint32_t)0x001C0000U) /*!< COMPx blanking source */
8277 #define COMP_CSR_BLANKING_0 ((uint32_t)0x00040000U) /*!< COMPx blanking source bit 0 */
8278 #define COMP_CSR_BLANKING_1 ((uint32_t)0x00080000U) /*!< COMPx blanking source bit 1 */
8279 #define COMP_CSR_BLANKING_2 ((uint32_t)0x00100000U) /*!< COMPx blanking source bit 2 */
8280
8281 #define COMP_CSR_BRGEN ((uint32_t)0x00400000U) /*!< COMPx voltage scaler enable */
8282 #define COMP_CSR_SCALEN ((uint32_t)0x00800000U) /*!< COMPx scaler bridge enable */
8283 #define COMP_CSR_VALUE ((uint32_t)0x40000000U) /*!< COMPx value */
8284 #define COMP_CSR_LOCK ((uint32_t)0x80000000U) /*!< COMPx lock */
8285
8286 /******************************************************************************/
8287 /* */
8288 /* Operational Amplifier (OPAMP) */
8289 /* */
8290 /******************************************************************************/
8291 /********************* Bit definition for OPAMPx_CSR register ***************/
8292 #define OPAMP_CSR_OPAMPxEN ((uint32_t)0x00000001U) /*!< OPAMP enable */
8293 #define OPAMP_CSR_OPALPM ((uint32_t)0x00000002U) /*!< Operational amplifier Low Power Mode */
8294
8295 #define OPAMP_CSR_OPAMODE ((uint32_t)0x0000000CU) /*!< Operational amplifier PGA mode */
8296 #define OPAMP_CSR_OPAMODE_0 ((uint32_t)0x00000004U) /*!< Bit 0 */
8297 #define OPAMP_CSR_OPAMODE_1 ((uint32_t)0x00000008U) /*!< Bit 1 */
8298
8299 #define OPAMP_CSR_PGGAIN ((uint32_t)0x00000030U) /*!< Operational amplifier Programmable amplifier gain value */
8300 #define OPAMP_CSR_PGGAIN_0 ((uint32_t)0x00000010U) /*!< Bit 0 */
8301 #define OPAMP_CSR_PGGAIN_1 ((uint32_t)0x00000020U) /*!< Bit 1 */
8302
8303 #define OPAMP_CSR_VMSEL ((uint32_t)0x00000300U) /*!< Inverting input selection */
8304 #define OPAMP_CSR_VMSEL_0 ((uint32_t)0x00000100U) /*!< Bit 0 */
8305 #define OPAMP_CSR_VMSEL_1 ((uint32_t)0x00000200U) /*!< Bit 1 */
8306
8307 #define OPAMP_CSR_VPSEL ((uint32_t)0x00000400U) /*!< Non inverted input selection */
8308 #define OPAMP_CSR_CALON ((uint32_t)0x00001000U) /*!< Calibration mode enable */
8309 #define OPAMP_CSR_CALSEL ((uint32_t)0x00002000U) /*!< Calibration selection */
8310 #define OPAMP_CSR_USERTRIM ((uint32_t)0x00004000U) /*!< User trimming enable */
8311 #define OPAMP_CSR_CALOUT ((uint32_t)0x00008000U) /*!< Operational amplifier1 calibration output */
8312
8313 /********************* Bit definition for OPAMP1_CSR register ***************/
8314 #define OPAMP1_CSR_OPAEN ((uint32_t)0x00000001U) /*!< Operational amplifier1 Enable */
8315 #define OPAMP1_CSR_OPALPM ((uint32_t)0x00000002U) /*!< Operational amplifier1 Low Power Mode */
8316
8317 #define OPAMP1_CSR_OPAMODE ((uint32_t)0x0000000CU) /*!< Operational amplifier1 PGA mode */
8318 #define OPAMP1_CSR_OPAMODE_0 ((uint32_t)0x00000004U) /*!< Bit 0 */
8319 #define OPAMP1_CSR_OPAMODE_1 ((uint32_t)0x00000008U) /*!< Bit 1 */
8320
8321 #define OPAMP1_CSR_PGAGAIN ((uint32_t)0x00000030U) /*!< Operational amplifier1 Programmable amplifier gain value */
8322 #define OPAMP1_CSR_PGAGAIN_0 ((uint32_t)0x00000010U) /*!< Bit 0 */
8323 #define OPAMP1_CSR_PGAGAIN_1 ((uint32_t)0x00000020U) /*!< Bit 1 */
8324
8325 #define OPAMP1_CSR_VMSEL ((uint32_t)0x00000300U) /*!< Inverting input selection */
8326 #define OPAMP1_CSR_VMSEL_0 ((uint32_t)0x00000100U) /*!< Bit 0 */
8327 #define OPAMP1_CSR_VMSEL_1 ((uint32_t)0x00000200U) /*!< Bit 1 */
8328
8329 #define OPAMP1_CSR_VPSEL ((uint32_t)0x00000400U) /*!< Non inverted input selection */
8330 #define OPAMP1_CSR_CALON ((uint32_t)0x00001000U) /*!< Calibration mode enable */
8331 #define OPAMP1_CSR_CALSEL ((uint32_t)0x00002000U) /*!< Calibration selection */
8332 #define OPAMP1_CSR_USERTRIM ((uint32_t)0x00004000U) /*!< User trimming enable */
8333 #define OPAMP1_CSR_CALOUT ((uint32_t)0x00008000U) /*!< Operational amplifier1 calibration output */
8334 #define OPAMP1_CSR_OPARANGE ((uint32_t)0x80000000U) /*!< Operational amplifiers power supply range for stability */
8335
8336 /********************* Bit definition for OPAMP2_CSR register ***************/
8337 #define OPAMP2_CSR_OPAEN ((uint32_t)0x00000001U) /*!< Operational amplifier2 Enable */
8338 #define OPAMP2_CSR_OPALPM ((uint32_t)0x00000002U) /*!< Operational amplifier2 Low Power Mode */
8339
8340 #define OPAMP2_CSR_OPAMODE ((uint32_t)0x0000000CU) /*!< Operational amplifier2 PGA mode */
8341 #define OPAMP2_CSR_OPAMODE_0 ((uint32_t)0x00000004U) /*!< Bit 0 */
8342 #define OPAMP2_CSR_OPAMODE_1 ((uint32_t)0x00000008U) /*!< Bit 1 */
8343
8344 #define OPAMP2_CSR_PGAGAIN ((uint32_t)0x00000030U) /*!< Operational amplifier2 Programmable amplifier gain value */
8345 #define OPAMP2_CSR_PGAGAIN_0 ((uint32_t)0x00000010U) /*!< Bit 0 */
8346 #define OPAMP2_CSR_PGAGAIN_1 ((uint32_t)0x00000020U) /*!< Bit 1 */
8347
8348 #define OPAMP2_CSR_VMSEL ((uint32_t)0x00000300U) /*!< Inverting input selection */
8349 #define OPAMP2_CSR_VMSEL_0 ((uint32_t)0x00000100U) /*!< Bit 0 */
8350 #define OPAMP2_CSR_VMSEL_1 ((uint32_t)0x00000200U) /*!< Bit 1 */
8351
8352 #define OPAMP2_CSR_VPSEL ((uint32_t)0x00000400U) /*!< Non inverted input selection */
8353 #define OPAMP2_CSR_CALON ((uint32_t)0x00001000U) /*!< Calibration mode enable */
8354 #define OPAMP2_CSR_CALSEL ((uint32_t)0x00002000U) /*!< Calibration selection */
8355 #define OPAMP2_CSR_USERTRIM ((uint32_t)0x00004000U) /*!< User trimming enable */
8356 #define OPAMP2_CSR_CALOUT ((uint32_t)0x00008000U) /*!< Operational amplifier2 calibration output */
8357
8358 /******************* Bit definition for OPAMP_OTR register ******************/
8359 #define OPAMP_OTR_TRIMOFFSETN ((uint32_t)0x0000001FU) /*!< Trim for NMOS differential pairs */
8360 #define OPAMP_OTR_TRIMOFFSETP ((uint32_t)0x00001F00U) /*!< Trim for PMOS differential pairs */
8361
8362 /******************* Bit definition for OPAMP1_OTR register ******************/
8363 #define OPAMP1_OTR_TRIMOFFSETN ((uint32_t)0x0000001FU) /*!< Trim for NMOS differential pairs */
8364 #define OPAMP1_OTR_TRIMOFFSETP ((uint32_t)0x00001F00U) /*!< Trim for PMOS differential pairs */
8365
8366 /******************* Bit definition for OPAMP2_OTR register ******************/
8367 #define OPAMP2_OTR_TRIMOFFSETN ((uint32_t)0x0000001FU) /*!< Trim for NMOS differential pairs */
8368 #define OPAMP2_OTR_TRIMOFFSETP ((uint32_t)0x00001F00U) /*!< Trim for PMOS differential pairs */
8369
8370 /******************* Bit definition for OPAMP_LPOTR register ****************/
8371 #define OPAMP_LPOTR_TRIMLPOFFSETN ((uint32_t)0x0000001FU) /*!< Trim for NMOS differential pairs */
8372 #define OPAMP_LPOTR_TRIMLPOFFSETP ((uint32_t)0x00001F00U) /*!< Trim for PMOS differential pairs */
8373
8374 /******************* Bit definition for OPAMP1_LPOTR register ****************/
8375 #define OPAMP1_LPOTR_TRIMLPOFFSETN ((uint32_t)0x0000001FU) /*!< Trim for NMOS differential pairs */
8376 #define OPAMP1_LPOTR_TRIMLPOFFSETP ((uint32_t)0x00001F00U) /*!< Trim for PMOS differential pairs */
8377
8378 /******************* Bit definition for OPAMP2_LPOTR register ****************/
8379 #define OPAMP2_LPOTR_TRIMLPOFFSETN ((uint32_t)0x0000001FU) /*!< Trim for NMOS differential pairs */
8380 #define OPAMP2_LPOTR_TRIMLPOFFSETP ((uint32_t)0x00001F00U) /*!< Trim for PMOS differential pairs */
8381
8382 /******************************************************************************/
8383 /* */
8384 /* Touch Sensing Controller (TSC) */
8385 /* */
8386 /******************************************************************************/
8387 /******************* Bit definition for TSC_CR register *********************/
8388 #define TSC_CR_TSCE ((uint32_t)0x00000001U) /*!<Touch sensing controller enable */
8389 #define TSC_CR_START ((uint32_t)0x00000002U) /*!<Start acquisition */
8390 #define TSC_CR_AM ((uint32_t)0x00000004U) /*!<Acquisition mode */
8391 #define TSC_CR_SYNCPOL ((uint32_t)0x00000008U) /*!<Synchronization pin polarity */
8392 #define TSC_CR_IODEF ((uint32_t)0x00000010U) /*!<IO default mode */
8393
8394 #define TSC_CR_MCV ((uint32_t)0x000000E0U) /*!<MCV[2:0] bits (Max Count Value) */
8395 #define TSC_CR_MCV_0 ((uint32_t)0x00000020U) /*!<Bit 0 */
8396 #define TSC_CR_MCV_1 ((uint32_t)0x00000040U) /*!<Bit 1 */
8397 #define TSC_CR_MCV_2 ((uint32_t)0x00000080U) /*!<Bit 2 */
8398
8399 #define TSC_CR_PGPSC ((uint32_t)0x00007000U) /*!<PGPSC[2:0] bits (Pulse Generator Prescaler) */
8400 #define TSC_CR_PGPSC_0 ((uint32_t)0x00001000U) /*!<Bit 0 */
8401 #define TSC_CR_PGPSC_1 ((uint32_t)0x00002000U) /*!<Bit 1 */
8402 #define TSC_CR_PGPSC_2 ((uint32_t)0x00004000U) /*!<Bit 2 */
8403
8404 #define TSC_CR_SSPSC ((uint32_t)0x00008000U) /*!<Spread Spectrum Prescaler */
8405 #define TSC_CR_SSE ((uint32_t)0x00010000U) /*!<Spread Spectrum Enable */
8406
8407 #define TSC_CR_SSD ((uint32_t)0x00FE0000U) /*!<SSD[6:0] bits (Spread Spectrum Deviation) */
8408 #define TSC_CR_SSD_0 ((uint32_t)0x00020000U) /*!<Bit 0 */
8409 #define TSC_CR_SSD_1 ((uint32_t)0x00040000U) /*!<Bit 1 */
8410 #define TSC_CR_SSD_2 ((uint32_t)0x00080000U) /*!<Bit 2 */
8411 #define TSC_CR_SSD_3 ((uint32_t)0x00100000U) /*!<Bit 3 */
8412 #define TSC_CR_SSD_4 ((uint32_t)0x00200000U) /*!<Bit 4 */
8413 #define TSC_CR_SSD_5 ((uint32_t)0x00400000U) /*!<Bit 5 */
8414 #define TSC_CR_SSD_6 ((uint32_t)0x00800000U) /*!<Bit 6 */
8415
8416 #define TSC_CR_CTPL ((uint32_t)0x0F000000U) /*!<CTPL[3:0] bits (Charge Transfer pulse low) */
8417 #define TSC_CR_CTPL_0 ((uint32_t)0x01000000U) /*!<Bit 0 */
8418 #define TSC_CR_CTPL_1 ((uint32_t)0x02000000U) /*!<Bit 1 */
8419 #define TSC_CR_CTPL_2 ((uint32_t)0x04000000U) /*!<Bit 2 */
8420 #define TSC_CR_CTPL_3 ((uint32_t)0x08000000U) /*!<Bit 3 */
8421
8422 #define TSC_CR_CTPH ((uint32_t)0xF0000000U) /*!<CTPH[3:0] bits (Charge Transfer pulse high) */
8423 #define TSC_CR_CTPH_0 ((uint32_t)0x10000000U) /*!<Bit 0 */
8424 #define TSC_CR_CTPH_1 ((uint32_t)0x20000000U) /*!<Bit 1 */
8425 #define TSC_CR_CTPH_2 ((uint32_t)0x40000000U) /*!<Bit 2 */
8426 #define TSC_CR_CTPH_3 ((uint32_t)0x80000000U) /*!<Bit 3 */
8427
8428 /******************* Bit definition for TSC_IER register ********************/
8429 #define TSC_IER_EOAIE ((uint32_t)0x00000001U) /*!<End of acquisition interrupt enable */
8430 #define TSC_IER_MCEIE ((uint32_t)0x00000002U) /*!<Max count error interrupt enable */
8431
8432 /******************* Bit definition for TSC_ICR register ********************/
8433 #define TSC_ICR_EOAIC ((uint32_t)0x00000001U) /*!<End of acquisition interrupt clear */
8434 #define TSC_ICR_MCEIC ((uint32_t)0x00000002U) /*!<Max count error interrupt clear */
8435
8436 /******************* Bit definition for TSC_ISR register ********************/
8437 #define TSC_ISR_EOAF ((uint32_t)0x00000001U) /*!<End of acquisition flag */
8438 #define TSC_ISR_MCEF ((uint32_t)0x00000002U) /*!<Max count error flag */
8439
8440 /******************* Bit definition for TSC_IOHCR register ******************/
8441 #define TSC_IOHCR_G1_IO1 ((uint32_t)0x00000001U) /*!<GROUP1_IO1 schmitt trigger hysteresis mode */
8442 #define TSC_IOHCR_G1_IO2 ((uint32_t)0x00000002U) /*!<GROUP1_IO2 schmitt trigger hysteresis mode */
8443 #define TSC_IOHCR_G1_IO3 ((uint32_t)0x00000004U) /*!<GROUP1_IO3 schmitt trigger hysteresis mode */
8444 #define TSC_IOHCR_G1_IO4 ((uint32_t)0x00000008U) /*!<GROUP1_IO4 schmitt trigger hysteresis mode */
8445 #define TSC_IOHCR_G2_IO1 ((uint32_t)0x00000010U) /*!<GROUP2_IO1 schmitt trigger hysteresis mode */
8446 #define TSC_IOHCR_G2_IO2 ((uint32_t)0x00000020U) /*!<GROUP2_IO2 schmitt trigger hysteresis mode */
8447 #define TSC_IOHCR_G2_IO3 ((uint32_t)0x00000040U) /*!<GROUP2_IO3 schmitt trigger hysteresis mode */
8448 #define TSC_IOHCR_G2_IO4 ((uint32_t)0x00000080U) /*!<GROUP2_IO4 schmitt trigger hysteresis mode */
8449 #define TSC_IOHCR_G3_IO1 ((uint32_t)0x00000100U) /*!<GROUP3_IO1 schmitt trigger hysteresis mode */
8450 #define TSC_IOHCR_G3_IO2 ((uint32_t)0x00000200U) /*!<GROUP3_IO2 schmitt trigger hysteresis mode */
8451 #define TSC_IOHCR_G3_IO3 ((uint32_t)0x00000400U) /*!<GROUP3_IO3 schmitt trigger hysteresis mode */
8452 #define TSC_IOHCR_G3_IO4 ((uint32_t)0x00000800U) /*!<GROUP3_IO4 schmitt trigger hysteresis mode */
8453 #define TSC_IOHCR_G4_IO1 ((uint32_t)0x00001000U) /*!<GROUP4_IO1 schmitt trigger hysteresis mode */
8454 #define TSC_IOHCR_G4_IO2 ((uint32_t)0x00002000U) /*!<GROUP4_IO2 schmitt trigger hysteresis mode */
8455 #define TSC_IOHCR_G4_IO3 ((uint32_t)0x00004000U) /*!<GROUP4_IO3 schmitt trigger hysteresis mode */
8456 #define TSC_IOHCR_G4_IO4 ((uint32_t)0x00008000U) /*!<GROUP4_IO4 schmitt trigger hysteresis mode */
8457 #define TSC_IOHCR_G5_IO1 ((uint32_t)0x00010000U) /*!<GROUP5_IO1 schmitt trigger hysteresis mode */
8458 #define TSC_IOHCR_G5_IO2 ((uint32_t)0x00020000U) /*!<GROUP5_IO2 schmitt trigger hysteresis mode */
8459 #define TSC_IOHCR_G5_IO3 ((uint32_t)0x00040000U) /*!<GROUP5_IO3 schmitt trigger hysteresis mode */
8460 #define TSC_IOHCR_G5_IO4 ((uint32_t)0x00080000U) /*!<GROUP5_IO4 schmitt trigger hysteresis mode */
8461 #define TSC_IOHCR_G6_IO1 ((uint32_t)0x00100000U) /*!<GROUP6_IO1 schmitt trigger hysteresis mode */
8462 #define TSC_IOHCR_G6_IO2 ((uint32_t)0x00200000U) /*!<GROUP6_IO2 schmitt trigger hysteresis mode */
8463 #define TSC_IOHCR_G6_IO3 ((uint32_t)0x00400000U) /*!<GROUP6_IO3 schmitt trigger hysteresis mode */
8464 #define TSC_IOHCR_G6_IO4 ((uint32_t)0x00800000U) /*!<GROUP6_IO4 schmitt trigger hysteresis mode */
8465 #define TSC_IOHCR_G7_IO1 ((uint32_t)0x01000000U) /*!<GROUP7_IO1 schmitt trigger hysteresis mode */
8466 #define TSC_IOHCR_G7_IO2 ((uint32_t)0x02000000U) /*!<GROUP7_IO2 schmitt trigger hysteresis mode */
8467 #define TSC_IOHCR_G7_IO3 ((uint32_t)0x04000000U) /*!<GROUP7_IO3 schmitt trigger hysteresis mode */
8468 #define TSC_IOHCR_G7_IO4 ((uint32_t)0x08000000U) /*!<GROUP7_IO4 schmitt trigger hysteresis mode */
8469 #define TSC_IOHCR_G8_IO1 ((uint32_t)0x10000000U) /*!<GROUP8_IO1 schmitt trigger hysteresis mode */
8470 #define TSC_IOHCR_G8_IO2 ((uint32_t)0x20000000U) /*!<GROUP8_IO2 schmitt trigger hysteresis mode */
8471 #define TSC_IOHCR_G8_IO3 ((uint32_t)0x40000000U) /*!<GROUP8_IO3 schmitt trigger hysteresis mode */
8472 #define TSC_IOHCR_G8_IO4 ((uint32_t)0x80000000U) /*!<GROUP8_IO4 schmitt trigger hysteresis mode */
8473
8474 /******************* Bit definition for TSC_IOASCR register *****************/
8475 #define TSC_IOASCR_G1_IO1 ((uint32_t)0x00000001U) /*!<GROUP1_IO1 analog switch enable */
8476 #define TSC_IOASCR_G1_IO2 ((uint32_t)0x00000002U) /*!<GROUP1_IO2 analog switch enable */
8477 #define TSC_IOASCR_G1_IO3 ((uint32_t)0x00000004U) /*!<GROUP1_IO3 analog switch enable */
8478 #define TSC_IOASCR_G1_IO4 ((uint32_t)0x00000008U) /*!<GROUP1_IO4 analog switch enable */
8479 #define TSC_IOASCR_G2_IO1 ((uint32_t)0x00000010U) /*!<GROUP2_IO1 analog switch enable */
8480 #define TSC_IOASCR_G2_IO2 ((uint32_t)0x00000020U) /*!<GROUP2_IO2 analog switch enable */
8481 #define TSC_IOASCR_G2_IO3 ((uint32_t)0x00000040U) /*!<GROUP2_IO3 analog switch enable */
8482 #define TSC_IOASCR_G2_IO4 ((uint32_t)0x00000080U) /*!<GROUP2_IO4 analog switch enable */
8483 #define TSC_IOASCR_G3_IO1 ((uint32_t)0x00000100U) /*!<GROUP3_IO1 analog switch enable */
8484 #define TSC_IOASCR_G3_IO2 ((uint32_t)0x00000200U) /*!<GROUP3_IO2 analog switch enable */
8485 #define TSC_IOASCR_G3_IO3 ((uint32_t)0x00000400U) /*!<GROUP3_IO3 analog switch enable */
8486 #define TSC_IOASCR_G3_IO4 ((uint32_t)0x00000800U) /*!<GROUP3_IO4 analog switch enable */
8487 #define TSC_IOASCR_G4_IO1 ((uint32_t)0x00001000U) /*!<GROUP4_IO1 analog switch enable */
8488 #define TSC_IOASCR_G4_IO2 ((uint32_t)0x00002000U) /*!<GROUP4_IO2 analog switch enable */
8489 #define TSC_IOASCR_G4_IO3 ((uint32_t)0x00004000U) /*!<GROUP4_IO3 analog switch enable */
8490 #define TSC_IOASCR_G4_IO4 ((uint32_t)0x00008000U) /*!<GROUP4_IO4 analog switch enable */
8491 #define TSC_IOASCR_G5_IO1 ((uint32_t)0x00010000U) /*!<GROUP5_IO1 analog switch enable */
8492 #define TSC_IOASCR_G5_IO2 ((uint32_t)0x00020000U) /*!<GROUP5_IO2 analog switch enable */
8493 #define TSC_IOASCR_G5_IO3 ((uint32_t)0x00040000U) /*!<GROUP5_IO3 analog switch enable */
8494 #define TSC_IOASCR_G5_IO4 ((uint32_t)0x00080000U) /*!<GROUP5_IO4 analog switch enable */
8495 #define TSC_IOASCR_G6_IO1 ((uint32_t)0x00100000U) /*!<GROUP6_IO1 analog switch enable */
8496 #define TSC_IOASCR_G6_IO2 ((uint32_t)0x00200000U) /*!<GROUP6_IO2 analog switch enable */
8497 #define TSC_IOASCR_G6_IO3 ((uint32_t)0x00400000U) /*!<GROUP6_IO3 analog switch enable */
8498 #define TSC_IOASCR_G6_IO4 ((uint32_t)0x00800000U) /*!<GROUP6_IO4 analog switch enable */
8499 #define TSC_IOASCR_G7_IO1 ((uint32_t)0x01000000U) /*!<GROUP7_IO1 analog switch enable */
8500 #define TSC_IOASCR_G7_IO2 ((uint32_t)0x02000000U) /*!<GROUP7_IO2 analog switch enable */
8501 #define TSC_IOASCR_G7_IO3 ((uint32_t)0x04000000U) /*!<GROUP7_IO3 analog switch enable */
8502 #define TSC_IOASCR_G7_IO4 ((uint32_t)0x08000000U) /*!<GROUP7_IO4 analog switch enable */
8503 #define TSC_IOASCR_G8_IO1 ((uint32_t)0x10000000U) /*!<GROUP8_IO1 analog switch enable */
8504 #define TSC_IOASCR_G8_IO2 ((uint32_t)0x20000000U) /*!<GROUP8_IO2 analog switch enable */
8505 #define TSC_IOASCR_G8_IO3 ((uint32_t)0x40000000U) /*!<GROUP8_IO3 analog switch enable */
8506 #define TSC_IOASCR_G8_IO4 ((uint32_t)0x80000000U) /*!<GROUP8_IO4 analog switch enable */
8507
8508 /******************* Bit definition for TSC_IOSCR register ******************/
8509 #define TSC_IOSCR_G1_IO1 ((uint32_t)0x00000001U) /*!<GROUP1_IO1 sampling mode */
8510 #define TSC_IOSCR_G1_IO2 ((uint32_t)0x00000002U) /*!<GROUP1_IO2 sampling mode */
8511 #define TSC_IOSCR_G1_IO3 ((uint32_t)0x00000004U) /*!<GROUP1_IO3 sampling mode */
8512 #define TSC_IOSCR_G1_IO4 ((uint32_t)0x00000008U) /*!<GROUP1_IO4 sampling mode */
8513 #define TSC_IOSCR_G2_IO1 ((uint32_t)0x00000010U) /*!<GROUP2_IO1 sampling mode */
8514 #define TSC_IOSCR_G2_IO2 ((uint32_t)0x00000020U) /*!<GROUP2_IO2 sampling mode */
8515 #define TSC_IOSCR_G2_IO3 ((uint32_t)0x00000040U) /*!<GROUP2_IO3 sampling mode */
8516 #define TSC_IOSCR_G2_IO4 ((uint32_t)0x00000080U) /*!<GROUP2_IO4 sampling mode */
8517 #define TSC_IOSCR_G3_IO1 ((uint32_t)0x00000100U) /*!<GROUP3_IO1 sampling mode */
8518 #define TSC_IOSCR_G3_IO2 ((uint32_t)0x00000200U) /*!<GROUP3_IO2 sampling mode */
8519 #define TSC_IOSCR_G3_IO3 ((uint32_t)0x00000400U) /*!<GROUP3_IO3 sampling mode */
8520 #define TSC_IOSCR_G3_IO4 ((uint32_t)0x00000800U) /*!<GROUP3_IO4 sampling mode */
8521 #define TSC_IOSCR_G4_IO1 ((uint32_t)0x00001000U) /*!<GROUP4_IO1 sampling mode */
8522 #define TSC_IOSCR_G4_IO2 ((uint32_t)0x00002000U) /*!<GROUP4_IO2 sampling mode */
8523 #define TSC_IOSCR_G4_IO3 ((uint32_t)0x00004000U) /*!<GROUP4_IO3 sampling mode */
8524 #define TSC_IOSCR_G4_IO4 ((uint32_t)0x00008000U) /*!<GROUP4_IO4 sampling mode */
8525 #define TSC_IOSCR_G5_IO1 ((uint32_t)0x00010000U) /*!<GROUP5_IO1 sampling mode */
8526 #define TSC_IOSCR_G5_IO2 ((uint32_t)0x00020000U) /*!<GROUP5_IO2 sampling mode */
8527 #define TSC_IOSCR_G5_IO3 ((uint32_t)0x00040000U) /*!<GROUP5_IO3 sampling mode */
8528 #define TSC_IOSCR_G5_IO4 ((uint32_t)0x00080000U) /*!<GROUP5_IO4 sampling mode */
8529 #define TSC_IOSCR_G6_IO1 ((uint32_t)0x00100000U) /*!<GROUP6_IO1 sampling mode */
8530 #define TSC_IOSCR_G6_IO2 ((uint32_t)0x00200000U) /*!<GROUP6_IO2 sampling mode */
8531 #define TSC_IOSCR_G6_IO3 ((uint32_t)0x00400000U) /*!<GROUP6_IO3 sampling mode */
8532 #define TSC_IOSCR_G6_IO4 ((uint32_t)0x00800000U) /*!<GROUP6_IO4 sampling mode */
8533 #define TSC_IOSCR_G7_IO1 ((uint32_t)0x01000000U) /*!<GROUP7_IO1 sampling mode */
8534 #define TSC_IOSCR_G7_IO2 ((uint32_t)0x02000000U) /*!<GROUP7_IO2 sampling mode */
8535 #define TSC_IOSCR_G7_IO3 ((uint32_t)0x04000000U) /*!<GROUP7_IO3 sampling mode */
8536 #define TSC_IOSCR_G7_IO4 ((uint32_t)0x08000000U) /*!<GROUP7_IO4 sampling mode */
8537 #define TSC_IOSCR_G8_IO1 ((uint32_t)0x10000000U) /*!<GROUP8_IO1 sampling mode */
8538 #define TSC_IOSCR_G8_IO2 ((uint32_t)0x20000000U) /*!<GROUP8_IO2 sampling mode */
8539 #define TSC_IOSCR_G8_IO3 ((uint32_t)0x40000000U) /*!<GROUP8_IO3 sampling mode */
8540 #define TSC_IOSCR_G8_IO4 ((uint32_t)0x80000000U) /*!<GROUP8_IO4 sampling mode */
8541
8542 /******************* Bit definition for TSC_IOCCR register ******************/
8543 #define TSC_IOCCR_G1_IO1 ((uint32_t)0x00000001U) /*!<GROUP1_IO1 channel mode */
8544 #define TSC_IOCCR_G1_IO2 ((uint32_t)0x00000002U) /*!<GROUP1_IO2 channel mode */
8545 #define TSC_IOCCR_G1_IO3 ((uint32_t)0x00000004U) /*!<GROUP1_IO3 channel mode */
8546 #define TSC_IOCCR_G1_IO4 ((uint32_t)0x00000008U) /*!<GROUP1_IO4 channel mode */
8547 #define TSC_IOCCR_G2_IO1 ((uint32_t)0x00000010U) /*!<GROUP2_IO1 channel mode */
8548 #define TSC_IOCCR_G2_IO2 ((uint32_t)0x00000020U) /*!<GROUP2_IO2 channel mode */
8549 #define TSC_IOCCR_G2_IO3 ((uint32_t)0x00000040U) /*!<GROUP2_IO3 channel mode */
8550 #define TSC_IOCCR_G2_IO4 ((uint32_t)0x00000080U) /*!<GROUP2_IO4 channel mode */
8551 #define TSC_IOCCR_G3_IO1 ((uint32_t)0x00000100U) /*!<GROUP3_IO1 channel mode */
8552 #define TSC_IOCCR_G3_IO2 ((uint32_t)0x00000200U) /*!<GROUP3_IO2 channel mode */
8553 #define TSC_IOCCR_G3_IO3 ((uint32_t)0x00000400U) /*!<GROUP3_IO3 channel mode */
8554 #define TSC_IOCCR_G3_IO4 ((uint32_t)0x00000800U) /*!<GROUP3_IO4 channel mode */
8555 #define TSC_IOCCR_G4_IO1 ((uint32_t)0x00001000U) /*!<GROUP4_IO1 channel mode */
8556 #define TSC_IOCCR_G4_IO2 ((uint32_t)0x00002000U) /*!<GROUP4_IO2 channel mode */
8557 #define TSC_IOCCR_G4_IO3 ((uint32_t)0x00004000U) /*!<GROUP4_IO3 channel mode */
8558 #define TSC_IOCCR_G4_IO4 ((uint32_t)0x00008000U) /*!<GROUP4_IO4 channel mode */
8559 #define TSC_IOCCR_G5_IO1 ((uint32_t)0x00010000U) /*!<GROUP5_IO1 channel mode */
8560 #define TSC_IOCCR_G5_IO2 ((uint32_t)0x00020000U) /*!<GROUP5_IO2 channel mode */
8561 #define TSC_IOCCR_G5_IO3 ((uint32_t)0x00040000U) /*!<GROUP5_IO3 channel mode */
8562 #define TSC_IOCCR_G5_IO4 ((uint32_t)0x00080000U) /*!<GROUP5_IO4 channel mode */
8563 #define TSC_IOCCR_G6_IO1 ((uint32_t)0x00100000U) /*!<GROUP6_IO1 channel mode */
8564 #define TSC_IOCCR_G6_IO2 ((uint32_t)0x00200000U) /*!<GROUP6_IO2 channel mode */
8565 #define TSC_IOCCR_G6_IO3 ((uint32_t)0x00400000U) /*!<GROUP6_IO3 channel mode */
8566 #define TSC_IOCCR_G6_IO4 ((uint32_t)0x00800000U) /*!<GROUP6_IO4 channel mode */
8567 #define TSC_IOCCR_G7_IO1 ((uint32_t)0x01000000U) /*!<GROUP7_IO1 channel mode */
8568 #define TSC_IOCCR_G7_IO2 ((uint32_t)0x02000000U) /*!<GROUP7_IO2 channel mode */
8569 #define TSC_IOCCR_G7_IO3 ((uint32_t)0x04000000U) /*!<GROUP7_IO3 channel mode */
8570 #define TSC_IOCCR_G7_IO4 ((uint32_t)0x08000000U) /*!<GROUP7_IO4 channel mode */
8571 #define TSC_IOCCR_G8_IO1 ((uint32_t)0x10000000U) /*!<GROUP8_IO1 channel mode */
8572 #define TSC_IOCCR_G8_IO2 ((uint32_t)0x20000000U) /*!<GROUP8_IO2 channel mode */
8573 #define TSC_IOCCR_G8_IO3 ((uint32_t)0x40000000U) /*!<GROUP8_IO3 channel mode */
8574 #define TSC_IOCCR_G8_IO4 ((uint32_t)0x80000000U) /*!<GROUP8_IO4 channel mode */
8575
8576 /******************* Bit definition for TSC_IOGCSR register *****************/
8577 #define TSC_IOGCSR_G1E ((uint32_t)0x00000001U) /*!<Analog IO GROUP1 enable */
8578 #define TSC_IOGCSR_G2E ((uint32_t)0x00000002U) /*!<Analog IO GROUP2 enable */
8579 #define TSC_IOGCSR_G3E ((uint32_t)0x00000004U) /*!<Analog IO GROUP3 enable */
8580 #define TSC_IOGCSR_G4E ((uint32_t)0x00000008U) /*!<Analog IO GROUP4 enable */
8581 #define TSC_IOGCSR_G5E ((uint32_t)0x00000010U) /*!<Analog IO GROUP5 enable */
8582 #define TSC_IOGCSR_G6E ((uint32_t)0x00000020U) /*!<Analog IO GROUP6 enable */
8583 #define TSC_IOGCSR_G7E ((uint32_t)0x00000040U) /*!<Analog IO GROUP7 enable */
8584 #define TSC_IOGCSR_G8E ((uint32_t)0x00000080U) /*!<Analog IO GROUP8 enable */
8585 #define TSC_IOGCSR_G1S ((uint32_t)0x00010000U) /*!<Analog IO GROUP1 status */
8586 #define TSC_IOGCSR_G2S ((uint32_t)0x00020000U) /*!<Analog IO GROUP2 status */
8587 #define TSC_IOGCSR_G3S ((uint32_t)0x00040000U) /*!<Analog IO GROUP3 status */
8588 #define TSC_IOGCSR_G4S ((uint32_t)0x00080000U) /*!<Analog IO GROUP4 status */
8589 #define TSC_IOGCSR_G5S ((uint32_t)0x00100000U) /*!<Analog IO GROUP5 status */
8590 #define TSC_IOGCSR_G6S ((uint32_t)0x00200000U) /*!<Analog IO GROUP6 status */
8591 #define TSC_IOGCSR_G7S ((uint32_t)0x00400000U) /*!<Analog IO GROUP7 status */
8592 #define TSC_IOGCSR_G8S ((uint32_t)0x00800000U) /*!<Analog IO GROUP8 status */
8593
8594 /******************* Bit definition for TSC_IOGXCR register *****************/
8595 #define TSC_IOGXCR_CNT ((uint32_t)0x00003FFFU) /*!<CNT[13:0] bits (Counter value) */
8596
8597 /******************************************************************************/
8598 /* */
8599 /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */
8600 /* */
8601 /******************************************************************************/
8602 /****************** Bit definition for USART_CR1 register *******************/
8603 #define USART_CR1_UE ((uint32_t)0x00000001U) /*!< USART Enable */
8604 #define USART_CR1_UESM ((uint32_t)0x00000002U) /*!< USART Enable in STOP Mode */
8605 #define USART_CR1_RE ((uint32_t)0x00000004U) /*!< Receiver Enable */
8606 #define USART_CR1_TE ((uint32_t)0x00000008U) /*!< Transmitter Enable */
8607 #define USART_CR1_IDLEIE ((uint32_t)0x00000010U) /*!< IDLE Interrupt Enable */
8608 #define USART_CR1_RXNEIE ((uint32_t)0x00000020U) /*!< RXNE Interrupt Enable */
8609 #define USART_CR1_TCIE ((uint32_t)0x00000040U) /*!< Transmission Complete Interrupt Enable */
8610 #define USART_CR1_TXEIE ((uint32_t)0x00000080U) /*!< TXE Interrupt Enable */
8611 #define USART_CR1_PEIE ((uint32_t)0x00000100U) /*!< PE Interrupt Enable */
8612 #define USART_CR1_PS ((uint32_t)0x00000200U) /*!< Parity Selection */
8613 #define USART_CR1_PCE ((uint32_t)0x00000400U) /*!< Parity Control Enable */
8614 #define USART_CR1_WAKE ((uint32_t)0x00000800U) /*!< Receiver Wakeup method */
8615 #define USART_CR1_M ((uint32_t)0x10001000U) /*!< Word length */
8616 #define USART_CR1_M0 ((uint32_t)0x00001000U) /*!< Word length - Bit 0 */
8617 #define USART_CR1_MME ((uint32_t)0x00002000U) /*!< Mute Mode Enable */
8618 #define USART_CR1_CMIE ((uint32_t)0x00004000U) /*!< Character match interrupt enable */
8619 #define USART_CR1_OVER8 ((uint32_t)0x00008000U) /*!< Oversampling by 8-bit or 16-bit mode */
8620 #define USART_CR1_DEDT ((uint32_t)0x001F0000U) /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */
8621 #define USART_CR1_DEDT_0 ((uint32_t)0x00010000U) /*!< Bit 0 */
8622 #define USART_CR1_DEDT_1 ((uint32_t)0x00020000U) /*!< Bit 1 */
8623 #define USART_CR1_DEDT_2 ((uint32_t)0x00040000U) /*!< Bit 2 */
8624 #define USART_CR1_DEDT_3 ((uint32_t)0x00080000U) /*!< Bit 3 */
8625 #define USART_CR1_DEDT_4 ((uint32_t)0x00100000U) /*!< Bit 4 */
8626 #define USART_CR1_DEAT ((uint32_t)0x03E00000U) /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */
8627 #define USART_CR1_DEAT_0 ((uint32_t)0x00200000U) /*!< Bit 0 */
8628 #define USART_CR1_DEAT_1 ((uint32_t)0x00400000U) /*!< Bit 1 */
8629 #define USART_CR1_DEAT_2 ((uint32_t)0x00800000U) /*!< Bit 2 */
8630 #define USART_CR1_DEAT_3 ((uint32_t)0x01000000U) /*!< Bit 3 */
8631 #define USART_CR1_DEAT_4 ((uint32_t)0x02000000U) /*!< Bit 4 */
8632 #define USART_CR1_RTOIE ((uint32_t)0x04000000U) /*!< Receive Time Out interrupt enable */
8633 #define USART_CR1_EOBIE ((uint32_t)0x08000000U) /*!< End of Block interrupt enable */
8634 #define USART_CR1_M1 ((uint32_t)0x10000000U) /*!< Word length - Bit 1 */
8635
8636 /****************** Bit definition for USART_CR2 register *******************/
8637 #define USART_CR2_ADDM7 ((uint32_t)0x00000010U) /*!< 7-bit or 4-bit Address Detection */
8638 #define USART_CR2_LBDL ((uint32_t)0x00000020U) /*!< LIN Break Detection Length */
8639 #define USART_CR2_LBDIE ((uint32_t)0x00000040U) /*!< LIN Break Detection Interrupt Enable */
8640 #define USART_CR2_LBCL ((uint32_t)0x00000100U) /*!< Last Bit Clock pulse */
8641 #define USART_CR2_CPHA ((uint32_t)0x00000200U) /*!< Clock Phase */
8642 #define USART_CR2_CPOL ((uint32_t)0x00000400U) /*!< Clock Polarity */
8643 #define USART_CR2_CLKEN ((uint32_t)0x00000800U) /*!< Clock Enable */
8644 #define USART_CR2_STOP ((uint32_t)0x00003000U) /*!< STOP[1:0] bits (STOP bits) */
8645 #define USART_CR2_STOP_0 ((uint32_t)0x00001000U) /*!< Bit 0 */
8646 #define USART_CR2_STOP_1 ((uint32_t)0x00002000U) /*!< Bit 1 */
8647 #define USART_CR2_LINEN ((uint32_t)0x00004000U) /*!< LIN mode enable */
8648 #define USART_CR2_SWAP ((uint32_t)0x00008000U) /*!< SWAP TX/RX pins */
8649 #define USART_CR2_RXINV ((uint32_t)0x00010000U) /*!< RX pin active level inversion */
8650 #define USART_CR2_TXINV ((uint32_t)0x00020000U) /*!< TX pin active level inversion */
8651 #define USART_CR2_DATAINV ((uint32_t)0x00040000U) /*!< Binary data inversion */
8652 #define USART_CR2_MSBFIRST ((uint32_t)0x00080000U) /*!< Most Significant Bit First */
8653 #define USART_CR2_ABREN ((uint32_t)0x00100000U) /*!< Auto Baud-Rate Enable*/
8654 #define USART_CR2_ABRMODE ((uint32_t)0x00600000U) /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */
8655 #define USART_CR2_ABRMODE_0 ((uint32_t)0x00200000U) /*!< Bit 0 */
8656 #define USART_CR2_ABRMODE_1 ((uint32_t)0x00400000U) /*!< Bit 1 */
8657 #define USART_CR2_RTOEN ((uint32_t)0x00800000U) /*!< Receiver Time-Out enable */
8658 #define USART_CR2_ADD ((uint32_t)0xFF000000U) /*!< Address of the USART node */
8659
8660 /****************** Bit definition for USART_CR3 register *******************/
8661 #define USART_CR3_EIE ((uint32_t)0x00000001U) /*!< Error Interrupt Enable */
8662 #define USART_CR3_IREN ((uint32_t)0x00000002U) /*!< IrDA mode Enable */
8663 #define USART_CR3_IRLP ((uint32_t)0x00000004U) /*!< IrDA Low-Power */
8664 #define USART_CR3_HDSEL ((uint32_t)0x00000008U) /*!< Half-Duplex Selection */
8665 #define USART_CR3_NACK ((uint32_t)0x00000010U) /*!< SmartCard NACK enable */
8666 #define USART_CR3_SCEN ((uint32_t)0x00000020U) /*!< SmartCard mode enable */
8667 #define USART_CR3_DMAR ((uint32_t)0x00000040U) /*!< DMA Enable Receiver */
8668 #define USART_CR3_DMAT ((uint32_t)0x00000080U) /*!< DMA Enable Transmitter */
8669 #define USART_CR3_RTSE ((uint32_t)0x00000100U) /*!< RTS Enable */
8670 #define USART_CR3_CTSE ((uint32_t)0x00000200U) /*!< CTS Enable */
8671 #define USART_CR3_CTSIE ((uint32_t)0x00000400U) /*!< CTS Interrupt Enable */
8672 #define USART_CR3_ONEBIT ((uint32_t)0x00000800U) /*!< One sample bit method enable */
8673 #define USART_CR3_OVRDIS ((uint32_t)0x00001000U) /*!< Overrun Disable */
8674 #define USART_CR3_DDRE ((uint32_t)0x00002000U) /*!< DMA Disable on Reception Error */
8675 #define USART_CR3_DEM ((uint32_t)0x00004000U) /*!< Driver Enable Mode */
8676 #define USART_CR3_DEP ((uint32_t)0x00008000U) /*!< Driver Enable Polarity Selection */
8677 #define USART_CR3_SCARCNT ((uint32_t)0x000E0000U) /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */
8678 #define USART_CR3_SCARCNT_0 ((uint32_t)0x00020000U) /*!< Bit 0 */
8679 #define USART_CR3_SCARCNT_1 ((uint32_t)0x00040000U) /*!< Bit 1 */
8680 #define USART_CR3_SCARCNT_2 ((uint32_t)0x00080000U) /*!< Bit 2 */
8681 #define USART_CR3_WUS ((uint32_t)0x00300000U) /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */
8682 #define USART_CR3_WUS_0 ((uint32_t)0x00100000U) /*!< Bit 0 */
8683 #define USART_CR3_WUS_1 ((uint32_t)0x00200000U) /*!< Bit 1 */
8684 #define USART_CR3_WUFIE ((uint32_t)0x00400000U) /*!< Wake Up Interrupt Enable */
8685
8686 /****************** Bit definition for USART_BRR register *******************/
8687 #define USART_BRR_DIV_FRACTION ((uint16_t)0x000FU) /*!< Fraction of USARTDIV */
8688 #define USART_BRR_DIV_MANTISSA ((uint16_t)0xFFF0U) /*!< Mantissa of USARTDIV */
8689
8690 /****************** Bit definition for USART_GTPR register ******************/
8691 #define USART_GTPR_PSC ((uint32_t)0x000000FFU) /*!< PSC[7:0] bits (Prescaler value) */
8692 #define USART_GTPR_GT ((uint32_t)0x0000FF00U) /*!< GT[7:0] bits (Guard time value) */
8693
8694
8695 /******************* Bit definition for USART_RTOR register *****************/
8696 #define USART_RTOR_RTO ((uint32_t)0x00FFFFFFU) /*!< Receiver Time Out Value */
8697 #define USART_RTOR_BLEN ((uint32_t)0xFF000000U) /*!< Block Length */
8698
8699 /******************* Bit definition for USART_RQR register ******************/
8700 #define USART_RQR_ABRRQ ((uint16_t)0x0001U) /*!< Auto-Baud Rate Request */
8701 #define USART_RQR_SBKRQ ((uint16_t)0x0002U) /*!< Send Break Request */
8702 #define USART_RQR_MMRQ ((uint16_t)0x0004U) /*!< Mute Mode Request */
8703 #define USART_RQR_RXFRQ ((uint16_t)0x0008U) /*!< Receive Data flush Request */
8704 #define USART_RQR_TXFRQ ((uint16_t)0x0010U) /*!< Transmit data flush Request */
8705
8706 /******************* Bit definition for USART_ISR register ******************/
8707 #define USART_ISR_PE ((uint32_t)0x00000001U) /*!< Parity Error */
8708 #define USART_ISR_FE ((uint32_t)0x00000002U) /*!< Framing Error */
8709 #define USART_ISR_NE ((uint32_t)0x00000004U) /*!< Noise detected Flag */
8710 #define USART_ISR_ORE ((uint32_t)0x00000008U) /*!< OverRun Error */
8711 #define USART_ISR_IDLE ((uint32_t)0x00000010U) /*!< IDLE line detected */
8712 #define USART_ISR_RXNE ((uint32_t)0x00000020U) /*!< Read Data Register Not Empty */
8713 #define USART_ISR_TC ((uint32_t)0x00000040U) /*!< Transmission Complete */
8714 #define USART_ISR_TXE ((uint32_t)0x00000080U) /*!< Transmit Data Register Empty */
8715 #define USART_ISR_LBDF ((uint32_t)0x00000100U) /*!< LIN Break Detection Flag */
8716 #define USART_ISR_CTSIF ((uint32_t)0x00000200U) /*!< CTS interrupt flag */
8717 #define USART_ISR_CTS ((uint32_t)0x00000400U) /*!< CTS flag */
8718 #define USART_ISR_RTOF ((uint32_t)0x00000800U) /*!< Receiver Time Out */
8719 #define USART_ISR_EOBF ((uint32_t)0x00001000U) /*!< End Of Block Flag */
8720 #define USART_ISR_ABRE ((uint32_t)0x00004000U) /*!< Auto-Baud Rate Error */
8721 #define USART_ISR_ABRF ((uint32_t)0x00008000U) /*!< Auto-Baud Rate Flag */
8722 #define USART_ISR_BUSY ((uint32_t)0x00010000U) /*!< Busy Flag */
8723 #define USART_ISR_CMF ((uint32_t)0x00020000U) /*!< Character Match Flag */
8724 #define USART_ISR_SBKF ((uint32_t)0x00040000U) /*!< Send Break Flag */
8725 #define USART_ISR_RWU ((uint32_t)0x00080000U) /*!< Receive Wake Up from mute mode Flag */
8726 #define USART_ISR_WUF ((uint32_t)0x00100000U) /*!< Wake Up from stop mode Flag */
8727 #define USART_ISR_TEACK ((uint32_t)0x00200000U) /*!< Transmit Enable Acknowledge Flag */
8728 #define USART_ISR_REACK ((uint32_t)0x00400000U) /*!< Receive Enable Acknowledge Flag */
8729
8730 /******************* Bit definition for USART_ICR register ******************/
8731 #define USART_ICR_PECF ((uint32_t)0x00000001U) /*!< Parity Error Clear Flag */
8732 #define USART_ICR_FECF ((uint32_t)0x00000002U) /*!< Framing Error Clear Flag */
8733 #define USART_ICR_NCF ((uint32_t)0x00000004U) /*!< Noise detected Clear Flag */
8734 #define USART_ICR_ORECF ((uint32_t)0x00000008U) /*!< OverRun Error Clear Flag */
8735 #define USART_ICR_IDLECF ((uint32_t)0x00000010U) /*!< IDLE line detected Clear Flag */
8736 #define USART_ICR_TCCF ((uint32_t)0x00000040U) /*!< Transmission Complete Clear Flag */
8737 #define USART_ICR_LBDCF ((uint32_t)0x00000100U) /*!< LIN Break Detection Clear Flag */
8738 #define USART_ICR_CTSCF ((uint32_t)0x00000200U) /*!< CTS Interrupt Clear Flag */
8739 #define USART_ICR_RTOCF ((uint32_t)0x00000800U) /*!< Receiver Time Out Clear Flag */
8740 #define USART_ICR_EOBCF ((uint32_t)0x00001000U) /*!< End Of Block Clear Flag */
8741 #define USART_ICR_CMCF ((uint32_t)0x00020000U) /*!< Character Match Clear Flag */
8742 #define USART_ICR_WUCF ((uint32_t)0x00100000U) /*!< Wake Up from stop mode Clear Flag */
8743
8744 /******************* Bit definition for USART_RDR register ******************/
8745 #define USART_RDR_RDR ((uint16_t)0x01FFU) /*!< RDR[8:0] bits (Receive Data value) */
8746
8747 /******************* Bit definition for USART_TDR register ******************/
8748 #define USART_TDR_TDR ((uint16_t)0x01FFU) /*!< TDR[8:0] bits (Transmit Data value) */
8749
8750 /******************************************************************************/
8751 /* */
8752 /* Single Wire Protocol Master Interface (SWPMI) */
8753 /* */
8754 /******************************************************************************/
8755
8756 /******************* Bit definition for SWPMI_CR register ********************/
8757 #define SWPMI_CR_RXDMA ((uint32_t)0x00000001U) /*!<Reception DMA enable */
8758 #define SWPMI_CR_TXDMA ((uint32_t)0x00000002U) /*!<Transmission DMA enable */
8759 #define SWPMI_CR_RXMODE ((uint32_t)0x00000004U) /*!<Reception buffering mode */
8760 #define SWPMI_CR_TXMODE ((uint32_t)0x00000008U) /*!<Transmission buffering mode */
8761 #define SWPMI_CR_LPBK ((uint32_t)0x00000010U) /*!<Loopback mode enable */
8762 #define SWPMI_CR_SWPACT ((uint32_t)0x00000020U) /*!<Single wire protocol master interface activate */
8763 #define SWPMI_CR_DEACT ((uint32_t)0x00000400U) /*!<Single wire protocol master interface deactivate */
8764
8765 /******************* Bit definition for SWPMI_BRR register ********************/
8766 #define SWPMI_BRR_BR ((uint32_t)0x0000003FU) /*!<BR[5:0] bits (Bitrate prescaler) */
8767
8768 /******************* Bit definition for SWPMI_ISR register ********************/
8769 #define SWPMI_ISR_RXBFF ((uint32_t)0x00000001U) /*!<Receive buffer full flag */
8770 #define SWPMI_ISR_TXBEF ((uint32_t)0x00000002U) /*!<Transmit buffer empty flag */
8771 #define SWPMI_ISR_RXBERF ((uint32_t)0x00000004U) /*!<Receive CRC error flag */
8772 #define SWPMI_ISR_RXOVRF ((uint32_t)0x00000008U) /*!<Receive overrun error flag */
8773 #define SWPMI_ISR_TXUNRF ((uint32_t)0x00000010U) /*!<Transmit underrun error flag */
8774 #define SWPMI_ISR_RXNE ((uint32_t)0x00000020U) /*!<Receive data register not empty */
8775 #define SWPMI_ISR_TXE ((uint32_t)0x00000040U) /*!<Transmit data register empty */
8776 #define SWPMI_ISR_TCF ((uint32_t)0x00000080U) /*!<Transfer complete flag */
8777 #define SWPMI_ISR_SRF ((uint32_t)0x00000100U) /*!<Slave resume flag */
8778 #define SWPMI_ISR_SUSP ((uint32_t)0x00000200U) /*!<SUSPEND flag */
8779 #define SWPMI_ISR_DEACTF ((uint32_t)0x00000400U) /*!<DEACTIVATED flag */
8780
8781 /******************* Bit definition for SWPMI_ICR register ********************/
8782 #define SWPMI_ICR_CRXBFF ((uint32_t)0x00000001U) /*!<Clear receive buffer full flag */
8783 #define SWPMI_ICR_CTXBEF ((uint32_t)0x00000002U) /*!<Clear transmit buffer empty flag */
8784 #define SWPMI_ICR_CRXBERF ((uint32_t)0x00000004U) /*!<Clear receive CRC error flag */
8785 #define SWPMI_ICR_CRXOVRF ((uint32_t)0x00000008U) /*!<Clear receive overrun error flag */
8786 #define SWPMI_ICR_CTXUNRF ((uint32_t)0x00000010U) /*!<Clear transmit underrun error flag */
8787 #define SWPMI_ICR_CTCF ((uint32_t)0x00000080U) /*!<Clear transfer complete flag */
8788 #define SWPMI_ICR_CSRF ((uint32_t)0x00000100U) /*!<Clear slave resume flag */
8789
8790 /******************* Bit definition for SWPMI_IER register ********************/
8791 #define SWPMI_IER_SRIE ((uint32_t)0x00000100U) /*!<Slave resume interrupt enable */
8792 #define SWPMI_IER_TCIE ((uint32_t)0x00000080U) /*!<Transmit complete interrupt enable */
8793 #define SWPMI_IER_TIE ((uint32_t)0x00000040U) /*!<Transmit interrupt enable */
8794 #define SWPMI_IER_RIE ((uint32_t)0x00000020U) /*!<Receive interrupt enable */
8795 #define SWPMI_IER_TXUNRIE ((uint32_t)0x00000010U) /*!<Transmit underrun error interrupt enable */
8796 #define SWPMI_IER_RXOVRIE ((uint32_t)0x00000008U) /*!<Receive overrun error interrupt enable */
8797 #define SWPMI_IER_RXBERIE ((uint32_t)0x00000004U) /*!<Receive CRC error interrupt enable */
8798 #define SWPMI_IER_TXBEIE ((uint32_t)0x00000002U) /*!<Transmit buffer empty interrupt enable */
8799 #define SWPMI_IER_RXBFIE ((uint32_t)0x00000001U) /*!<Receive buffer full interrupt enable */
8800
8801 /******************* Bit definition for SWPMI_RFL register ********************/
8802 #define SWPMI_RFL_RFL ((uint32_t)0x0000001FU) /*!<RFL[4:0] bits (Receive Frame length) */
8803 #define SWPMI_RFL_RFL_0_1 ((uint32_t)0x00000003U) /*!<RFL[1:0] bits (number of relevant bytes for the last SWPMI_RDR register read.) */
8804
8805 /******************* Bit definition for SWPMI_TDR register ********************/
8806 #define SWPMI_TDR_TD ((uint32_t)0xFFFFFFFFU) /*!<Transmit Data Register */
8807
8808 /******************* Bit definition for SWPMI_RDR register ********************/
8809 #define SWPMI_RDR_RD ((uint32_t)0xFFFFFFFFU) /*!<Receive Data Register */
8810
8811 /******************* Bit definition for SWPMI_OR register ********************/
8812 #define SWPMI_OR_TBYP ((uint32_t)0x00000001U) /*!<SWP Transceiver Bypass */
8813 #define SWPMI_OR_CLASS ((uint32_t)0x00000002U) /*!<SWP Voltage Class selection */
8814
8815 /******************************************************************************/
8816 /* */
8817 /* VREFBUF */
8818 /* */
8819 /******************************************************************************/
8820 /******************* Bit definition for VREFBUF_CSR register ****************/
8821 #define VREFBUF_CSR_ENVR ((uint32_t)0x00000001U) /*!<Voltage reference buffer enable */
8822 #define VREFBUF_CSR_HIZ ((uint32_t)0x00000002U) /*!<High impedance mode */
8823 #define VREFBUF_CSR_VRS ((uint32_t)0x00000004U) /*!<Voltage reference scale */
8824 #define VREFBUF_CSR_VRR ((uint32_t)0x00000008U) /*!<Voltage reference buffer ready */
8825
8826 /******************* Bit definition for VREFBUF_CCR register ******************/
8827 #define VREFBUF_CCR_TRIM ((uint32_t)0x0000003FU) /*!<TRIM[5:0] bits (Trimming code) */
8828
8829 /******************************************************************************/
8830 /* */
8831 /* Window WATCHDOG */
8832 /* */
8833 /******************************************************************************/
8834 /******************* Bit definition for WWDG_CR register ********************/
8835 #define WWDG_CR_T ((uint32_t)0x0000007FU) /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */
8836 #define WWDG_CR_T_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
8837 #define WWDG_CR_T_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
8838 #define WWDG_CR_T_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
8839 #define WWDG_CR_T_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
8840 #define WWDG_CR_T_4 ((uint32_t)0x00000010U) /*!<Bit 4 */
8841 #define WWDG_CR_T_5 ((uint32_t)0x00000020U) /*!<Bit 5 */
8842 #define WWDG_CR_T_6 ((uint32_t)0x00000040U) /*!<Bit 6 */
8843
8844 #define WWDG_CR_WDGA ((uint32_t)0x00000080U) /*!<Activation bit */
8845
8846 /******************* Bit definition for WWDG_CFR register *******************/
8847 #define WWDG_CFR_W ((uint32_t)0x0000007FU) /*!<W[6:0] bits (7-bit window value) */
8848 #define WWDG_CFR_W_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
8849 #define WWDG_CFR_W_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
8850 #define WWDG_CFR_W_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
8851 #define WWDG_CFR_W_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
8852 #define WWDG_CFR_W_4 ((uint32_t)0x00000010U) /*!<Bit 4 */
8853 #define WWDG_CFR_W_5 ((uint32_t)0x00000020U) /*!<Bit 5 */
8854 #define WWDG_CFR_W_6 ((uint32_t)0x00000040U) /*!<Bit 6 */
8855
8856 #define WWDG_CFR_WDGTB ((uint32_t)0x00000180U) /*!<WDGTB[1:0] bits (Timer Base) */
8857 #define WWDG_CFR_WDGTB_0 ((uint32_t)0x00000080U) /*!<Bit 0 */
8858 #define WWDG_CFR_WDGTB_1 ((uint32_t)0x00000100U) /*!<Bit 1 */
8859
8860 #define WWDG_CFR_EWI ((uint32_t)0x00000200U) /*!<Early Wakeup Interrupt */
8861
8862 /******************* Bit definition for WWDG_SR register ********************/
8863 #define WWDG_SR_EWIF ((uint32_t)0x00000001U) /*!<Early Wakeup Interrupt Flag */
8864
8865
8866 /******************************************************************************/
8867 /* */
8868 /* Debug MCU */
8869 /* */
8870 /******************************************************************************/
8871 /******************** Bit definition for DBGMCU_IDCODE register *************/
8872 #define DBGMCU_IDCODE_DEV_ID ((uint32_t)0x00000FFFU)
8873 #define DBGMCU_IDCODE_REV_ID ((uint32_t)0xFFFF0000U)
8874
8875 /******************** Bit definition for DBGMCU_CR register *****************/
8876 #define DBGMCU_CR_DBG_SLEEP ((uint32_t)0x00000001U)
8877 #define DBGMCU_CR_DBG_STOP ((uint32_t)0x00000002U)
8878 #define DBGMCU_CR_DBG_STANDBY ((uint32_t)0x00000004U)
8879 #define DBGMCU_CR_TRACE_IOEN ((uint32_t)0x00000020U)
8880
8881 #define DBGMCU_CR_TRACE_MODE ((uint32_t)0x000000C0U)
8882 #define DBGMCU_CR_TRACE_MODE_0 ((uint32_t)0x00000040U)/*!<Bit 0 */
8883 #define DBGMCU_CR_TRACE_MODE_1 ((uint32_t)0x00000080U)/*!<Bit 1 */
8884
8885 /******************** Bit definition for DBGMCU_APB1FZR1 register ***********/
8886 #define DBGMCU_APB1FZR1_DBG_TIM2_STOP ((uint32_t)0x00000001U)
8887 #define DBGMCU_APB1FZR1_DBG_TIM3_STOP ((uint32_t)0x00000002U)
8888 #define DBGMCU_APB1FZR1_DBG_TIM4_STOP ((uint32_t)0x00000004U)
8889 #define DBGMCU_APB1FZR1_DBG_TIM5_STOP ((uint32_t)0x00000008U)
8890 #define DBGMCU_APB1FZR1_DBG_TIM6_STOP ((uint32_t)0x00000010U)
8891 #define DBGMCU_APB1FZR1_DBG_TIM7_STOP ((uint32_t)0x00000020U)
8892 #define DBGMCU_APB1FZR1_DBG_RTC_STOP ((uint32_t)0x00000400U)
8893 #define DBGMCU_APB1FZR1_DBG_WWDG_STOP ((uint32_t)0x00000800U)
8894 #define DBGMCU_APB1FZR1_DBG_IWDG_STOP ((uint32_t)0x00001000U)
8895 #define DBGMCU_APB1FZR1_DBG_I2C1_STOP ((uint32_t)0x00200000U)
8896 #define DBGMCU_APB1FZR1_DBG_I2C2_STOP ((uint32_t)0x00400000U)
8897 #define DBGMCU_APB1FZR1_DBG_I2C3_STOP ((uint32_t)0x00800000U)
8898 #define DBGMCU_APB1FZR1_DBG_CAN_STOP ((uint32_t)0x02000000U)
8899 #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP ((uint32_t)0x80000000U)
8900
8901 /******************** Bit definition for DBGMCU_APB1FZR2 register **********/
8902 #define DBGMCU_APB1FZR2_DBG_LPTIM2_STOP ((uint32_t)0x00000020U)
8903
8904 /******************** Bit definition for DBGMCU_APB2FZ register ************/
8905 #define DBGMCU_APB2FZ_DBG_TIM1_STOP ((uint32_t)0x00000800U)
8906 #define DBGMCU_APB2FZ_DBG_TIM8_STOP ((uint32_t)0x00002000U)
8907 #define DBGMCU_APB2FZ_DBG_TIM15_STOP ((uint32_t)0x00010000U)
8908 #define DBGMCU_APB2FZ_DBG_TIM16_STOP ((uint32_t)0x00020000U)
8909 #define DBGMCU_APB2FZ_DBG_TIM17_STOP ((uint32_t)0x00040000U)
8910
8911 /******************************************************************************/
8912 /* */
8913 /* USB_OTG */
8914 /* */
8915 /******************************************************************************/
8916 /******************** Bit definition for USB_OTG_GOTGCTL register ********************/
8917 #define USB_OTG_GOTGCTL_SRQSCS ((uint32_t)0x00000001U) /*!< Session request success */
8918 #define USB_OTG_GOTGCTL_SRQ ((uint32_t)0x00000002U) /*!< Session request */
8919 #define USB_OTG_GOTGCTL_VBVALOEN ((uint32_t)0x00000004U) /*!< VBUS valid override enable */
8920 #define USB_OTG_GOTGCTL_VBVALOVAL ((uint32_t)0x00000008U) /*!< VBUS valid override value */
8921 #define USB_OTG_GOTGCTL_AVALOEN ((uint32_t)0x00000010U) /*!< A-peripheral session valid override enable */
8922 #define USB_OTG_GOTGCTL_AVALOVAL ((uint32_t)0x00000020U) /*!< A-peripheral session valid override value */
8923 #define USB_OTG_GOTGCTL_BVALOEN ((uint32_t)0x00000040U) /*!< B-peripheral session valid override enable */
8924 #define USB_OTG_GOTGCTL_BVALOVAL ((uint32_t)0x00000080U) /*!< B-peripheral session valid override value */
8925 #define USB_OTG_GOTGCTL_BSESVLD ((uint32_t)0x00080000U) /*!< B-session valid*/
8926
8927 /******************** Bit definition for USB_OTG_HCFG register ********************/
8928
8929 #define USB_OTG_HCFG_FSLSPCS ((uint32_t)0x00000003U) /*!< FS/LS PHY clock select */
8930 #define USB_OTG_HCFG_FSLSPCS_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
8931 #define USB_OTG_HCFG_FSLSPCS_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
8932 #define USB_OTG_HCFG_FSLSS ((uint32_t)0x00000004U) /*!< FS- and LS-only support */
8933
8934 /******************** Bit definition for USB_OTG_DCFG register ********************/
8935
8936 #define USB_OTG_DCFG_DSPD ((uint32_t)0x00000003U) /*!< Device speed */
8937 #define USB_OTG_DCFG_DSPD_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
8938 #define USB_OTG_DCFG_DSPD_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
8939 #define USB_OTG_DCFG_NZLSOHSK ((uint32_t)0x00000004U) /*!< Nonzero-length status OUT handshake */
8940 #define USB_OTG_DCFG_DAD ((uint32_t)0x000007F0U) /*!< Device address */
8941 #define USB_OTG_DCFG_DAD_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
8942 #define USB_OTG_DCFG_DAD_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
8943 #define USB_OTG_DCFG_DAD_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
8944 #define USB_OTG_DCFG_DAD_3 ((uint32_t)0x00000080U) /*!<Bit 3 */
8945 #define USB_OTG_DCFG_DAD_4 ((uint32_t)0x00000100U) /*!<Bit 4 */
8946 #define USB_OTG_DCFG_DAD_5 ((uint32_t)0x00000200U) /*!<Bit 5 */
8947 #define USB_OTG_DCFG_DAD_6 ((uint32_t)0x00000400U) /*!<Bit 6 */
8948 #define USB_OTG_DCFG_PFIVL ((uint32_t)0x00001800U) /*!< Periodic (micro)frame interval */
8949 #define USB_OTG_DCFG_PFIVL_0 ((uint32_t)0x00000800U) /*!<Bit 0 */
8950 #define USB_OTG_DCFG_PFIVL_1 ((uint32_t)0x00001000U) /*!<Bit 1 */
8951 #define USB_OTG_DCFG_PERSCHIVL ((uint32_t)0x03000000U) /*!< Periodic scheduling interval */
8952 #define USB_OTG_DCFG_PERSCHIVL_0 ((uint32_t)0x01000000U) /*!<Bit 0 */
8953 #define USB_OTG_DCFG_PERSCHIVL_1 ((uint32_t)0x02000000U) /*!<Bit 1 */
8954
8955 /******************** Bit definition for USB_OTG_PCGCR register ********************/
8956 #define USB_OTG_PCGCR_STPPCLK ((uint32_t)0x00000001U) /*!< Stop PHY clock */
8957 #define USB_OTG_PCGCR_GATEHCLK ((uint32_t)0x00000002U) /*!< Gate HCLK */
8958 #define USB_OTG_PCGCR_PHYSUSP ((uint32_t)0x00000010U) /*!< PHY suspended */
8959
8960 /******************** Bit definition for USB_OTG_GOTGINT register ********************/
8961 #define USB_OTG_GOTGINT_SEDET ((uint32_t)0x00000004U) /*!< Session end detected */
8962 #define USB_OTG_GOTGINT_SRSSCHG ((uint32_t)0x00000100U) /*!< Session request success status change */
8963 #define USB_OTG_GOTGINT_HNSSCHG ((uint32_t)0x00000200U) /*!< Host negotiation success status change */
8964 #define USB_OTG_GOTGINT_HNGDET ((uint32_t)0x00020000U) /*!< Host negotiation detected */
8965 #define USB_OTG_GOTGINT_ADTOCHG ((uint32_t)0x00040000U) /*!< A-device timeout change */
8966 #define USB_OTG_GOTGINT_DBCDNE ((uint32_t)0x00080000U) /*!< Debounce done */
8967
8968 /******************** Bit definition for USB_OTG_DCTL register ********************/
8969 #define USB_OTG_DCTL_RWUSIG ((uint32_t)0x00000001U) /*!< Remote wakeup signaling */
8970 #define USB_OTG_DCTL_SDIS ((uint32_t)0x00000002U) /*!< Soft disconnect */
8971 #define USB_OTG_DCTL_GINSTS ((uint32_t)0x00000004U) /*!< Global IN NAK status */
8972 #define USB_OTG_DCTL_GONSTS ((uint32_t)0x00000008U) /*!< Global OUT NAK status */
8973
8974 #define USB_OTG_DCTL_TCTL ((uint32_t)0x00000070U) /*!< Test control */
8975 #define USB_OTG_DCTL_TCTL_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
8976 #define USB_OTG_DCTL_TCTL_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
8977 #define USB_OTG_DCTL_TCTL_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
8978 #define USB_OTG_DCTL_SGINAK ((uint32_t)0x00000080U) /*!< Set global IN NAK */
8979 #define USB_OTG_DCTL_CGINAK ((uint32_t)0x00000100U) /*!< Clear global IN NAK */
8980 #define USB_OTG_DCTL_SGONAK ((uint32_t)0x00000200U) /*!< Set global OUT NAK */
8981 #define USB_OTG_DCTL_CGONAK ((uint32_t)0x00000400U) /*!< Clear global OUT NAK */
8982 #define USB_OTG_DCTL_POPRGDNE ((uint32_t)0x00000800U) /*!< Power-on programming done */
8983
8984 /******************** Bit definition for USB_OTG_HFIR register ********************/
8985 #define USB_OTG_HFIR_FRIVL ((uint32_t)0x0000FFFFU) /*!< Frame interval */
8986
8987 /******************** Bit definition for USB_OTG_HFNUM register ********************/
8988 #define USB_OTG_HFNUM_FRNUM ((uint32_t)0x0000FFFFU) /*!< Frame number */
8989 #define USB_OTG_HFNUM_FTREM ((uint32_t)0xFFFF0000U) /*!< Frame time remaining */
8990
8991 /******************** Bit definition for USB_OTG_DSTS register ********************/
8992 #define USB_OTG_DSTS_SUSPSTS ((uint32_t)0x00000001U) /*!< Suspend status */
8993
8994 #define USB_OTG_DSTS_ENUMSPD ((uint32_t)0x00000006U) /*!< Enumerated speed */
8995 #define USB_OTG_DSTS_ENUMSPD_0 ((uint32_t)0x00000002U) /*!<Bit 0 */
8996 #define USB_OTG_DSTS_ENUMSPD_1 ((uint32_t)0x00000004U) /*!<Bit 1 */
8997 #define USB_OTG_DSTS_EERR ((uint32_t)0x00000008U) /*!< Erratic error */
8998 #define USB_OTG_DSTS_FNSOF ((uint32_t)0x003FFF00U) /*!< Frame number of the received SOF */
8999
9000 /******************** Bit definition for USB_OTG_GAHBCFG register ********************/
9001 #define USB_OTG_GAHBCFG_GINT ((uint32_t)0x00000001U) /*!< Global interrupt mask */
9002 #define USB_OTG_GAHBCFG_HBSTLEN ((uint32_t)0x0000001EU) /*!< Burst length/type */
9003 #define USB_OTG_GAHBCFG_HBSTLEN_0 ((uint32_t)0x00000002U) /*!<Bit 0 */
9004 #define USB_OTG_GAHBCFG_HBSTLEN_1 ((uint32_t)0x00000004U) /*!<Bit 1 */
9005 #define USB_OTG_GAHBCFG_HBSTLEN_2 ((uint32_t)0x00000008U) /*!<Bit 2 */
9006 #define USB_OTG_GAHBCFG_HBSTLEN_3 ((uint32_t)0x00000010U) /*!<Bit 3 */
9007 #define USB_OTG_GAHBCFG_DMAEN ((uint32_t)0x00000020U) /*!< DMA enable */
9008 #define USB_OTG_GAHBCFG_TXFELVL ((uint32_t)0x00000080U) /*!< TxFIFO empty level */
9009 #define USB_OTG_GAHBCFG_PTXFELVL ((uint32_t)0x00000100U) /*!< Periodic TxFIFO empty level */
9010
9011 /******************** Bit definition for USB_OTG_GUSBCFG register ********************/
9012
9013 #define USB_OTG_GUSBCFG_TOCAL ((uint32_t)0x00000007U) /*!< FS timeout calibration */
9014 #define USB_OTG_GUSBCFG_TOCAL_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
9015 #define USB_OTG_GUSBCFG_TOCAL_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
9016 #define USB_OTG_GUSBCFG_TOCAL_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
9017 #define USB_OTG_GUSBCFG_PHYSEL ((uint32_t)0x00000040U) /*!< USB 2.0 high-speed ULPI PHY or USB 1.1 full-speed serial transceiver select */
9018 #define USB_OTG_GUSBCFG_SRPCAP ((uint32_t)0x00000100U) /*!< SRP-capable */
9019 #define USB_OTG_GUSBCFG_HNPCAP ((uint32_t)0x00000200U) /*!< HNP-capable */
9020 #define USB_OTG_GUSBCFG_TRDT ((uint32_t)0x00003C00U) /*!< USB turnaround time */
9021 #define USB_OTG_GUSBCFG_TRDT_0 ((uint32_t)0x00000400U) /*!<Bit 0 */
9022 #define USB_OTG_GUSBCFG_TRDT_1 ((uint32_t)0x00000800U) /*!<Bit 1 */
9023 #define USB_OTG_GUSBCFG_TRDT_2 ((uint32_t)0x00001000U) /*!<Bit 2 */
9024 #define USB_OTG_GUSBCFG_TRDT_3 ((uint32_t)0x00002000U) /*!<Bit 3 */
9025 #define USB_OTG_GUSBCFG_PHYLPCS ((uint32_t)0x00008000U) /*!< PHY Low-power clock select */
9026 #define USB_OTG_GUSBCFG_ULPIFSLS ((uint32_t)0x00020000U) /*!< ULPI FS/LS select */
9027 #define USB_OTG_GUSBCFG_ULPIAR ((uint32_t)0x00040000U) /*!< ULPI Auto-resume */
9028 #define USB_OTG_GUSBCFG_ULPICSM ((uint32_t)0x00080000U) /*!< ULPI Clock SuspendM */
9029 #define USB_OTG_GUSBCFG_ULPIEVBUSD ((uint32_t)0x00100000U) /*!< ULPI External VBUS Drive */
9030 #define USB_OTG_GUSBCFG_ULPIEVBUSI ((uint32_t)0x00200000U) /*!< ULPI external VBUS indicator */
9031 #define USB_OTG_GUSBCFG_TSDPS ((uint32_t)0x00400000U) /*!< TermSel DLine pulsing selection */
9032 #define USB_OTG_GUSBCFG_PCCI ((uint32_t)0x00800000U) /*!< Indicator complement */
9033 #define USB_OTG_GUSBCFG_PTCI ((uint32_t)0x01000000U) /*!< Indicator pass through */
9034 #define USB_OTG_GUSBCFG_ULPIIPD ((uint32_t)0x02000000U) /*!< ULPI interface protect disable */
9035 #define USB_OTG_GUSBCFG_FHMOD ((uint32_t)0x20000000U) /*!< Forced host mode */
9036 #define USB_OTG_GUSBCFG_FDMOD ((uint32_t)0x40000000U) /*!< Forced peripheral mode */
9037 #define USB_OTG_GUSBCFG_CTXPKT ((uint32_t)0x80000000U) /*!< Corrupt Tx packet */
9038
9039 /******************** Bit definition for USB_OTG_GRSTCTL register ********************/
9040 #define USB_OTG_GRSTCTL_CSRST ((uint32_t)0x00000001U) /*!< Core soft reset */
9041 #define USB_OTG_GRSTCTL_HSRST ((uint32_t)0x00000002U) /*!< HCLK soft reset */
9042 #define USB_OTG_GRSTCTL_FCRST ((uint32_t)0x00000004U) /*!< Host frame counter reset */
9043 #define USB_OTG_GRSTCTL_RXFFLSH ((uint32_t)0x00000010U) /*!< RxFIFO flush */
9044 #define USB_OTG_GRSTCTL_TXFFLSH ((uint32_t)0x00000020U) /*!< TxFIFO flush */
9045 #define USB_OTG_GRSTCTL_TXFNUM ((uint32_t)0x000007C0U) /*!< TxFIFO number */
9046 #define USB_OTG_GRSTCTL_TXFNUM_0 ((uint32_t)0x00000040U) /*!<Bit 0 */
9047 #define USB_OTG_GRSTCTL_TXFNUM_1 ((uint32_t)0x00000080U) /*!<Bit 1 */
9048 #define USB_OTG_GRSTCTL_TXFNUM_2 ((uint32_t)0x00000100U) /*!<Bit 2 */
9049 #define USB_OTG_GRSTCTL_TXFNUM_3 ((uint32_t)0x00000200U) /*!<Bit 3 */
9050 #define USB_OTG_GRSTCTL_TXFNUM_4 ((uint32_t)0x00000400U) /*!<Bit 4 */
9051 #define USB_OTG_GRSTCTL_DMAREQ ((uint32_t)0x40000000U) /*!< DMA request signal */
9052 #define USB_OTG_GRSTCTL_AHBIDL ((uint32_t)0x80000000U) /*!< AHB master idle */
9053
9054 /******************** Bit definition for USB_OTG_DIEPMSK register ********************/
9055 #define USB_OTG_DIEPMSK_XFRCM ((uint32_t)0x00000001U) /*!< Transfer completed interrupt mask */
9056 #define USB_OTG_DIEPMSK_EPDM ((uint32_t)0x00000002U) /*!< Endpoint disabled interrupt mask */
9057 #define USB_OTG_DIEPMSK_TOM ((uint32_t)0x00000008U) /*!< Timeout condition mask (nonisochronous endpoints) */
9058 #define USB_OTG_DIEPMSK_ITTXFEMSK ((uint32_t)0x00000010U) /*!< IN token received when TxFIFO empty mask */
9059 #define USB_OTG_DIEPMSK_INEPNMM ((uint32_t)0x00000020U) /*!< IN token received with EP mismatch mask */
9060 #define USB_OTG_DIEPMSK_INEPNEM ((uint32_t)0x00000040U) /*!< IN endpoint NAK effective mask */
9061 #define USB_OTG_DIEPMSK_TXFURM ((uint32_t)0x00000100U) /*!< FIFO underrun mask */
9062 #define USB_OTG_DIEPMSK_BIM ((uint32_t)0x00000200U) /*!< BNA interrupt mask */
9063
9064 /******************** Bit definition for USB_OTG_HPTXSTS register ********************/
9065 #define USB_OTG_HPTXSTS_PTXFSAVL ((uint32_t)0x0000FFFFU) /*!< Periodic transmit data FIFO space available */
9066 #define USB_OTG_HPTXSTS_PTXQSAV ((uint32_t)0x00FF0000U) /*!< Periodic transmit request queue space available */
9067 #define USB_OTG_HPTXSTS_PTXQSAV_0 ((uint32_t)0x00010000U) /*!<Bit 0 */
9068 #define USB_OTG_HPTXSTS_PTXQSAV_1 ((uint32_t)0x00020000U) /*!<Bit 1 */
9069 #define USB_OTG_HPTXSTS_PTXQSAV_2 ((uint32_t)0x00040000U) /*!<Bit 2 */
9070 #define USB_OTG_HPTXSTS_PTXQSAV_3 ((uint32_t)0x00080000U) /*!<Bit 3 */
9071 #define USB_OTG_HPTXSTS_PTXQSAV_4 ((uint32_t)0x00100000U) /*!<Bit 4 */
9072 #define USB_OTG_HPTXSTS_PTXQSAV_5 ((uint32_t)0x00200000U) /*!<Bit 5 */
9073 #define USB_OTG_HPTXSTS_PTXQSAV_6 ((uint32_t)0x00400000U) /*!<Bit 6 */
9074 #define USB_OTG_HPTXSTS_PTXQSAV_7 ((uint32_t)0x00800000U) /*!<Bit 7 */
9075
9076 #define USB_OTG_HPTXSTS_PTXQTOP ((uint32_t)0xFF000000U) /*!< Top of the periodic transmit request queue */
9077 #define USB_OTG_HPTXSTS_PTXQTOP_0 ((uint32_t)0x01000000U) /*!<Bit 0 */
9078 #define USB_OTG_HPTXSTS_PTXQTOP_1 ((uint32_t)0x02000000U) /*!<Bit 1 */
9079 #define USB_OTG_HPTXSTS_PTXQTOP_2 ((uint32_t)0x04000000U) /*!<Bit 2 */
9080 #define USB_OTG_HPTXSTS_PTXQTOP_3 ((uint32_t)0x08000000U) /*!<Bit 3 */
9081 #define USB_OTG_HPTXSTS_PTXQTOP_4 ((uint32_t)0x10000000U) /*!<Bit 4 */
9082 #define USB_OTG_HPTXSTS_PTXQTOP_5 ((uint32_t)0x20000000U) /*!<Bit 5 */
9083 #define USB_OTG_HPTXSTS_PTXQTOP_6 ((uint32_t)0x40000000U) /*!<Bit 6 */
9084 #define USB_OTG_HPTXSTS_PTXQTOP_7 ((uint32_t)0x80000000U) /*!<Bit 7 */
9085
9086 /******************** Bit definition for USB_OTG_HAINT register ********************/
9087 #define USB_OTG_HAINT_HAINT ((uint32_t)0x0000FFFFU) /*!< Channel interrupts */
9088
9089 /******************** Bit definition for USB_OTG_DOEPMSK register ********************/
9090 #define USB_OTG_DOEPMSK_XFRCM ((uint32_t)0x00000001U) /*!< Transfer completed interrupt mask */
9091 #define USB_OTG_DOEPMSK_EPDM ((uint32_t)0x00000002U) /*!< Endpoint disabled interrupt mask */
9092 #define USB_OTG_DOEPMSK_STUPM ((uint32_t)0x00000008U) /*!< SETUP phase done mask */
9093 #define USB_OTG_DOEPMSK_OTEPDM ((uint32_t)0x00000010U) /*!< OUT token received when endpoint disabled mask */
9094 #define USB_OTG_DOEPMSK_B2BSTUP ((uint32_t)0x00000040U) /*!< Back-to-back SETUP packets received mask */
9095 #define USB_OTG_DOEPMSK_OPEM ((uint32_t)0x00000100U) /*!< OUT packet error mask */
9096 #define USB_OTG_DOEPMSK_BOIM ((uint32_t)0x00000200U) /*!< BNA interrupt mask */
9097
9098 /******************** Bit definition for USB_OTG_GINTSTS register ********************/
9099 #define USB_OTG_GINTSTS_CMOD ((uint32_t)0x00000001U) /*!< Current mode of operation */
9100 #define USB_OTG_GINTSTS_MMIS ((uint32_t)0x00000002U) /*!< Mode mismatch interrupt */
9101 #define USB_OTG_GINTSTS_OTGINT ((uint32_t)0x00000004U) /*!< OTG interrupt */
9102 #define USB_OTG_GINTSTS_SOF ((uint32_t)0x00000008U) /*!< Start of frame */
9103 #define USB_OTG_GINTSTS_RXFLVL ((uint32_t)0x00000010U) /*!< RxFIFO nonempty */
9104 #define USB_OTG_GINTSTS_NPTXFE ((uint32_t)0x00000020U) /*!< Nonperiodic TxFIFO empty */
9105 #define USB_OTG_GINTSTS_GINAKEFF ((uint32_t)0x00000040U) /*!< Global IN nonperiodic NAK effective */
9106 #define USB_OTG_GINTSTS_BOUTNAKEFF ((uint32_t)0x00000080U) /*!< Global OUT NAK effective */
9107 #define USB_OTG_GINTSTS_ESUSP ((uint32_t)0x00000400U) /*!< Early suspend */
9108 #define USB_OTG_GINTSTS_USBSUSP ((uint32_t)0x00000800U) /*!< USB suspend */
9109 #define USB_OTG_GINTSTS_USBRST ((uint32_t)0x00001000U) /*!< USB reset */
9110 #define USB_OTG_GINTSTS_ENUMDNE ((uint32_t)0x00002000U) /*!< Enumeration done */
9111 #define USB_OTG_GINTSTS_ISOODRP ((uint32_t)0x00004000U) /*!< Isochronous OUT packet dropped interrupt */
9112 #define USB_OTG_GINTSTS_EOPF ((uint32_t)0x00008000U) /*!< End of periodic frame interrupt */
9113 #define USB_OTG_GINTSTS_IEPINT ((uint32_t)0x00040000U) /*!< IN endpoint interrupt */
9114 #define USB_OTG_GINTSTS_OEPINT ((uint32_t)0x00080000U) /*!< OUT endpoint interrupt */
9115 #define USB_OTG_GINTSTS_IISOIXFR ((uint32_t)0x00100000U) /*!< Incomplete isochronous IN transfer */
9116 #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT ((uint32_t)0x00200000U) /*!< Incomplete periodic transfer */
9117 #define USB_OTG_GINTSTS_DATAFSUSP ((uint32_t)0x00400000U) /*!< Data fetch suspended */
9118 #define USB_OTG_GINTSTS_HPRTINT ((uint32_t)0x01000000U) /*!< Host port interrupt */
9119 #define USB_OTG_GINTSTS_HCINT ((uint32_t)0x02000000U) /*!< Host channels interrupt */
9120 #define USB_OTG_GINTSTS_PTXFE ((uint32_t)0x04000000U) /*!< Periodic TxFIFO empty */
9121 #define USB_OTG_GINTSTS_LPMINT ((uint32_t)0x08000000U) /*!< LPM interrupt */
9122 #define USB_OTG_GINTSTS_CIDSCHG ((uint32_t)0x10000000U) /*!< Connector ID status change */
9123 #define USB_OTG_GINTSTS_DISCINT ((uint32_t)0x20000000U) /*!< Disconnect detected interrupt */
9124 #define USB_OTG_GINTSTS_SRQINT ((uint32_t)0x40000000U) /*!< Session request/new session detected interrupt */
9125 #define USB_OTG_GINTSTS_WKUINT ((uint32_t)0x80000000U) /*!< Resume/remote wakeup detected interrupt */
9126
9127 /******************** Bit definition for USB_OTG_GINTMSK register ********************/
9128
9129 #define USB_OTG_GINTMSK_MMISM ((uint32_t)0x00000002U) /*!< Mode mismatch interrupt mask */
9130 #define USB_OTG_GINTMSK_OTGINT ((uint32_t)0x00000004U) /*!< OTG interrupt mask */
9131 #define USB_OTG_GINTMSK_SOFM ((uint32_t)0x00000008U) /*!< Start of frame mask */
9132 #define USB_OTG_GINTMSK_RXFLVLM ((uint32_t)0x00000010U) /*!< Receive FIFO nonempty mask */
9133 #define USB_OTG_GINTMSK_NPTXFEM ((uint32_t)0x00000020U) /*!< Nonperiodic TxFIFO empty mask */
9134 #define USB_OTG_GINTMSK_GINAKEFFM ((uint32_t)0x00000040U) /*!< Global nonperiodic IN NAK effective mask */
9135 #define USB_OTG_GINTMSK_GONAKEFFM ((uint32_t)0x00000080U) /*!< Global OUT NAK effective mask */
9136 #define USB_OTG_GINTMSK_ESUSPM ((uint32_t)0x00000400U) /*!< Early suspend mask */
9137 #define USB_OTG_GINTMSK_USBSUSPM ((uint32_t)0x00000800U) /*!< USB suspend mask */
9138 #define USB_OTG_GINTMSK_USBRST ((uint32_t)0x00001000U) /*!< USB reset mask */
9139 #define USB_OTG_GINTMSK_ENUMDNEM ((uint32_t)0x00002000U) /*!< Enumeration done mask */
9140 #define USB_OTG_GINTMSK_ISOODRPM ((uint32_t)0x00004000U) /*!< Isochronous OUT packet dropped interrupt mask */
9141 #define USB_OTG_GINTMSK_EOPFM ((uint32_t)0x00008000U) /*!< End of periodic frame interrupt mask */
9142 #define USB_OTG_GINTMSK_EPMISM ((uint32_t)0x00020000U) /*!< Endpoint mismatch interrupt mask */
9143 #define USB_OTG_GINTMSK_IEPINT ((uint32_t)0x00040000U) /*!< IN endpoints interrupt mask */
9144 #define USB_OTG_GINTMSK_OEPINT ((uint32_t)0x00080000U) /*!< OUT endpoints interrupt mask */
9145 #define USB_OTG_GINTMSK_IISOIXFRM ((uint32_t)0x00100000U) /*!< Incomplete isochronous IN transfer mask */
9146 #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM ((uint32_t)0x00200000U) /*!< Incomplete periodic transfer mask */
9147 #define USB_OTG_GINTMSK_FSUSPM ((uint32_t)0x00400000U) /*!< Data fetch suspended mask */
9148 #define USB_OTG_GINTMSK_PRTIM ((uint32_t)0x01000000U) /*!< Host port interrupt mask */
9149 #define USB_OTG_GINTMSK_HCIM ((uint32_t)0x02000000U) /*!< Host channels interrupt mask */
9150 #define USB_OTG_GINTMSK_PTXFEM ((uint32_t)0x04000000U) /*!< Periodic TxFIFO empty mask */
9151 #define USB_OTG_GINTMSK_LPMINTM ((uint32_t)0x08000000U) /*!< LPM interrupt Mask */
9152 #define USB_OTG_GINTMSK_CIDSCHGM ((uint32_t)0x10000000U) /*!< Connector ID status change mask */
9153 #define USB_OTG_GINTMSK_DISCINT ((uint32_t)0x20000000U) /*!< Disconnect detected interrupt mask */
9154 #define USB_OTG_GINTMSK_SRQIM ((uint32_t)0x40000000U) /*!< Session request/new session detected interrupt mask */
9155 #define USB_OTG_GINTMSK_WUIM ((uint32_t)0x80000000U) /*!< Resume/remote wakeup detected interrupt mask */
9156
9157 /******************** Bit definition for USB_OTG_DAINT register ********************/
9158 #define USB_OTG_DAINT_IEPINT ((uint32_t)0x0000FFFFU) /*!< IN endpoint interrupt bits */
9159 #define USB_OTG_DAINT_OEPINT ((uint32_t)0xFFFF0000U) /*!< OUT endpoint interrupt bits */
9160
9161 /******************** Bit definition for USB_OTG_HAINTMSK register ********************/
9162 #define USB_OTG_HAINTMSK_HAINTM ((uint32_t)0x0000FFFFU) /*!< Channel interrupt mask */
9163
9164 /******************** Bit definition for USB_OTG_GRXSTSP register ********************/
9165 #define USB_OTG_GRXSTSP_EPNUM ((uint32_t)0x0000000FU) /*!< IN EP interrupt mask bits */
9166 #define USB_OTG_GRXSTSP_BCNT ((uint32_t)0x00007FF0U) /*!< OUT EP interrupt mask bits */
9167 #define USB_OTG_GRXSTSP_DPID ((uint32_t)0x00018000U) /*!< OUT EP interrupt mask bits */
9168 #define USB_OTG_GRXSTSP_PKTSTS ((uint32_t)0x001E0000U) /*!< OUT EP interrupt mask bits */
9169
9170 /******************** Bit definition for USB_OTG_DAINTMSK register ********************/
9171 #define USB_OTG_DAINTMSK_IEPM ((uint32_t)0x0000FFFFU) /*!< IN EP interrupt mask bits */
9172 #define USB_OTG_DAINTMSK_OEPM ((uint32_t)0xFFFF0000U) /*!< OUT EP interrupt mask bits */
9173
9174 /******************** Bit definition for OTG register ********************/
9175
9176 #define USB_OTG_CHNUM ((uint32_t)0x0000000FU) /*!< Channel number */
9177 #define USB_OTG_CHNUM_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
9178 #define USB_OTG_CHNUM_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
9179 #define USB_OTG_CHNUM_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
9180 #define USB_OTG_CHNUM_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
9181 #define USB_OTG_BCNT ((uint32_t)0x00007FF0U) /*!< Byte count */
9182 #define USB_OTG_DPID ((uint32_t)0x00018000U) /*!< Data PID */
9183 #define USB_OTG_DPID_0 ((uint32_t)0x00008000U) /*!<Bit 0 */
9184 #define USB_OTG_DPID_1 ((uint32_t)0x00010000U) /*!<Bit 1 */
9185 #define USB_OTG_PKTSTS ((uint32_t)0x001E0000U) /*!< Packet status */
9186 #define USB_OTG_PKTSTS_0 ((uint32_t)0x00020000U) /*!<Bit 0 */
9187 #define USB_OTG_PKTSTS_1 ((uint32_t)0x00040000U) /*!<Bit 1 */
9188 #define USB_OTG_PKTSTS_2 ((uint32_t)0x00080000U) /*!<Bit 2 */
9189 #define USB_OTG_PKTSTS_3 ((uint32_t)0x00100000U) /*!<Bit 3 */
9190 #define USB_OTG_EPNUM ((uint32_t)0x0000000FU) /*!< Endpoint number */
9191 #define USB_OTG_EPNUM_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
9192 #define USB_OTG_EPNUM_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
9193 #define USB_OTG_EPNUM_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
9194 #define USB_OTG_EPNUM_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
9195 #define USB_OTG_FRMNUM ((uint32_t)0x01E00000U) /*!< Frame number */
9196 #define USB_OTG_FRMNUM_0 ((uint32_t)0x00200000U) /*!<Bit 0 */
9197 #define USB_OTG_FRMNUM_1 ((uint32_t)0x00400000U) /*!<Bit 1 */
9198 #define USB_OTG_FRMNUM_2 ((uint32_t)0x00800000U) /*!<Bit 2 */
9199 #define USB_OTG_FRMNUM_3 ((uint32_t)0x01000000U) /*!<Bit 3 */
9200
9201 /******************** Bit definition for OTG register ********************/
9202
9203 #define USB_OTG_CHNUM ((uint32_t)0x0000000FU) /*!< Channel number */
9204 #define USB_OTG_CHNUM_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
9205 #define USB_OTG_CHNUM_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
9206 #define USB_OTG_CHNUM_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
9207 #define USB_OTG_CHNUM_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
9208 #define USB_OTG_BCNT ((uint32_t)0x00007FF0U) /*!< Byte count */
9209 #define USB_OTG_DPID ((uint32_t)0x00018000U) /*!< Data PID */
9210 #define USB_OTG_DPID_0 ((uint32_t)0x00008000U) /*!<Bit 0 */
9211 #define USB_OTG_DPID_1 ((uint32_t)0x00010000U) /*!<Bit 1 */
9212 #define USB_OTG_PKTSTS ((uint32_t)0x001E0000U) /*!< Packet status */
9213 #define USB_OTG_PKTSTS_0 ((uint32_t)0x00020000U) /*!<Bit 0 */
9214 #define USB_OTG_PKTSTS_1 ((uint32_t)0x00040000U) /*!<Bit 1 */
9215 #define USB_OTG_PKTSTS_2 ((uint32_t)0x00080000U) /*!<Bit 2 */
9216 #define USB_OTG_PKTSTS_3 ((uint32_t)0x00100000U) /*!<Bit 3 */
9217 #define USB_OTG_EPNUM ((uint32_t)0x0000000FU) /*!< Endpoint number */
9218 #define USB_OTG_EPNUM_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
9219 #define USB_OTG_EPNUM_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
9220 #define USB_OTG_EPNUM_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
9221 #define USB_OTG_EPNUM_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
9222 #define USB_OTG_FRMNUM ((uint32_t)0x01E00000U) /*!< Frame number */
9223 #define USB_OTG_FRMNUM_0 ((uint32_t)0x00200000U) /*!<Bit 0 */
9224 #define USB_OTG_FRMNUM_1 ((uint32_t)0x00400000U) /*!<Bit 1 */
9225 #define USB_OTG_FRMNUM_2 ((uint32_t)0x00800000U) /*!<Bit 2 */
9226 #define USB_OTG_FRMNUM_3 ((uint32_t)0x01000000U) /*!<Bit 3 */
9227
9228 /******************** Bit definition for USB_OTG_GRXFSIZ register ********************/
9229 #define USB_OTG_GRXFSIZ_RXFD ((uint32_t)0x0000FFFFU) /*!< RxFIFO depth */
9230
9231 /******************** Bit definition for USB_OTG_DVBUSDIS register ********************/
9232 #define USB_OTG_DVBUSDIS_VBUSDT ((uint32_t)0x0000FFFFU) /*!< Device VBUS discharge time */
9233
9234 /******************** Bit definition for OTG register ********************/
9235 #define USB_OTG_NPTXFSA ((uint32_t)0x0000FFFFU) /*!< Nonperiodic transmit RAM start address */
9236 #define USB_OTG_NPTXFD ((uint32_t)0xFFFF0000U) /*!< Nonperiodic TxFIFO depth */
9237 #define USB_OTG_TX0FSA ((uint32_t)0x0000FFFFU) /*!< Endpoint 0 transmit RAM start address */
9238 #define USB_OTG_TX0FD ((uint32_t)0xFFFF0000U) /*!< Endpoint 0 TxFIFO depth */
9239
9240 /******************** Bit definition for USB_OTG_DVBUSPULSE register ********************/
9241 #define USB_OTG_DVBUSPULSE_DVBUSP ((uint32_t)0x00000FFFU) /*!< Device VBUS pulsing time */
9242
9243 /******************** Bit definition for USB_OTG_GNPTXSTS register ********************/
9244 #define USB_OTG_GNPTXSTS_NPTXFSAV ((uint32_t)0x0000FFFFU) /*!< Nonperiodic TxFIFO space available */
9245
9246 #define USB_OTG_GNPTXSTS_NPTQXSAV ((uint32_t)0x00FF0000U) /*!< Nonperiodic transmit request queue space available */
9247 #define USB_OTG_GNPTXSTS_NPTQXSAV_0 ((uint32_t)0x00010000U) /*!<Bit 0 */
9248 #define USB_OTG_GNPTXSTS_NPTQXSAV_1 ((uint32_t)0x00020000U) /*!<Bit 1 */
9249 #define USB_OTG_GNPTXSTS_NPTQXSAV_2 ((uint32_t)0x00040000U) /*!<Bit 2 */
9250 #define USB_OTG_GNPTXSTS_NPTQXSAV_3 ((uint32_t)0x00080000U) /*!<Bit 3 */
9251 #define USB_OTG_GNPTXSTS_NPTQXSAV_4 ((uint32_t)0x00100000U) /*!<Bit 4 */
9252 #define USB_OTG_GNPTXSTS_NPTQXSAV_5 ((uint32_t)0x00200000U) /*!<Bit 5 */
9253 #define USB_OTG_GNPTXSTS_NPTQXSAV_6 ((uint32_t)0x00400000U) /*!<Bit 6 */
9254 #define USB_OTG_GNPTXSTS_NPTQXSAV_7 ((uint32_t)0x00800000U) /*!<Bit 7 */
9255
9256 #define USB_OTG_GNPTXSTS_NPTXQTOP ((uint32_t)0x7F000000U) /*!< Top of the nonperiodic transmit request queue */
9257 #define USB_OTG_GNPTXSTS_NPTXQTOP_0 ((uint32_t)0x01000000U) /*!<Bit 0 */
9258 #define USB_OTG_GNPTXSTS_NPTXQTOP_1 ((uint32_t)0x02000000U) /*!<Bit 1 */
9259 #define USB_OTG_GNPTXSTS_NPTXQTOP_2 ((uint32_t)0x04000000U) /*!<Bit 2 */
9260 #define USB_OTG_GNPTXSTS_NPTXQTOP_3 ((uint32_t)0x08000000U) /*!<Bit 3 */
9261 #define USB_OTG_GNPTXSTS_NPTXQTOP_4 ((uint32_t)0x10000000U) /*!<Bit 4 */
9262 #define USB_OTG_GNPTXSTS_NPTXQTOP_5 ((uint32_t)0x20000000U) /*!<Bit 5 */
9263 #define USB_OTG_GNPTXSTS_NPTXQTOP_6 ((uint32_t)0x40000000U) /*!<Bit 6 */
9264
9265 /******************** Bit definition for USB_OTG_DTHRCTL register ***************/
9266 #define USB_OTG_DTHRCTL_NONISOTHREN ((uint32_t)0x00000001U) /*!< Nonisochronous IN endpoints threshold enable */
9267 #define USB_OTG_DTHRCTL_ISOTHREN ((uint32_t)0x00000002U) /*!< ISO IN endpoint threshold enable */
9268
9269 #define USB_OTG_DTHRCTL_TXTHRLEN ((uint32_t)0x000007FCU) /*!< Transmit threshold length */
9270 #define USB_OTG_DTHRCTL_TXTHRLEN_0 ((uint32_t)0x00000004U) /*!<Bit 0 */
9271 #define USB_OTG_DTHRCTL_TXTHRLEN_1 ((uint32_t)0x00000008U) /*!<Bit 1 */
9272 #define USB_OTG_DTHRCTL_TXTHRLEN_2 ((uint32_t)0x00000010U) /*!<Bit 2 */
9273 #define USB_OTG_DTHRCTL_TXTHRLEN_3 ((uint32_t)0x00000020U) /*!<Bit 3 */
9274 #define USB_OTG_DTHRCTL_TXTHRLEN_4 ((uint32_t)0x00000040U) /*!<Bit 4 */
9275 #define USB_OTG_DTHRCTL_TXTHRLEN_5 ((uint32_t)0x00000080U) /*!<Bit 5 */
9276 #define USB_OTG_DTHRCTL_TXTHRLEN_6 ((uint32_t)0x00000100U) /*!<Bit 6 */
9277 #define USB_OTG_DTHRCTL_TXTHRLEN_7 ((uint32_t)0x00000200U) /*!<Bit 7 */
9278 #define USB_OTG_DTHRCTL_TXTHRLEN_8 ((uint32_t)0x00000400U) /*!<Bit 8 */
9279 #define USB_OTG_DTHRCTL_RXTHREN ((uint32_t)0x00010000U) /*!< Receive threshold enable */
9280
9281 #define USB_OTG_DTHRCTL_RXTHRLEN ((uint32_t)0x03FE0000U) /*!< Receive threshold length */
9282 #define USB_OTG_DTHRCTL_RXTHRLEN_0 ((uint32_t)0x00020000U) /*!<Bit 0 */
9283 #define USB_OTG_DTHRCTL_RXTHRLEN_1 ((uint32_t)0x00040000U) /*!<Bit 1 */
9284 #define USB_OTG_DTHRCTL_RXTHRLEN_2 ((uint32_t)0x00080000U) /*!<Bit 2 */
9285 #define USB_OTG_DTHRCTL_RXTHRLEN_3 ((uint32_t)0x00100000U) /*!<Bit 3 */
9286 #define USB_OTG_DTHRCTL_RXTHRLEN_4 ((uint32_t)0x00200000U) /*!<Bit 4 */
9287 #define USB_OTG_DTHRCTL_RXTHRLEN_5 ((uint32_t)0x00400000U) /*!<Bit 5 */
9288 #define USB_OTG_DTHRCTL_RXTHRLEN_6 ((uint32_t)0x00800000U) /*!<Bit 6 */
9289 #define USB_OTG_DTHRCTL_RXTHRLEN_7 ((uint32_t)0x01000000U) /*!<Bit 7 */
9290 #define USB_OTG_DTHRCTL_RXTHRLEN_8 ((uint32_t)0x02000000U) /*!<Bit 8 */
9291 #define USB_OTG_DTHRCTL_ARPEN ((uint32_t)0x08000000U) /*!< Arbiter parking enable */
9292
9293 /******************** Bit definition for USB_OTG_DIEPEMPMSK register ***************/
9294 #define USB_OTG_DIEPEMPMSK_INEPTXFEM ((uint32_t)0x0000FFFFU) /*!< IN EP Tx FIFO empty interrupt mask bits */
9295
9296 /******************** Bit definition for USB_OTG_DEACHINT register ********************/
9297 #define USB_OTG_DEACHINT_IEP1INT ((uint32_t)0x00000002U) /*!< IN endpoint 1interrupt bit */
9298 #define USB_OTG_DEACHINT_OEP1INT ((uint32_t)0x00020000U) /*!< OUT endpoint 1 interrupt bit */
9299
9300 /******************** Bit definition for USB_OTG_GCCFG register ********************/
9301 #define USB_OTG_GCCFG_DCDET ((uint32_t)0x00000001U) /*!< Data contact detection (DCD) status */
9302 #define USB_OTG_GCCFG_PDET ((uint32_t)0x00000002U) /*!< Primary detection (PD) status */
9303 #define USB_OTG_GCCFG_SDET ((uint32_t)0x00000004U) /*!< Secondary detection (SD) status */
9304 #define USB_OTG_GCCFG_PS2DET ((uint32_t)0x00000008U) /*!< DM pull-up detection status */
9305 #define USB_OTG_GCCFG_PWRDWN ((uint32_t)0x00010000U) /*!< Power down */
9306 #define USB_OTG_GCCFG_BCDEN ((uint32_t)0x00020000U) /*!< Battery charging detector (BCD) enable */
9307 #define USB_OTG_GCCFG_DCDEN ((uint32_t)0x00040000U) /*!< Data contact detection (DCD) mode enable*/
9308 #define USB_OTG_GCCFG_PDEN ((uint32_t)0x00080000U) /*!< Primary detection (PD) mode enable*/
9309 #define USB_OTG_GCCFG_SDEN ((uint32_t)0x00100000U) /*!< Secondary detection (SD) mode enable */
9310 #define USB_OTG_GCCFG_VBDEN ((uint32_t)0x00200000U) /*!< Secondary detection (SD) mode enable */
9311
9312 /******************** Bit definition for USB_OTG_GPWRDN) register ********************/
9313 #define USB_OTG_GPWRDN_DISABLEVBUS ((uint32_t)0x00000040U) /*!< Power down */
9314
9315 /******************** Bit definition for USB_OTG_DEACHINTMSK register ********************/
9316 #define USB_OTG_DEACHINTMSK_IEP1INTM ((uint32_t)0x00000002U) /*!< IN Endpoint 1 interrupt mask bit */
9317 #define USB_OTG_DEACHINTMSK_OEP1INTM ((uint32_t)0x00020000U) /*!< OUT Endpoint 1 interrupt mask bit */
9318
9319 /******************** Bit definition for USB_OTG_CID register ********************/
9320 #define USB_OTG_CID_PRODUCT_ID ((uint32_t)0xFFFFFFFFU) /*!< Product ID field */
9321
9322
9323 /******************** Bit definition for USB_OTG_GHWCFG3 register ********************/
9324 #define USB_OTG_GHWCFG3_LPMMode ((uint32_t)0x00004000U) /* LPM mode specified for Mode of Operation */
9325
9326 /******************** Bit definition for USB_OTG_GLPMCFG register ********************/
9327 #define USB_OTG_GLPMCFG_ENBESL ((uint32_t)0x10000000U) /* Enable best effort service latency */
9328 #define USB_OTG_GLPMCFG_LPMRCNTSTS ((uint32_t)0x0E000000U) /* LPM retry count status */
9329 #define USB_OTG_GLPMCFG_SNDLPM ((uint32_t)0x01000000U) /* Send LPM transaction */
9330 #define USB_OTG_GLPMCFG_LPMRCNT ((uint32_t)0x00E00000U) /* LPM retry count */
9331 #define USB_OTG_GLPMCFG_LPMCHIDX ((uint32_t)0x001E0000U) /* LPMCHIDX: */
9332 #define USB_OTG_GLPMCFG_L1ResumeOK ((uint32_t)0x00010000U) /* Sleep State Resume OK */
9333 #define USB_OTG_GLPMCFG_SLPSTS ((uint32_t)0x00008000U) /* Port sleep status */
9334 #define USB_OTG_GLPMCFG_LPMRSP ((uint32_t)0x00006000U) /* LPM response */
9335 #define USB_OTG_GLPMCFG_L1DSEN ((uint32_t)0x00001000U) /* L1 deep sleep enable */
9336 #define USB_OTG_GLPMCFG_BESLTHRS ((uint32_t)0x00000F00U) /* BESL threshold */
9337 #define USB_OTG_GLPMCFG_L1SSEN ((uint32_t)0x00000080U) /* L1 shallow sleep enable */
9338 #define USB_OTG_GLPMCFG_REMWAKE ((uint32_t)0x00000040U) /* bRemoteWake value received with last ACKed LPM Token */
9339 #define USB_OTG_GLPMCFG_BESL ((uint32_t)0x0000003CU) /* BESL value received with last ACKed LPM Token */
9340 #define USB_OTG_GLPMCFG_LPMACK ((uint32_t)0x00000002U) /* LPM Token acknowledge enable*/
9341 #define USB_OTG_GLPMCFG_LPMEN ((uint32_t)0x00000001U) /* LPM support enable */
9342
9343
9344 /******************** Bit definition for USB_OTG_DIEPEACHMSK1 register ********************/
9345 #define USB_OTG_DIEPEACHMSK1_XFRCM ((uint32_t)0x00000001U) /*!< Transfer completed interrupt mask */
9346 #define USB_OTG_DIEPEACHMSK1_EPDM ((uint32_t)0x00000002U) /*!< Endpoint disabled interrupt mask */
9347 #define USB_OTG_DIEPEACHMSK1_TOM ((uint32_t)0x00000008U) /*!< Timeout condition mask (nonisochronous endpoints) */
9348 #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK ((uint32_t)0x00000010U) /*!< IN token received when TxFIFO empty mask */
9349 #define USB_OTG_DIEPEACHMSK1_INEPNMM ((uint32_t)0x00000020U) /*!< IN token received with EP mismatch mask */
9350 #define USB_OTG_DIEPEACHMSK1_INEPNEM ((uint32_t)0x00000040U) /*!< IN endpoint NAK effective mask */
9351 #define USB_OTG_DIEPEACHMSK1_TXFURM ((uint32_t)0x00000100U) /*!< FIFO underrun mask */
9352 #define USB_OTG_DIEPEACHMSK1_BIM ((uint32_t)0x00000200U) /*!< BNA interrupt mask */
9353 #define USB_OTG_DIEPEACHMSK1_NAKM ((uint32_t)0x00002000U) /*!< NAK interrupt mask */
9354
9355 /******************** Bit definition for USB_OTG_HPRT register ********************/
9356 #define USB_OTG_HPRT_PCSTS ((uint32_t)0x00000001U) /*!< Port connect status */
9357 #define USB_OTG_HPRT_PCDET ((uint32_t)0x00000002U) /*!< Port connect detected */
9358 #define USB_OTG_HPRT_PENA ((uint32_t)0x00000004U) /*!< Port enable */
9359 #define USB_OTG_HPRT_PENCHNG ((uint32_t)0x00000008U) /*!< Port enable/disable change */
9360 #define USB_OTG_HPRT_POCA ((uint32_t)0x00000010U) /*!< Port overcurrent active */
9361 #define USB_OTG_HPRT_POCCHNG ((uint32_t)0x00000020U) /*!< Port overcurrent change */
9362 #define USB_OTG_HPRT_PRES ((uint32_t)0x00000040U) /*!< Port resume */
9363 #define USB_OTG_HPRT_PSUSP ((uint32_t)0x00000080U) /*!< Port suspend */
9364 #define USB_OTG_HPRT_PRST ((uint32_t)0x00000100U) /*!< Port reset */
9365
9366 #define USB_OTG_HPRT_PLSTS ((uint32_t)0x00000C00U) /*!< Port line status */
9367 #define USB_OTG_HPRT_PLSTS_0 ((uint32_t)0x00000400U) /*!<Bit 0 */
9368 #define USB_OTG_HPRT_PLSTS_1 ((uint32_t)0x00000800U) /*!<Bit 1 */
9369 #define USB_OTG_HPRT_PPWR ((uint32_t)0x00001000U) /*!< Port power */
9370
9371 #define USB_OTG_HPRT_PTCTL ((uint32_t)0x0001E000U) /*!< Port test control */
9372 #define USB_OTG_HPRT_PTCTL_0 ((uint32_t)0x00002000U) /*!<Bit 0 */
9373 #define USB_OTG_HPRT_PTCTL_1 ((uint32_t)0x00004000U) /*!<Bit 1 */
9374 #define USB_OTG_HPRT_PTCTL_2 ((uint32_t)0x00008000U) /*!<Bit 2 */
9375 #define USB_OTG_HPRT_PTCTL_3 ((uint32_t)0x00010000U) /*!<Bit 3 */
9376
9377 #define USB_OTG_HPRT_PSPD ((uint32_t)0x00060000U) /*!< Port speed */
9378 #define USB_OTG_HPRT_PSPD_0 ((uint32_t)0x00020000U) /*!<Bit 0 */
9379 #define USB_OTG_HPRT_PSPD_1 ((uint32_t)0x00040000U) /*!<Bit 1 */
9380
9381 /******************** Bit definition for USB_OTG_DOEPEACHMSK1 register ********************/
9382 #define USB_OTG_DOEPEACHMSK1_XFRCM ((uint32_t)0x00000001U) /*!< Transfer completed interrupt mask */
9383 #define USB_OTG_DOEPEACHMSK1_EPDM ((uint32_t)0x00000002U) /*!< Endpoint disabled interrupt mask */
9384 #define USB_OTG_DOEPEACHMSK1_TOM ((uint32_t)0x00000008U) /*!< Timeout condition mask */
9385 #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK ((uint32_t)0x00000010U) /*!< IN token received when TxFIFO empty mask */
9386 #define USB_OTG_DOEPEACHMSK1_INEPNMM ((uint32_t)0x00000020U) /*!< IN token received with EP mismatch mask */
9387 #define USB_OTG_DOEPEACHMSK1_INEPNEM ((uint32_t)0x00000040U) /*!< IN endpoint NAK effective mask */
9388 #define USB_OTG_DOEPEACHMSK1_TXFURM ((uint32_t)0x00000100U) /*!< OUT packet error mask */
9389 #define USB_OTG_DOEPEACHMSK1_BIM ((uint32_t)0x00000200U) /*!< BNA interrupt mask */
9390 #define USB_OTG_DOEPEACHMSK1_BERRM ((uint32_t)0x00001000U) /*!< Bubble error interrupt mask */
9391 #define USB_OTG_DOEPEACHMSK1_NAKM ((uint32_t)0x00002000U) /*!< NAK interrupt mask */
9392 #define USB_OTG_DOEPEACHMSK1_NYETM ((uint32_t)0x00004000U) /*!< NYET interrupt mask */
9393
9394 /******************** Bit definition for USB_OTG_HPTXFSIZ register ********************/
9395 #define USB_OTG_HPTXFSIZ_PTXSA ((uint32_t)0x0000FFFFU) /*!< Host periodic TxFIFO start address */
9396 #define USB_OTG_HPTXFSIZ_PTXFD ((uint32_t)0xFFFF0000U) /*!< Host periodic TxFIFO depth */
9397
9398 /******************** Bit definition for USB_OTG_DIEPCTL register ********************/
9399 #define USB_OTG_DIEPCTL_MPSIZ ((uint32_t)0x000007FFU) /*!< Maximum packet size */
9400 #define USB_OTG_DIEPCTL_USBAEP ((uint32_t)0x00008000U) /*!< USB active endpoint */
9401 #define USB_OTG_DIEPCTL_EONUM_DPID ((uint32_t)0x00010000U) /*!< Even/odd frame */
9402 #define USB_OTG_DIEPCTL_NAKSTS ((uint32_t)0x00020000U) /*!< NAK status */
9403
9404 #define USB_OTG_DIEPCTL_EPTYP ((uint32_t)0x000C0000U) /*!< Endpoint type */
9405 #define USB_OTG_DIEPCTL_EPTYP_0 ((uint32_t)0x00040000U) /*!<Bit 0 */
9406 #define USB_OTG_DIEPCTL_EPTYP_1 ((uint32_t)0x00080000U) /*!<Bit 1 */
9407 #define USB_OTG_DIEPCTL_STALL ((uint32_t)0x00200000U) /*!< STALL handshake */
9408
9409 #define USB_OTG_DIEPCTL_TXFNUM ((uint32_t)0x03C00000U) /*!< TxFIFO number */
9410 #define USB_OTG_DIEPCTL_TXFNUM_0 ((uint32_t)0x00400000U) /*!<Bit 0 */
9411 #define USB_OTG_DIEPCTL_TXFNUM_1 ((uint32_t)0x00800000U) /*!<Bit 1 */
9412 #define USB_OTG_DIEPCTL_TXFNUM_2 ((uint32_t)0x01000000U) /*!<Bit 2 */
9413 #define USB_OTG_DIEPCTL_TXFNUM_3 ((uint32_t)0x02000000U) /*!<Bit 3 */
9414 #define USB_OTG_DIEPCTL_CNAK ((uint32_t)0x04000000U) /*!< Clear NAK */
9415 #define USB_OTG_DIEPCTL_SNAK ((uint32_t)0x08000000U) /*!< Set NAK */
9416 #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM ((uint32_t)0x10000000U) /*!< Set DATA0 PID */
9417 #define USB_OTG_DIEPCTL_SODDFRM ((uint32_t)0x20000000U) /*!< Set odd frame */
9418 #define USB_OTG_DIEPCTL_EPDIS ((uint32_t)0x40000000U) /*!< Endpoint disable */
9419 #define USB_OTG_DIEPCTL_EPENA ((uint32_t)0x80000000U) /*!< Endpoint enable */
9420
9421 /******************** Bit definition for USB_OTG_HCCHAR register ********************/
9422 #define USB_OTG_HCCHAR_MPSIZ ((uint32_t)0x000007FFU) /*!< Maximum packet size */
9423
9424 #define USB_OTG_HCCHAR_EPNUM ((uint32_t)0x00007800U) /*!< Endpoint number */
9425 #define USB_OTG_HCCHAR_EPNUM_0 ((uint32_t)0x00000800U) /*!<Bit 0 */
9426 #define USB_OTG_HCCHAR_EPNUM_1 ((uint32_t)0x00001000U) /*!<Bit 1 */
9427 #define USB_OTG_HCCHAR_EPNUM_2 ((uint32_t)0x00002000U) /*!<Bit 2 */
9428 #define USB_OTG_HCCHAR_EPNUM_3 ((uint32_t)0x00004000U) /*!<Bit 3 */
9429 #define USB_OTG_HCCHAR_EPDIR ((uint32_t)0x00008000U) /*!< Endpoint direction */
9430 #define USB_OTG_HCCHAR_LSDEV ((uint32_t)0x00020000U) /*!< Low-speed device */
9431
9432 #define USB_OTG_HCCHAR_EPTYP ((uint32_t)0x000C0000U) /*!< Endpoint type */
9433 #define USB_OTG_HCCHAR_EPTYP_0 ((uint32_t)0x00040000U) /*!<Bit 0 */
9434 #define USB_OTG_HCCHAR_EPTYP_1 ((uint32_t)0x00080000U) /*!<Bit 1 */
9435
9436 #define USB_OTG_HCCHAR_MC ((uint32_t)0x00300000U) /*!< Multi Count (MC) / Error Count (EC) */
9437 #define USB_OTG_HCCHAR_MC_0 ((uint32_t)0x00100000U) /*!<Bit 0 */
9438 #define USB_OTG_HCCHAR_MC_1 ((uint32_t)0x00200000U) /*!<Bit 1 */
9439
9440 #define USB_OTG_HCCHAR_DAD ((uint32_t)0x1FC00000U) /*!< Device address */
9441 #define USB_OTG_HCCHAR_DAD_0 ((uint32_t)0x00400000U) /*!<Bit 0 */
9442 #define USB_OTG_HCCHAR_DAD_1 ((uint32_t)0x00800000U) /*!<Bit 1 */
9443 #define USB_OTG_HCCHAR_DAD_2 ((uint32_t)0x01000000U) /*!<Bit 2 */
9444 #define USB_OTG_HCCHAR_DAD_3 ((uint32_t)0x02000000U) /*!<Bit 3 */
9445 #define USB_OTG_HCCHAR_DAD_4 ((uint32_t)0x04000000U) /*!<Bit 4 */
9446 #define USB_OTG_HCCHAR_DAD_5 ((uint32_t)0x08000000U) /*!<Bit 5 */
9447 #define USB_OTG_HCCHAR_DAD_6 ((uint32_t)0x10000000U) /*!<Bit 6 */
9448 #define USB_OTG_HCCHAR_ODDFRM ((uint32_t)0x20000000U) /*!< Odd frame */
9449 #define USB_OTG_HCCHAR_CHDIS ((uint32_t)0x40000000U) /*!< Channel disable */
9450 #define USB_OTG_HCCHAR_CHENA ((uint32_t)0x80000000U) /*!< Channel enable */
9451
9452 /******************** Bit definition for USB_OTG_HCSPLT register ********************/
9453
9454 #define USB_OTG_HCSPLT_PRTADDR ((uint32_t)0x0000007FU) /*!< Port address */
9455 #define USB_OTG_HCSPLT_PRTADDR_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
9456 #define USB_OTG_HCSPLT_PRTADDR_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
9457 #define USB_OTG_HCSPLT_PRTADDR_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
9458 #define USB_OTG_HCSPLT_PRTADDR_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
9459 #define USB_OTG_HCSPLT_PRTADDR_4 ((uint32_t)0x00000010U) /*!<Bit 4 */
9460 #define USB_OTG_HCSPLT_PRTADDR_5 ((uint32_t)0x00000020U) /*!<Bit 5 */
9461 #define USB_OTG_HCSPLT_PRTADDR_6 ((uint32_t)0x00000040U) /*!<Bit 6 */
9462
9463 #define USB_OTG_HCSPLT_HUBADDR ((uint32_t)0x00003F80U) /*!< Hub address */
9464 #define USB_OTG_HCSPLT_HUBADDR_0 ((uint32_t)0x00000080U) /*!<Bit 0 */
9465 #define USB_OTG_HCSPLT_HUBADDR_1 ((uint32_t)0x00000100U) /*!<Bit 1 */
9466 #define USB_OTG_HCSPLT_HUBADDR_2 ((uint32_t)0x00000200U) /*!<Bit 2 */
9467 #define USB_OTG_HCSPLT_HUBADDR_3 ((uint32_t)0x00000400U) /*!<Bit 3 */
9468 #define USB_OTG_HCSPLT_HUBADDR_4 ((uint32_t)0x00000800U) /*!<Bit 4 */
9469 #define USB_OTG_HCSPLT_HUBADDR_5 ((uint32_t)0x00001000U) /*!<Bit 5 */
9470 #define USB_OTG_HCSPLT_HUBADDR_6 ((uint32_t)0x00002000U) /*!<Bit 6 */
9471
9472 #define USB_OTG_HCSPLT_XACTPOS ((uint32_t)0x0000C000U) /*!< XACTPOS */
9473 #define USB_OTG_HCSPLT_XACTPOS_0 ((uint32_t)0x00004000U) /*!<Bit 0 */
9474 #define USB_OTG_HCSPLT_XACTPOS_1 ((uint32_t)0x00008000U) /*!<Bit 1 */
9475 #define USB_OTG_HCSPLT_COMPLSPLT ((uint32_t)0x00010000U) /*!< Do complete split */
9476 #define USB_OTG_HCSPLT_SPLITEN ((uint32_t)0x80000000U) /*!< Split enable */
9477
9478 /******************** Bit definition for USB_OTG_HCINT register ********************/
9479 #define USB_OTG_HCINT_XFRC ((uint32_t)0x00000001U) /*!< Transfer completed */
9480 #define USB_OTG_HCINT_CHH ((uint32_t)0x00000002U) /*!< Channel halted */
9481 #define USB_OTG_HCINT_AHBERR ((uint32_t)0x00000004U) /*!< AHB error */
9482 #define USB_OTG_HCINT_STALL ((uint32_t)0x00000008U) /*!< STALL response received interrupt */
9483 #define USB_OTG_HCINT_NAK ((uint32_t)0x00000010U) /*!< NAK response received interrupt */
9484 #define USB_OTG_HCINT_ACK ((uint32_t)0x00000020U) /*!< ACK response received/transmitted interrupt */
9485 #define USB_OTG_HCINT_NYET ((uint32_t)0x00000040U) /*!< Response received interrupt */
9486 #define USB_OTG_HCINT_TXERR ((uint32_t)0x00000080U) /*!< Transaction error */
9487 #define USB_OTG_HCINT_BBERR ((uint32_t)0x00000100U) /*!< Babble error */
9488 #define USB_OTG_HCINT_FRMOR ((uint32_t)0x00000200U) /*!< Frame overrun */
9489 #define USB_OTG_HCINT_DTERR ((uint32_t)0x00000400U) /*!< Data toggle error */
9490
9491 /******************** Bit definition for USB_OTG_DIEPINT register ********************/
9492 #define USB_OTG_DIEPINT_XFRC ((uint32_t)0x00000001U) /*!< Transfer completed interrupt */
9493 #define USB_OTG_DIEPINT_EPDISD ((uint32_t)0x00000002U) /*!< Endpoint disabled interrupt */
9494 #define USB_OTG_DIEPINT_TOC ((uint32_t)0x00000008U) /*!< Timeout condition */
9495 #define USB_OTG_DIEPINT_ITTXFE ((uint32_t)0x00000010U) /*!< IN token received when TxFIFO is empty */
9496 #define USB_OTG_DIEPINT_INEPNE ((uint32_t)0x00000040U) /*!< IN endpoint NAK effective */
9497 #define USB_OTG_DIEPINT_TXFE ((uint32_t)0x00000080U) /*!< Transmit FIFO empty */
9498 #define USB_OTG_DIEPINT_TXFIFOUDRN ((uint32_t)0x00000100U) /*!< Transmit Fifo Underrun */
9499 #define USB_OTG_DIEPINT_BNA ((uint32_t)0x00000200U) /*!< Buffer not available interrupt */
9500 #define USB_OTG_DIEPINT_PKTDRPSTS ((uint32_t)0x00000800U) /*!< Packet dropped status */
9501 #define USB_OTG_DIEPINT_BERR ((uint32_t)0x00001000U) /*!< Babble error interrupt */
9502 #define USB_OTG_DIEPINT_NAK ((uint32_t)0x00002000U) /*!< NAK interrupt */
9503
9504 /******************** Bit definition for USB_OTG_HCINTMSK register ********************/
9505 #define USB_OTG_HCINTMSK_XFRCM ((uint32_t)0x00000001U) /*!< Transfer completed mask */
9506 #define USB_OTG_HCINTMSK_CHHM ((uint32_t)0x00000002U) /*!< Channel halted mask */
9507 #define USB_OTG_HCINTMSK_AHBERR ((uint32_t)0x00000004U) /*!< AHB error */
9508 #define USB_OTG_HCINTMSK_STALLM ((uint32_t)0x00000008U) /*!< STALL response received interrupt mask */
9509 #define USB_OTG_HCINTMSK_NAKM ((uint32_t)0x00000010U) /*!< NAK response received interrupt mask */
9510 #define USB_OTG_HCINTMSK_ACKM ((uint32_t)0x00000020U) /*!< ACK response received/transmitted interrupt mask */
9511 #define USB_OTG_HCINTMSK_NYET ((uint32_t)0x00000040U) /*!< response received interrupt mask */
9512 #define USB_OTG_HCINTMSK_TXERRM ((uint32_t)0x00000080U) /*!< Transaction error mask */
9513 #define USB_OTG_HCINTMSK_BBERRM ((uint32_t)0x00000100U) /*!< Babble error mask */
9514 #define USB_OTG_HCINTMSK_FRMORM ((uint32_t)0x00000200U) /*!< Frame overrun mask */
9515 #define USB_OTG_HCINTMSK_DTERRM ((uint32_t)0x00000400U) /*!< Data toggle error mask */
9516
9517 /******************** Bit definition for USB_OTG_DIEPTSIZ register ********************/
9518
9519 #define USB_OTG_DIEPTSIZ_XFRSIZ ((uint32_t)0x0007FFFFU) /*!< Transfer size */
9520 #define USB_OTG_DIEPTSIZ_PKTCNT ((uint32_t)0x1FF80000U) /*!< Packet count */
9521 #define USB_OTG_DIEPTSIZ_MULCNT ((uint32_t)0x60000000U) /*!< Packet count */
9522 /******************** Bit definition for USB_OTG_HCTSIZ register ********************/
9523 #define USB_OTG_HCTSIZ_XFRSIZ ((uint32_t)0x0007FFFFU) /*!< Transfer size */
9524 #define USB_OTG_HCTSIZ_PKTCNT ((uint32_t)0x1FF80000U) /*!< Packet count */
9525 #define USB_OTG_HCTSIZ_DOPING ((uint32_t)0x80000000U) /*!< Do PING */
9526 #define USB_OTG_HCTSIZ_DPID ((uint32_t)0x60000000U) /*!< Data PID */
9527 #define USB_OTG_HCTSIZ_DPID_0 ((uint32_t)0x20000000U) /*!<Bit 0 */
9528 #define USB_OTG_HCTSIZ_DPID_1 ((uint32_t)0x40000000U) /*!<Bit 1 */
9529
9530 /******************** Bit definition for USB_OTG_DIEPDMA register ********************/
9531 #define USB_OTG_DIEPDMA_DMAADDR ((uint32_t)0xFFFFFFFFU) /*!< DMA address */
9532
9533 /******************** Bit definition for USB_OTG_HCDMA register ********************/
9534 #define USB_OTG_HCDMA_DMAADDR ((uint32_t)0xFFFFFFFFU) /*!< DMA address */
9535
9536 /******************** Bit definition for USB_OTG_DTXFSTS register ********************/
9537 #define USB_OTG_DTXFSTS_INEPTFSAV ((uint32_t)0x0000FFFFU) /*!< IN endpoint TxFIFO space avail */
9538
9539 /******************** Bit definition for USB_OTG_DIEPTXF register ********************/
9540 #define USB_OTG_DIEPTXF_INEPTXSA ((uint32_t)0x0000FFFFU) /*!< IN endpoint FIFOx transmit RAM start address */
9541 #define USB_OTG_DIEPTXF_INEPTXFD ((uint32_t)0xFFFF0000U) /*!< IN endpoint TxFIFO depth */
9542
9543 /******************** Bit definition for USB_OTG_DOEPCTL register ********************/
9544
9545 #define USB_OTG_DOEPCTL_MPSIZ ((uint32_t)0x000007FFU) /*!< Maximum packet size */ /*!<Bit 1 */
9546 #define USB_OTG_DOEPCTL_USBAEP ((uint32_t)0x00008000U) /*!< USB active endpoint */
9547 #define USB_OTG_DOEPCTL_NAKSTS ((uint32_t)0x00020000U) /*!< NAK status */
9548 #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM ((uint32_t)0x10000000U) /*!< Set DATA0 PID */
9549 #define USB_OTG_DOEPCTL_SODDFRM ((uint32_t)0x20000000U) /*!< Set odd frame */
9550 #define USB_OTG_DOEPCTL_EPTYP ((uint32_t)0x000C0000U) /*!< Endpoint type */
9551 #define USB_OTG_DOEPCTL_EPTYP_0 ((uint32_t)0x00040000U) /*!<Bit 0 */
9552 #define USB_OTG_DOEPCTL_EPTYP_1 ((uint32_t)0x00080000U) /*!<Bit 1 */
9553 #define USB_OTG_DOEPCTL_SNPM ((uint32_t)0x00100000U) /*!< Snoop mode */
9554 #define USB_OTG_DOEPCTL_STALL ((uint32_t)0x00200000U) /*!< STALL handshake */
9555 #define USB_OTG_DOEPCTL_CNAK ((uint32_t)0x04000000U) /*!< Clear NAK */
9556 #define USB_OTG_DOEPCTL_SNAK ((uint32_t)0x08000000U) /*!< Set NAK */
9557 #define USB_OTG_DOEPCTL_EPDIS ((uint32_t)0x40000000U) /*!< Endpoint disable */
9558 #define USB_OTG_DOEPCTL_EPENA ((uint32_t)0x80000000U) /*!< Endpoint enable */
9559
9560 /******************** Bit definition for USB_OTG_DOEPINT register ********************/
9561 #define USB_OTG_DOEPINT_XFRC ((uint32_t)0x00000001U) /*!< Transfer completed interrupt */
9562 #define USB_OTG_DOEPINT_EPDISD ((uint32_t)0x00000002U) /*!< Endpoint disabled interrupt */
9563 #define USB_OTG_DOEPINT_STUP ((uint32_t)0x00000008U) /*!< SETUP phase done */
9564 #define USB_OTG_DOEPINT_OTEPDIS ((uint32_t)0x00000010U) /*!< OUT token received when endpoint disabled */
9565 #define USB_OTG_DOEPINT_B2BSTUP ((uint32_t)0x00000040U) /*!< Back-to-back SETUP packets received */
9566 #define USB_OTG_DOEPINT_NYET ((uint32_t)0x00004000U) /*!< NYET interrupt */
9567
9568 /******************** Bit definition for USB_OTG_DOEPTSIZ register ********************/
9569
9570 #define USB_OTG_DOEPTSIZ_XFRSIZ ((uint32_t)0x0007FFFFU) /*!< Transfer size */
9571 #define USB_OTG_DOEPTSIZ_PKTCNT ((uint32_t)0x1FF80000U) /*!< Packet count */
9572
9573 #define USB_OTG_DOEPTSIZ_STUPCNT ((uint32_t)0x60000000U) /*!< SETUP packet count */
9574 #define USB_OTG_DOEPTSIZ_STUPCNT_0 ((uint32_t)0x20000000U) /*!<Bit 0 */
9575 #define USB_OTG_DOEPTSIZ_STUPCNT_1 ((uint32_t)0x40000000U) /*!<Bit 1 */
9576
9577 /******************** Bit definition for PCGCCTL register ********************/
9578 #define USB_OTG_PCGCCTL_STOPCLK ((uint32_t)0x00000001U) /*!< SETUP packet count */
9579 #define USB_OTG_PCGCCTL_GATECLK ((uint32_t)0x00000002U) /*!<Bit 0 */
9580 #define USB_OTG_PCGCCTL_PHYSUSP ((uint32_t)0x00000010U) /*!<Bit 1 */
9581
9582
9583 /**
9584 * @}
9585 */
9586
9587 /**
9588 * @}
9589 */
9590
9591 /** @addtogroup Exported_macros
9592 * @{
9593 */
9594
9595 /******************************* ADC Instances ********************************/
9596 #define IS_ADC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == ADC1) || \
9597 ((INSTANCE) == ADC2) || \
9598 ((INSTANCE) == ADC3))
9599
9600 #define IS_ADC_MULTIMODE_MASTER_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
9601
9602 #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC123_COMMON)
9603
9604 /******************************* AES Instances ********************************/
9605 #define IS_AES_ALL_INSTANCE(INSTANCE) ((INSTANCE) == AES)
9606
9607 /******************************** CAN Instances ******************************/
9608 #define IS_CAN_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CAN1)
9609
9610 /******************************** COMP Instances ******************************/
9611 #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \
9612 ((INSTANCE) == COMP2))
9613
9614 #define IS_COMP_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == COMP12_COMMON)
9615
9616 /******************** COMP Instances with window mode capability **************/
9617 #define IS_COMP_WINDOWMODE_INSTANCE(INSTANCE) ((INSTANCE) == COMP2)
9618
9619 /******************************* CRC Instances ********************************/
9620 #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
9621
9622 /******************************* DAC Instances ********************************/
9623 #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC1)
9624
9625 /****************************** DFSDM Instances *******************************/
9626 #define IS_DFSDM_FILTER_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DFSDM_Filter0) || \
9627 ((INSTANCE) == DFSDM_Filter1) || \
9628 ((INSTANCE) == DFSDM_Filter2) || \
9629 ((INSTANCE) == DFSDM_Filter3))
9630
9631 #define IS_DFSDM_CHANNEL_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DFSDM_Channel0) || \
9632 ((INSTANCE) == DFSDM_Channel1) || \
9633 ((INSTANCE) == DFSDM_Channel2) || \
9634 ((INSTANCE) == DFSDM_Channel3) || \
9635 ((INSTANCE) == DFSDM_Channel4) || \
9636 ((INSTANCE) == DFSDM_Channel5) || \
9637 ((INSTANCE) == DFSDM_Channel6) || \
9638 ((INSTANCE) == DFSDM_Channel7))
9639
9640 /******************************** DMA Instances *******************************/
9641 #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \
9642 ((INSTANCE) == DMA1_Channel2) || \
9643 ((INSTANCE) == DMA1_Channel3) || \
9644 ((INSTANCE) == DMA1_Channel4) || \
9645 ((INSTANCE) == DMA1_Channel5) || \
9646 ((INSTANCE) == DMA1_Channel6) || \
9647 ((INSTANCE) == DMA1_Channel7) || \
9648 ((INSTANCE) == DMA2_Channel1) || \
9649 ((INSTANCE) == DMA2_Channel2) || \
9650 ((INSTANCE) == DMA2_Channel3) || \
9651 ((INSTANCE) == DMA2_Channel4) || \
9652 ((INSTANCE) == DMA2_Channel5) || \
9653 ((INSTANCE) == DMA2_Channel6) || \
9654 ((INSTANCE) == DMA2_Channel7))
9655
9656 /******************************* GPIO Instances *******************************/
9657 #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
9658 ((INSTANCE) == GPIOB) || \
9659 ((INSTANCE) == GPIOC) || \
9660 ((INSTANCE) == GPIOD) || \
9661 ((INSTANCE) == GPIOE) || \
9662 ((INSTANCE) == GPIOF) || \
9663 ((INSTANCE) == GPIOG) || \
9664 ((INSTANCE) == GPIOH))
9665
9666 /******************************* GPIO AF Instances ****************************/
9667 /* On L4, all GPIO Bank support AF */
9668 #define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
9669
9670 /**************************** GPIO Lock Instances *****************************/
9671 /* On L4, all GPIO Bank support the Lock mechanism */
9672 #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
9673
9674 /******************************** I2C Instances *******************************/
9675 #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
9676 ((INSTANCE) == I2C2) || \
9677 ((INSTANCE) == I2C3))
9678
9679 /******************************* HCD Instances *******************************/
9680 #define IS_HCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB_OTG_FS)
9681
9682 /****************************** OPAMP Instances *******************************/
9683 #define IS_OPAMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == OPAMP1) || \
9684 ((INSTANCE) == OPAMP2))
9685
9686 #define IS_OPAMP_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == OPAMP12_COMMON)
9687
9688 /******************************* PCD Instances *******************************/
9689 #define IS_PCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB_OTG_FS)
9690
9691 /******************************* QSPI Instances *******************************/
9692 #define IS_QSPI_ALL_INSTANCE(INSTANCE) ((INSTANCE) == QUADSPI)
9693
9694 /******************************* RNG Instances ********************************/
9695 #define IS_RNG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RNG)
9696
9697 /****************************** RTC Instances *********************************/
9698 #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
9699
9700 /******************************** SAI Instances *******************************/
9701 #define IS_SAI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SAI1_Block_A) || \
9702 ((INSTANCE) == SAI1_Block_B) || \
9703 ((INSTANCE) == SAI2_Block_A) || \
9704 ((INSTANCE) == SAI2_Block_B))
9705
9706 /****************************** SDMMC Instances *******************************/
9707 #define IS_SDMMC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SDMMC1)
9708
9709 /****************************** SMBUS Instances *******************************/
9710 #define IS_SMBUS_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
9711 ((INSTANCE) == I2C2) || \
9712 ((INSTANCE) == I2C3))
9713
9714 /******************************** SPI Instances *******************************/
9715 #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
9716 ((INSTANCE) == SPI2) || \
9717 ((INSTANCE) == SPI3))
9718
9719 /******************************** SWPMI Instances *****************************/
9720 #define IS_SWPMI_INSTANCE(INSTANCE) ((INSTANCE) == SWPMI1)
9721
9722 /****************** LPTIM Instances : All supported instances *****************/
9723 #define IS_LPTIM_INSTANCE(INSTANCE) (((INSTANCE) == LPTIM1) || \
9724 ((INSTANCE) == LPTIM2))
9725
9726 /****************** TIM Instances : All supported instances *******************/
9727 #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
9728 ((INSTANCE) == TIM2) || \
9729 ((INSTANCE) == TIM3) || \
9730 ((INSTANCE) == TIM4) || \
9731 ((INSTANCE) == TIM5) || \
9732 ((INSTANCE) == TIM6) || \
9733 ((INSTANCE) == TIM7) || \
9734 ((INSTANCE) == TIM8) || \
9735 ((INSTANCE) == TIM15) || \
9736 ((INSTANCE) == TIM16) || \
9737 ((INSTANCE) == TIM17))
9738
9739 /****************** TIM Instances : supporting 32 bits counter ****************/
9740 #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
9741 ((INSTANCE) == TIM5))
9742
9743 /****************** TIM Instances : supporting the break function *************/
9744 #define IS_TIM_BREAK_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
9745 ((INSTANCE) == TIM8) || \
9746 ((INSTANCE) == TIM15) || \
9747 ((INSTANCE) == TIM16) || \
9748 ((INSTANCE) == TIM17))
9749
9750 /************** TIM Instances : supporting Break source selection *************/
9751 #define IS_TIM_BREAKSOURCE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
9752 ((INSTANCE) == TIM8) || \
9753 ((INSTANCE) == TIM15) || \
9754 ((INSTANCE) == TIM16) || \
9755 ((INSTANCE) == TIM17))
9756
9757 /****************** TIM Instances : supporting 2 break inputs *****************/
9758 #define IS_TIM_BKIN2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
9759 ((INSTANCE) == TIM8))
9760
9761 /************* TIM Instances : at least 1 capture/compare channel *************/
9762 #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
9763 ((INSTANCE) == TIM2) || \
9764 ((INSTANCE) == TIM3) || \
9765 ((INSTANCE) == TIM4) || \
9766 ((INSTANCE) == TIM5) || \
9767 ((INSTANCE) == TIM8) || \
9768 ((INSTANCE) == TIM15) || \
9769 ((INSTANCE) == TIM16) || \
9770 ((INSTANCE) == TIM17))
9771
9772 /************ TIM Instances : at least 2 capture/compare channels *************/
9773 #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
9774 ((INSTANCE) == TIM2) || \
9775 ((INSTANCE) == TIM3) || \
9776 ((INSTANCE) == TIM4) || \
9777 ((INSTANCE) == TIM5) || \
9778 ((INSTANCE) == TIM8) || \
9779 ((INSTANCE) == TIM15))
9780
9781 /************ TIM Instances : at least 3 capture/compare channels *************/
9782 #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
9783 ((INSTANCE) == TIM2) || \
9784 ((INSTANCE) == TIM3) || \
9785 ((INSTANCE) == TIM4) || \
9786 ((INSTANCE) == TIM5) || \
9787 ((INSTANCE) == TIM8))
9788
9789 /************ TIM Instances : at least 4 capture/compare channels *************/
9790 #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
9791 ((INSTANCE) == TIM2) || \
9792 ((INSTANCE) == TIM3) || \
9793 ((INSTANCE) == TIM4) || \
9794 ((INSTANCE) == TIM5) || \
9795 ((INSTANCE) == TIM8))
9796
9797 /****************** TIM Instances : at least 5 capture/compare channels *******/
9798 #define IS_TIM_CC5_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
9799 ((INSTANCE) == TIM8))
9800
9801 /****************** TIM Instances : at least 6 capture/compare channels *******/
9802 #define IS_TIM_CC6_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
9803 ((INSTANCE) == TIM8))
9804
9805 /************ TIM Instances : DMA requests generation (TIMx_DIER.COMDE) *******/
9806 #define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
9807 ((INSTANCE) == TIM8) || \
9808 ((INSTANCE) == TIM15) || \
9809 ((INSTANCE) == TIM16) || \
9810 ((INSTANCE) == TIM17))
9811
9812 /****************** TIM Instances : DMA requests generation (TIMx_DIER.UDE) ***/
9813 #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
9814 ((INSTANCE) == TIM2) || \
9815 ((INSTANCE) == TIM3) || \
9816 ((INSTANCE) == TIM4) || \
9817 ((INSTANCE) == TIM5) || \
9818 ((INSTANCE) == TIM6) || \
9819 ((INSTANCE) == TIM7) || \
9820 ((INSTANCE) == TIM8) || \
9821 ((INSTANCE) == TIM15) || \
9822 ((INSTANCE) == TIM16) || \
9823 ((INSTANCE) == TIM17))
9824
9825 /************ TIM Instances : DMA requests generation (TIMx_DIER.CCxDE) *******/
9826 #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
9827 ((INSTANCE) == TIM2) || \
9828 ((INSTANCE) == TIM3) || \
9829 ((INSTANCE) == TIM4) || \
9830 ((INSTANCE) == TIM5) || \
9831 ((INSTANCE) == TIM8) || \
9832 ((INSTANCE) == TIM15) || \
9833 ((INSTANCE) == TIM16) || \
9834 ((INSTANCE) == TIM17))
9835
9836 /******************** TIM Instances : DMA burst feature ***********************/
9837 #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
9838 ((INSTANCE) == TIM2) || \
9839 ((INSTANCE) == TIM3) || \
9840 ((INSTANCE) == TIM4) || \
9841 ((INSTANCE) == TIM5) || \
9842 ((INSTANCE) == TIM8) || \
9843 ((INSTANCE) == TIM15) || \
9844 ((INSTANCE) == TIM16) || \
9845 ((INSTANCE) == TIM17))
9846
9847 /******************* TIM Instances : output(s) available **********************/
9848 #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
9849 ((((INSTANCE) == TIM1) && \
9850 (((CHANNEL) == TIM_CHANNEL_1) || \
9851 ((CHANNEL) == TIM_CHANNEL_2) || \
9852 ((CHANNEL) == TIM_CHANNEL_3) || \
9853 ((CHANNEL) == TIM_CHANNEL_4) || \
9854 ((CHANNEL) == TIM_CHANNEL_5) || \
9855 ((CHANNEL) == TIM_CHANNEL_6))) \
9856 || \
9857 (((INSTANCE) == TIM2) && \
9858 (((CHANNEL) == TIM_CHANNEL_1) || \
9859 ((CHANNEL) == TIM_CHANNEL_2) || \
9860 ((CHANNEL) == TIM_CHANNEL_3) || \
9861 ((CHANNEL) == TIM_CHANNEL_4))) \
9862 || \
9863 (((INSTANCE) == TIM3) && \
9864 (((CHANNEL) == TIM_CHANNEL_1) || \
9865 ((CHANNEL) == TIM_CHANNEL_2) || \
9866 ((CHANNEL) == TIM_CHANNEL_3) || \
9867 ((CHANNEL) == TIM_CHANNEL_4))) \
9868 || \
9869 (((INSTANCE) == TIM4) && \
9870 (((CHANNEL) == TIM_CHANNEL_1) || \
9871 ((CHANNEL) == TIM_CHANNEL_2) || \
9872 ((CHANNEL) == TIM_CHANNEL_3) || \
9873 ((CHANNEL) == TIM_CHANNEL_4))) \
9874 || \
9875 (((INSTANCE) == TIM5) && \
9876 (((CHANNEL) == TIM_CHANNEL_1) || \
9877 ((CHANNEL) == TIM_CHANNEL_2) || \
9878 ((CHANNEL) == TIM_CHANNEL_3) || \
9879 ((CHANNEL) == TIM_CHANNEL_4))) \
9880 || \
9881 (((INSTANCE) == TIM8) && \
9882 (((CHANNEL) == TIM_CHANNEL_1) || \
9883 ((CHANNEL) == TIM_CHANNEL_2) || \
9884 ((CHANNEL) == TIM_CHANNEL_3) || \
9885 ((CHANNEL) == TIM_CHANNEL_4) || \
9886 ((CHANNEL) == TIM_CHANNEL_5) || \
9887 ((CHANNEL) == TIM_CHANNEL_6))) \
9888 || \
9889 (((INSTANCE) == TIM15) && \
9890 (((CHANNEL) == TIM_CHANNEL_1) || \
9891 ((CHANNEL) == TIM_CHANNEL_2))) \
9892 || \
9893 (((INSTANCE) == TIM16) && \
9894 (((CHANNEL) == TIM_CHANNEL_1))) \
9895 || \
9896 (((INSTANCE) == TIM17) && \
9897 (((CHANNEL) == TIM_CHANNEL_1))))
9898
9899 /****************** TIM Instances : supporting complementary output(s) ********/
9900 #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
9901 ((((INSTANCE) == TIM1) && \
9902 (((CHANNEL) == TIM_CHANNEL_1) || \
9903 ((CHANNEL) == TIM_CHANNEL_2) || \
9904 ((CHANNEL) == TIM_CHANNEL_3))) \
9905 || \
9906 (((INSTANCE) == TIM8) && \
9907 (((CHANNEL) == TIM_CHANNEL_1) || \
9908 ((CHANNEL) == TIM_CHANNEL_2) || \
9909 ((CHANNEL) == TIM_CHANNEL_3))) \
9910 || \
9911 (((INSTANCE) == TIM15) && \
9912 ((CHANNEL) == TIM_CHANNEL_1)) \
9913 || \
9914 (((INSTANCE) == TIM16) && \
9915 ((CHANNEL) == TIM_CHANNEL_1)) \
9916 || \
9917 (((INSTANCE) == TIM17) && \
9918 ((CHANNEL) == TIM_CHANNEL_1)))
9919
9920 /****************** TIM Instances : supporting clock division *****************/
9921 #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
9922 ((INSTANCE) == TIM2) || \
9923 ((INSTANCE) == TIM3) || \
9924 ((INSTANCE) == TIM4) || \
9925 ((INSTANCE) == TIM5) || \
9926 ((INSTANCE) == TIM8) || \
9927 ((INSTANCE) == TIM15) || \
9928 ((INSTANCE) == TIM16) || \
9929 ((INSTANCE) == TIM17))
9930
9931 /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/
9932 #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
9933 ((INSTANCE) == TIM2) || \
9934 ((INSTANCE) == TIM3) || \
9935 ((INSTANCE) == TIM4) || \
9936 ((INSTANCE) == TIM5) || \
9937 ((INSTANCE) == TIM8) || \
9938 ((INSTANCE) == TIM15))
9939
9940 /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/
9941 #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
9942 ((INSTANCE) == TIM2) || \
9943 ((INSTANCE) == TIM3) || \
9944 ((INSTANCE) == TIM4) || \
9945 ((INSTANCE) == TIM5) || \
9946 ((INSTANCE) == TIM8))
9947
9948 /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/
9949 #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
9950 ((INSTANCE) == TIM2) || \
9951 ((INSTANCE) == TIM3) || \
9952 ((INSTANCE) == TIM4) || \
9953 ((INSTANCE) == TIM5) || \
9954 ((INSTANCE) == TIM8) || \
9955 ((INSTANCE) == TIM15))
9956
9957 /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/
9958 #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
9959 ((INSTANCE) == TIM2) || \
9960 ((INSTANCE) == TIM3) || \
9961 ((INSTANCE) == TIM4) || \
9962 ((INSTANCE) == TIM5) || \
9963 ((INSTANCE) == TIM8) || \
9964 ((INSTANCE) == TIM15))
9965
9966 /****************** TIM Instances : supporting combined 3-phase PWM mode ******/
9967 #define IS_TIM_COMBINED3PHASEPWM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
9968 ((INSTANCE) == TIM8))
9969
9970 /****************** TIM Instances : supporting commutation event generation ***/
9971 #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
9972 ((INSTANCE) == TIM8) || \
9973 ((INSTANCE) == TIM15) || \
9974 ((INSTANCE) == TIM16) || \
9975 ((INSTANCE) == TIM17))
9976
9977 /****************** TIM Instances : supporting counting mode selection ********/
9978 #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
9979 ((INSTANCE) == TIM2) || \
9980 ((INSTANCE) == TIM3) || \
9981 ((INSTANCE) == TIM4) || \
9982 ((INSTANCE) == TIM5) || \
9983 ((INSTANCE) == TIM8))
9984
9985 /****************** TIM Instances : supporting encoder interface **************/
9986 #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
9987 ((INSTANCE) == TIM2) || \
9988 ((INSTANCE) == TIM3) || \
9989 ((INSTANCE) == TIM4) || \
9990 ((INSTANCE) == TIM5) || \
9991 ((INSTANCE) == TIM8))
9992
9993 /****************** TIM Instances : supporting Hall sensor interface **********/
9994 #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
9995 ((INSTANCE) == TIM2) || \
9996 ((INSTANCE) == TIM3) || \
9997 ((INSTANCE) == TIM4) || \
9998 ((INSTANCE) == TIM5))
9999
10000 /**************** TIM Instances : external trigger input available ************/
10001 #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
10002 ((INSTANCE) == TIM2) || \
10003 ((INSTANCE) == TIM3) || \
10004 ((INSTANCE) == TIM4) || \
10005 ((INSTANCE) == TIM5) || \
10006 ((INSTANCE) == TIM8))
10007
10008 /************* TIM Instances : supporting ETR source selection ***************/
10009 #define IS_TIM_ETRSEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
10010 ((INSTANCE) == TIM2) || \
10011 ((INSTANCE) == TIM3) || \
10012 ((INSTANCE) == TIM8))
10013
10014 /****** TIM Instances : Master mode available (TIMx_CR2.MMS available )********/
10015 #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
10016 ((INSTANCE) == TIM2) || \
10017 ((INSTANCE) == TIM3) || \
10018 ((INSTANCE) == TIM4) || \
10019 ((INSTANCE) == TIM5) || \
10020 ((INSTANCE) == TIM6) || \
10021 ((INSTANCE) == TIM7) || \
10022 ((INSTANCE) == TIM8) || \
10023 ((INSTANCE) == TIM15))
10024
10025 /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
10026 #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
10027 ((INSTANCE) == TIM2) || \
10028 ((INSTANCE) == TIM3) || \
10029 ((INSTANCE) == TIM4) || \
10030 ((INSTANCE) == TIM5) || \
10031 ((INSTANCE) == TIM8) || \
10032 ((INSTANCE) == TIM15))
10033
10034 /****************** TIM Instances : supporting OCxREF clear *******************/
10035 #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
10036 ((INSTANCE) == TIM2) || \
10037 ((INSTANCE) == TIM3) || \
10038 ((INSTANCE) == TIM4) || \
10039 ((INSTANCE) == TIM5) || \
10040 ((INSTANCE) == TIM8))
10041
10042 /****************** TIM Instances : remapping capability **********************/
10043 #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
10044 ((INSTANCE) == TIM2) || \
10045 ((INSTANCE) == TIM3) || \
10046 ((INSTANCE) == TIM8) || \
10047 ((INSTANCE) == TIM15) || \
10048 ((INSTANCE) == TIM16) || \
10049 ((INSTANCE) == TIM17))
10050
10051 /****************** TIM Instances : supporting repetition counter *************/
10052 #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
10053 ((INSTANCE) == TIM8) || \
10054 ((INSTANCE) == TIM15) || \
10055 ((INSTANCE) == TIM16) || \
10056 ((INSTANCE) == TIM17))
10057
10058 /****************** TIM Instances : supporting synchronization ****************/
10059 #define IS_TIM_SYNCHRO_INSTANCE(INSTANCE) IS_TIM_MASTER_INSTANCE(INSTANCE)
10060
10061 /****************** TIM Instances : supporting ADC triggering through TRGO2 ***/
10062 #define IS_TIM_TRGO2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
10063 ((INSTANCE) == TIM8))
10064
10065 /******************* TIM Instances : Timer input XOR function *****************/
10066 #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
10067 ((INSTANCE) == TIM2) || \
10068 ((INSTANCE) == TIM3) || \
10069 ((INSTANCE) == TIM4) || \
10070 ((INSTANCE) == TIM5) || \
10071 ((INSTANCE) == TIM8) || \
10072 ((INSTANCE) == TIM15))
10073
10074 /****************************** TSC Instances *********************************/
10075 #define IS_TSC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == TSC)
10076
10077 /******************** USART Instances : Synchronous mode **********************/
10078 #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
10079 ((INSTANCE) == USART2) || \
10080 ((INSTANCE) == USART3))
10081
10082 /******************** UART Instances : Asynchronous mode **********************/
10083 #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
10084 ((INSTANCE) == USART2) || \
10085 ((INSTANCE) == USART3) || \
10086 ((INSTANCE) == UART4) || \
10087 ((INSTANCE) == UART5))
10088
10089 /****************** UART Instances : Auto Baud Rate detection ****************/
10090 #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
10091 ((INSTANCE) == USART2) || \
10092 ((INSTANCE) == USART3) || \
10093 ((INSTANCE) == UART4) || \
10094 ((INSTANCE) == UART5))
10095
10096 /****************** UART Instances : Driver Enable *****************/
10097 #define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
10098 ((INSTANCE) == USART2) || \
10099 ((INSTANCE) == USART3) || \
10100 ((INSTANCE) == UART4) || \
10101 ((INSTANCE) == UART5) || \
10102 ((INSTANCE) == LPUART1))
10103
10104 /******************** UART Instances : Half-Duplex mode **********************/
10105 #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
10106 ((INSTANCE) == USART2) || \
10107 ((INSTANCE) == USART3) || \
10108 ((INSTANCE) == UART4) || \
10109 ((INSTANCE) == UART5) || \
10110 ((INSTANCE) == LPUART1))
10111
10112 /****************** UART Instances : Hardware Flow control ********************/
10113 #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
10114 ((INSTANCE) == USART2) || \
10115 ((INSTANCE) == USART3) || \
10116 ((INSTANCE) == UART4) || \
10117 ((INSTANCE) == UART5) || \
10118 ((INSTANCE) == LPUART1))
10119
10120 /******************** UART Instances : LIN mode **********************/
10121 #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
10122 ((INSTANCE) == USART2) || \
10123 ((INSTANCE) == USART3) || \
10124 ((INSTANCE) == UART4) || \
10125 ((INSTANCE) == UART5))
10126
10127 /******************** UART Instances : Wake-up from Stop mode **********************/
10128 #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
10129 ((INSTANCE) == USART2) || \
10130 ((INSTANCE) == USART3) || \
10131 ((INSTANCE) == UART4) || \
10132 ((INSTANCE) == UART5) || \
10133 ((INSTANCE) == LPUART1))
10134
10135 /*********************** UART Instances : IRDA mode ***************************/
10136 #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
10137 ((INSTANCE) == USART2) || \
10138 ((INSTANCE) == USART3) || \
10139 ((INSTANCE) == UART4) || \
10140 ((INSTANCE) == UART5))
10141
10142 /********************* USART Instances : Smard card mode ***********************/
10143 #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
10144 ((INSTANCE) == USART2) || \
10145 ((INSTANCE) == USART3))
10146
10147 /******************** LPUART Instance *****************************************/
10148 #define IS_LPUART_INSTANCE(INSTANCE) ((INSTANCE) == LPUART1)
10149
10150 /****************************** IWDG Instances ********************************/
10151 #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
10152
10153 /****************************** WWDG Instances ********************************/
10154 #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
10155
10156 /**
10157 * @}
10158 */
10159
10160
10161 /******************************************************************************/
10162 /* For a painless codes migration between the STM32L4xx device product */
10163 /* lines, the aliases defined below are put in place to overcome the */
10164 /* differences in the interrupt handlers and IRQn definitions. */
10165 /* No need to update developed interrupt code when moving across */
10166 /* product lines within the same STM32L4 Family */
10167 /******************************************************************************/
10168
10169 /* Aliases for __IRQn */
10170 #define TIM8_IRQn TIM8_UP_IRQn
10171
10172 /* Aliases for __IRQHandler */
10173 #define TIM8_IRQHandler TIM8_UP_IRQHandler
10174
10175
10176 #ifdef __cplusplus
10177 }
10178 #endif /* __cplusplus */
10179
10180 #endif /* __STM32L485xx_H */
10181
10182 /**
10183 * @}
10184 */
10185
10186 /**
10187 * @}
10188 */
10189
10190 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/