0
|
1 /**
|
|
2 ******************************************************************************
|
|
3 * @file stm32l443xx.h
|
|
4 * @author MCD Application Team
|
|
5 * @version V1.1.0
|
|
6 * @date 26-February-2016
|
|
7 * @brief CMSIS STM32L443xx Device Peripheral Access Layer Header File.
|
|
8 *
|
|
9 * This file contains:
|
|
10 * - Data structures and the address mapping for all peripherals
|
|
11 * - Peripheral's registers declarations and bits definition
|
|
12 * - Macros to access peripheral�s registers hardware
|
|
13 *
|
|
14 ******************************************************************************
|
|
15 * @attention
|
|
16 *
|
|
17 * <h2><center>© COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
|
|
18 *
|
|
19 * Redistribution and use in source and binary forms, with or without modification,
|
|
20 * are permitted provided that the following conditions are met:
|
|
21 * 1. Redistributions of source code must retain the above copyright notice,
|
|
22 * this list of conditions and the following disclaimer.
|
|
23 * 2. Redistributions in binary form must reproduce the above copyright notice,
|
|
24 * this list of conditions and the following disclaimer in the documentation
|
|
25 * and/or other materials provided with the distribution.
|
|
26 * 3. Neither the name of STMicroelectronics nor the names of its contributors
|
|
27 * may be used to endorse or promote products derived from this software
|
|
28 * without specific prior written permission.
|
|
29 *
|
|
30 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
|
|
31 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
|
32 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
|
|
33 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
|
|
34 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
|
|
35 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
|
|
36 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
|
|
37 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
|
|
38 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
39 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
40 *
|
|
41 ******************************************************************************
|
|
42 */
|
|
43
|
|
44 /** @addtogroup CMSIS_Device
|
|
45 * @{
|
|
46 */
|
|
47
|
|
48 /** @addtogroup stm32l443xx
|
|
49 * @{
|
|
50 */
|
|
51
|
|
52 #ifndef __STM32L443xx_H
|
|
53 #define __STM32L443xx_H
|
|
54
|
|
55 #ifdef __cplusplus
|
|
56 extern "C" {
|
|
57 #endif /* __cplusplus */
|
|
58
|
|
59 /** @addtogroup Configuration_section_for_CMSIS
|
|
60 * @{
|
|
61 */
|
|
62
|
|
63 /**
|
|
64 * @brief Configuration of the Cortex-M4 Processor and Core Peripherals
|
|
65 */
|
|
66 #define __CM4_REV 0x0001 /*!< Cortex-M4 revision r0p1 */
|
|
67 #define __MPU_PRESENT 1 /*!< STM32L4XX provides an MPU */
|
|
68 #define __NVIC_PRIO_BITS 4 /*!< STM32L4XX uses 4 Bits for the Priority Levels */
|
|
69 #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */
|
|
70 #define __FPU_PRESENT 1 /*!< FPU present */
|
|
71
|
|
72 /**
|
|
73 * @}
|
|
74 */
|
|
75
|
|
76 /** @addtogroup Peripheral_interrupt_number_definition
|
|
77 * @{
|
|
78 */
|
|
79
|
|
80 /**
|
|
81 * @brief STM32L4XX Interrupt Number Definition, according to the selected device
|
|
82 * in @ref Library_configuration_section
|
|
83 */
|
|
84 typedef enum
|
|
85 {
|
|
86 /****** Cortex-M4 Processor Exceptions Numbers ****************************************************************/
|
|
87 NonMaskableInt_IRQn = -14, /*!< 2 Cortex-M4 Non Maskable Interrupt */
|
|
88 HardFault_IRQn = -13, /*!< 3 Cortex-M4 Hard Fault Interrupt */
|
|
89 MemoryManagement_IRQn = -12, /*!< 4 Cortex-M4 Memory Management Interrupt */
|
|
90 BusFault_IRQn = -11, /*!< 5 Cortex-M4 Bus Fault Interrupt */
|
|
91 UsageFault_IRQn = -10, /*!< 6 Cortex-M4 Usage Fault Interrupt */
|
|
92 SVCall_IRQn = -5, /*!< 11 Cortex-M4 SV Call Interrupt */
|
|
93 DebugMonitor_IRQn = -4, /*!< 12 Cortex-M4 Debug Monitor Interrupt */
|
|
94 PendSV_IRQn = -2, /*!< 14 Cortex-M4 Pend SV Interrupt */
|
|
95 SysTick_IRQn = -1, /*!< 15 Cortex-M4 System Tick Interrupt */
|
|
96 /****** STM32 specific Interrupt Numbers **********************************************************************/
|
|
97 WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
|
|
98 PVD_PVM_IRQn = 1, /*!< PVD/PVM1/PVM2/PVM3/PVM4 through EXTI Line detection Interrupts */
|
|
99 TAMP_STAMP_IRQn = 2, /*!< Tamper and TimeStamp interrupts through the EXTI line */
|
|
100 RTC_WKUP_IRQn = 3, /*!< RTC Wakeup interrupt through the EXTI line */
|
|
101 FLASH_IRQn = 4, /*!< FLASH global Interrupt */
|
|
102 RCC_IRQn = 5, /*!< RCC global Interrupt */
|
|
103 EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */
|
|
104 EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */
|
|
105 EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */
|
|
106 EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */
|
|
107 EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */
|
|
108 DMA1_Channel1_IRQn = 11, /*!< DMA1 Channel 1 global Interrupt */
|
|
109 DMA1_Channel2_IRQn = 12, /*!< DMA1 Channel 2 global Interrupt */
|
|
110 DMA1_Channel3_IRQn = 13, /*!< DMA1 Channel 3 global Interrupt */
|
|
111 DMA1_Channel4_IRQn = 14, /*!< DMA1 Channel 4 global Interrupt */
|
|
112 DMA1_Channel5_IRQn = 15, /*!< DMA1 Channel 5 global Interrupt */
|
|
113 DMA1_Channel6_IRQn = 16, /*!< DMA1 Channel 6 global Interrupt */
|
|
114 DMA1_Channel7_IRQn = 17, /*!< DMA1 Channel 7 global Interrupt */
|
|
115 ADC1_IRQn = 18, /*!< ADC1 global Interrupt */
|
|
116 CAN1_TX_IRQn = 19, /*!< CAN1 TX Interrupt */
|
|
117 CAN1_RX0_IRQn = 20, /*!< CAN1 RX0 Interrupt */
|
|
118 CAN1_RX1_IRQn = 21, /*!< CAN1 RX1 Interrupt */
|
|
119 CAN1_SCE_IRQn = 22, /*!< CAN1 SCE Interrupt */
|
|
120 EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */
|
|
121 TIM1_BRK_TIM15_IRQn = 24, /*!< TIM1 Break interrupt and TIM15 global interrupt */
|
|
122 TIM1_UP_TIM16_IRQn = 25, /*!< TIM1 Update Interrupt and TIM16 global interrupt */
|
|
123 TIM1_TRG_COM_IRQn = 26, /*!< TIM1 Trigger and Commutation Interrupt */
|
|
124 TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */
|
|
125 TIM2_IRQn = 28, /*!< TIM2 global Interrupt */
|
|
126 I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */
|
|
127 I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */
|
|
128 I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */
|
|
129 I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */
|
|
130 SPI1_IRQn = 35, /*!< SPI1 global Interrupt */
|
|
131 SPI2_IRQn = 36, /*!< SPI2 global Interrupt */
|
|
132 USART1_IRQn = 37, /*!< USART1 global Interrupt */
|
|
133 USART2_IRQn = 38, /*!< USART2 global Interrupt */
|
|
134 USART3_IRQn = 39, /*!< USART3 global Interrupt */
|
|
135 EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */
|
|
136 RTC_Alarm_IRQn = 41, /*!< RTC Alarm (A and B) through EXTI Line Interrupt */
|
|
137 SDMMC1_IRQn = 49, /*!< SDMMC1 global Interrupt */
|
|
138 SPI3_IRQn = 51, /*!< SPI3 global Interrupt */
|
|
139 TIM6_DAC_IRQn = 54, /*!< TIM6 global and DAC1&2 underrun error interrupts */
|
|
140 TIM7_IRQn = 55, /*!< TIM7 global interrupt */
|
|
141 DMA2_Channel1_IRQn = 56, /*!< DMA2 Channel 1 global Interrupt */
|
|
142 DMA2_Channel2_IRQn = 57, /*!< DMA2 Channel 2 global Interrupt */
|
|
143 DMA2_Channel3_IRQn = 58, /*!< DMA2 Channel 3 global Interrupt */
|
|
144 DMA2_Channel4_IRQn = 59, /*!< DMA2 Channel 4 global Interrupt */
|
|
145 DMA2_Channel5_IRQn = 60, /*!< DMA2 Channel 5 global Interrupt */
|
|
146 COMP_IRQn = 64, /*!< COMP1 and COMP2 Interrupts */
|
|
147 LPTIM1_IRQn = 65, /*!< LP TIM1 interrupt */
|
|
148 LPTIM2_IRQn = 66, /*!< LP TIM2 interrupt */
|
|
149 USB_IRQn = 67, /*!< USB event Interrupt */
|
|
150 DMA2_Channel6_IRQn = 68, /*!< DMA2 Channel 6 global interrupt */
|
|
151 DMA2_Channel7_IRQn = 69, /*!< DMA2 Channel 7 global interrupt */
|
|
152 LPUART1_IRQn = 70, /*!< LP UART1 interrupt */
|
|
153 QUADSPI_IRQn = 71, /*!< Quad SPI global interrupt */
|
|
154 I2C3_EV_IRQn = 72, /*!< I2C3 event interrupt */
|
|
155 I2C3_ER_IRQn = 73, /*!< I2C3 error interrupt */
|
|
156 SAI1_IRQn = 74, /*!< Serial Audio Interface 1 global interrupt */
|
|
157 SWPMI1_IRQn = 76, /*!< Serial Wire Interface 1 global interrupt */
|
|
158 TSC_IRQn = 77, /*!< Touch Sense Controller global interrupt */
|
|
159 LCD_IRQn = 78, /*!< LCD global interrupt */
|
|
160 AES_IRQn = 79, /*!< AES global interrupt */
|
|
161 RNG_IRQn = 80, /*!< RNG global interrupt */
|
|
162 FPU_IRQn = 81, /*!< FPU global interrupt */
|
|
163 CRS_IRQn = 82 /*!< CRS global interrupt */
|
|
164 } IRQn_Type;
|
|
165
|
|
166 /**
|
|
167 * @}
|
|
168 */
|
|
169
|
|
170 #include "core_cm4.h" /* Cortex-M4 processor and core peripherals */
|
|
171 #include "system_stm32l4xx.h"
|
|
172 #include <stdint.h>
|
|
173
|
|
174 /** @addtogroup Peripheral_registers_structures
|
|
175 * @{
|
|
176 */
|
|
177
|
|
178 /**
|
|
179 * @brief Analog to Digital Converter
|
|
180 */
|
|
181
|
|
182 typedef struct
|
|
183 {
|
|
184 __IO uint32_t ISR; /*!< ADC interrupt and status register, Address offset: 0x00 */
|
|
185 __IO uint32_t IER; /*!< ADC interrupt enable register, Address offset: 0x04 */
|
|
186 __IO uint32_t CR; /*!< ADC control register, Address offset: 0x08 */
|
|
187 __IO uint32_t CFGR; /*!< ADC configuration register 1, Address offset: 0x0C */
|
|
188 __IO uint32_t CFGR2; /*!< ADC configuration register 2, Address offset: 0x10 */
|
|
189 __IO uint32_t SMPR1; /*!< ADC sampling time register 1, Address offset: 0x14 */
|
|
190 __IO uint32_t SMPR2; /*!< ADC sampling time register 2, Address offset: 0x18 */
|
|
191 uint32_t RESERVED1; /*!< Reserved, 0x1C */
|
|
192 __IO uint32_t TR1; /*!< ADC analog watchdog 1 threshold register, Address offset: 0x20 */
|
|
193 __IO uint32_t TR2; /*!< ADC analog watchdog 2 threshold register, Address offset: 0x24 */
|
|
194 __IO uint32_t TR3; /*!< ADC analog watchdog 3 threshold register, Address offset: 0x28 */
|
|
195 uint32_t RESERVED2; /*!< Reserved, 0x2C */
|
|
196 __IO uint32_t SQR1; /*!< ADC group regular sequencer register 1, Address offset: 0x30 */
|
|
197 __IO uint32_t SQR2; /*!< ADC group regular sequencer register 2, Address offset: 0x34 */
|
|
198 __IO uint32_t SQR3; /*!< ADC group regular sequencer register 3, Address offset: 0x38 */
|
|
199 __IO uint32_t SQR4; /*!< ADC group regular sequencer register 4, Address offset: 0x3C */
|
|
200 __IO uint32_t DR; /*!< ADC group regular data register, Address offset: 0x40 */
|
|
201 uint32_t RESERVED3; /*!< Reserved, 0x44 */
|
|
202 uint32_t RESERVED4; /*!< Reserved, 0x48 */
|
|
203 __IO uint32_t JSQR; /*!< ADC group injected sequencer register, Address offset: 0x4C */
|
|
204 uint32_t RESERVED5[4]; /*!< Reserved, 0x50 - 0x5C */
|
|
205 __IO uint32_t OFR1; /*!< ADC offset register 1, Address offset: 0x60 */
|
|
206 __IO uint32_t OFR2; /*!< ADC offset register 2, Address offset: 0x64 */
|
|
207 __IO uint32_t OFR3; /*!< ADC offset register 3, Address offset: 0x68 */
|
|
208 __IO uint32_t OFR4; /*!< ADC offset register 4, Address offset: 0x6C */
|
|
209 uint32_t RESERVED6[4]; /*!< Reserved, 0x70 - 0x7C */
|
|
210 __IO uint32_t JDR1; /*!< ADC group injected rank 1 data register, Address offset: 0x80 */
|
|
211 __IO uint32_t JDR2; /*!< ADC group injected rank 2 data register, Address offset: 0x84 */
|
|
212 __IO uint32_t JDR3; /*!< ADC group injected rank 3 data register, Address offset: 0x88 */
|
|
213 __IO uint32_t JDR4; /*!< ADC group injected rank 4 data register, Address offset: 0x8C */
|
|
214 uint32_t RESERVED7[4]; /*!< Reserved, 0x090 - 0x09C */
|
|
215 __IO uint32_t AWD2CR; /*!< ADC analog watchdog 1 configuration register, Address offset: 0xA0 */
|
|
216 __IO uint32_t AWD3CR; /*!< ADC analog watchdog 3 Configuration Register, Address offset: 0xA4 */
|
|
217 uint32_t RESERVED8; /*!< Reserved, 0x0A8 */
|
|
218 uint32_t RESERVED9; /*!< Reserved, 0x0AC */
|
|
219 __IO uint32_t DIFSEL; /*!< ADC differential mode selection register, Address offset: 0xB0 */
|
|
220 __IO uint32_t CALFACT; /*!< ADC calibration factors, Address offset: 0xB4 */
|
|
221
|
|
222 } ADC_TypeDef;
|
|
223
|
|
224 typedef struct
|
|
225 {
|
|
226 uint32_t RESERVED1; /*!< Reserved, Address offset: ADC1 base address + 0x300 */
|
|
227 uint32_t RESERVED2; /*!< Reserved, Address offset: ADC1 base address + 0x304 */
|
|
228 __IO uint32_t CCR; /*!< ADC common configuration register, Address offset: ADC1 base address + 0x308 */
|
|
229 uint32_t RESERVED3; /*!< Reserved, Address offset: ADC1 base address + 0x30C */
|
|
230 } ADC_Common_TypeDef;
|
|
231
|
|
232
|
|
233 /**
|
|
234 * @brief Controller Area Network TxMailBox
|
|
235 */
|
|
236
|
|
237 typedef struct
|
|
238 {
|
|
239 __IO uint32_t TIR; /*!< CAN TX mailbox identifier register */
|
|
240 __IO uint32_t TDTR; /*!< CAN mailbox data length control and time stamp register */
|
|
241 __IO uint32_t TDLR; /*!< CAN mailbox data low register */
|
|
242 __IO uint32_t TDHR; /*!< CAN mailbox data high register */
|
|
243 } CAN_TxMailBox_TypeDef;
|
|
244
|
|
245 /**
|
|
246 * @brief Controller Area Network FIFOMailBox
|
|
247 */
|
|
248
|
|
249 typedef struct
|
|
250 {
|
|
251 __IO uint32_t RIR; /*!< CAN receive FIFO mailbox identifier register */
|
|
252 __IO uint32_t RDTR; /*!< CAN receive FIFO mailbox data length control and time stamp register */
|
|
253 __IO uint32_t RDLR; /*!< CAN receive FIFO mailbox data low register */
|
|
254 __IO uint32_t RDHR; /*!< CAN receive FIFO mailbox data high register */
|
|
255 } CAN_FIFOMailBox_TypeDef;
|
|
256
|
|
257 /**
|
|
258 * @brief Controller Area Network FilterRegister
|
|
259 */
|
|
260
|
|
261 typedef struct
|
|
262 {
|
|
263 __IO uint32_t FR1; /*!< CAN Filter bank register 1 */
|
|
264 __IO uint32_t FR2; /*!< CAN Filter bank register 1 */
|
|
265 } CAN_FilterRegister_TypeDef;
|
|
266
|
|
267 /**
|
|
268 * @brief Controller Area Network
|
|
269 */
|
|
270
|
|
271 typedef struct
|
|
272 {
|
|
273 __IO uint32_t MCR; /*!< CAN master control register, Address offset: 0x00 */
|
|
274 __IO uint32_t MSR; /*!< CAN master status register, Address offset: 0x04 */
|
|
275 __IO uint32_t TSR; /*!< CAN transmit status register, Address offset: 0x08 */
|
|
276 __IO uint32_t RF0R; /*!< CAN receive FIFO 0 register, Address offset: 0x0C */
|
|
277 __IO uint32_t RF1R; /*!< CAN receive FIFO 1 register, Address offset: 0x10 */
|
|
278 __IO uint32_t IER; /*!< CAN interrupt enable register, Address offset: 0x14 */
|
|
279 __IO uint32_t ESR; /*!< CAN error status register, Address offset: 0x18 */
|
|
280 __IO uint32_t BTR; /*!< CAN bit timing register, Address offset: 0x1C */
|
|
281 uint32_t RESERVED0[88]; /*!< Reserved, 0x020 - 0x17F */
|
|
282 CAN_TxMailBox_TypeDef sTxMailBox[3]; /*!< CAN Tx MailBox, Address offset: 0x180 - 0x1AC */
|
|
283 CAN_FIFOMailBox_TypeDef sFIFOMailBox[2]; /*!< CAN FIFO MailBox, Address offset: 0x1B0 - 0x1CC */
|
|
284 uint32_t RESERVED1[12]; /*!< Reserved, 0x1D0 - 0x1FF */
|
|
285 __IO uint32_t FMR; /*!< CAN filter master register, Address offset: 0x200 */
|
|
286 __IO uint32_t FM1R; /*!< CAN filter mode register, Address offset: 0x204 */
|
|
287 uint32_t RESERVED2; /*!< Reserved, 0x208 */
|
|
288 __IO uint32_t FS1R; /*!< CAN filter scale register, Address offset: 0x20C */
|
|
289 uint32_t RESERVED3; /*!< Reserved, 0x210 */
|
|
290 __IO uint32_t FFA1R; /*!< CAN filter FIFO assignment register, Address offset: 0x214 */
|
|
291 uint32_t RESERVED4; /*!< Reserved, 0x218 */
|
|
292 __IO uint32_t FA1R; /*!< CAN filter activation register, Address offset: 0x21C */
|
|
293 uint32_t RESERVED5[8]; /*!< Reserved, 0x220-0x23F */
|
|
294 CAN_FilterRegister_TypeDef sFilterRegister[28]; /*!< CAN Filter Register, Address offset: 0x240-0x31C */
|
|
295 } CAN_TypeDef;
|
|
296
|
|
297
|
|
298 /**
|
|
299 * @brief Comparator
|
|
300 */
|
|
301
|
|
302 typedef struct
|
|
303 {
|
|
304 __IO uint32_t CSR; /*!< COMP control and status register, Address offset: 0x00 */
|
|
305 } COMP_TypeDef;
|
|
306
|
|
307 typedef struct
|
|
308 {
|
|
309 __IO uint32_t CSR; /*!< COMP control and status register, used for bits common to several COMP instances, Address offset: 0x00 */
|
|
310 } COMP_Common_TypeDef;
|
|
311
|
|
312 /**
|
|
313 * @brief CRC calculation unit
|
|
314 */
|
|
315
|
|
316 typedef struct
|
|
317 {
|
|
318 __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
|
|
319 __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
|
|
320 uint8_t RESERVED0; /*!< Reserved, 0x05 */
|
|
321 uint16_t RESERVED1; /*!< Reserved, 0x06 */
|
|
322 __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
|
|
323 uint32_t RESERVED2; /*!< Reserved, 0x0C */
|
|
324 __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */
|
|
325 __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */
|
|
326 } CRC_TypeDef;
|
|
327
|
|
328 /**
|
|
329 * @brief Clock Recovery System
|
|
330 */
|
|
331 typedef struct
|
|
332 {
|
|
333 __IO uint32_t CR; /*!< CRS ccontrol register, Address offset: 0x00 */
|
|
334 __IO uint32_t CFGR; /*!< CRS configuration register, Address offset: 0x04 */
|
|
335 __IO uint32_t ISR; /*!< CRS interrupt and status register, Address offset: 0x08 */
|
|
336 __IO uint32_t ICR; /*!< CRS interrupt flag clear register, Address offset: 0x0C */
|
|
337 } CRS_TypeDef;
|
|
338
|
|
339 /**
|
|
340 * @brief Digital to Analog Converter
|
|
341 */
|
|
342
|
|
343 typedef struct
|
|
344 {
|
|
345 __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */
|
|
346 __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */
|
|
347 __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */
|
|
348 __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */
|
|
349 __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */
|
|
350 __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */
|
|
351 __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */
|
|
352 __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */
|
|
353 __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */
|
|
354 __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */
|
|
355 __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */
|
|
356 __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */
|
|
357 __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */
|
|
358 __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */
|
|
359 __IO uint32_t CCR; /*!< DAC calibration control register, Address offset: 0x38 */
|
|
360 __IO uint32_t MCR; /*!< DAC mode control register, Address offset: 0x3C */
|
|
361 __IO uint32_t SHSR1; /*!< DAC Sample and Hold sample time register 1, Address offset: 0x40 */
|
|
362 __IO uint32_t SHSR2; /*!< DAC Sample and Hold sample time register 2, Address offset: 0x44 */
|
|
363 __IO uint32_t SHHR; /*!< DAC Sample and Hold hold time register, Address offset: 0x48 */
|
|
364 __IO uint32_t SHRR; /*!< DAC Sample and Hold refresh time register, Address offset: 0x4C */
|
|
365 } DAC_TypeDef;
|
|
366
|
|
367
|
|
368 /**
|
|
369 * @brief Debug MCU
|
|
370 */
|
|
371
|
|
372 typedef struct
|
|
373 {
|
|
374 __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
|
|
375 __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */
|
|
376 __IO uint32_t APB1FZR1; /*!< Debug MCU APB1 freeze register 1, Address offset: 0x08 */
|
|
377 __IO uint32_t APB1FZR2; /*!< Debug MCU APB1 freeze register 2, Address offset: 0x0C */
|
|
378 __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x10 */
|
|
379 } DBGMCU_TypeDef;
|
|
380
|
|
381
|
|
382 /**
|
|
383 * @brief DMA Controller
|
|
384 */
|
|
385
|
|
386 typedef struct
|
|
387 {
|
|
388 __IO uint32_t CCR; /*!< DMA channel x configuration register */
|
|
389 __IO uint32_t CNDTR; /*!< DMA channel x number of data register */
|
|
390 __IO uint32_t CPAR; /*!< DMA channel x peripheral address register */
|
|
391 __IO uint32_t CMAR; /*!< DMA channel x memory address register */
|
|
392 } DMA_Channel_TypeDef;
|
|
393
|
|
394 typedef struct
|
|
395 {
|
|
396 __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */
|
|
397 __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */
|
|
398 } DMA_TypeDef;
|
|
399
|
|
400 typedef struct
|
|
401 {
|
|
402 __IO uint32_t CSELR; /*!< DMA channel selection register */
|
|
403 } DMA_Request_TypeDef;
|
|
404
|
|
405 /* Legacy define */
|
|
406 #define DMA_request_TypeDef DMA_Request_TypeDef
|
|
407
|
|
408 /**
|
|
409 * @brief External Interrupt/Event Controller
|
|
410 */
|
|
411
|
|
412 typedef struct
|
|
413 {
|
|
414 __IO uint32_t IMR1; /*!< EXTI Interrupt mask register 1, Address offset: 0x00 */
|
|
415 __IO uint32_t EMR1; /*!< EXTI Event mask register 1, Address offset: 0x04 */
|
|
416 __IO uint32_t RTSR1; /*!< EXTI Rising trigger selection register 1, Address offset: 0x08 */
|
|
417 __IO uint32_t FTSR1; /*!< EXTI Falling trigger selection register 1, Address offset: 0x0C */
|
|
418 __IO uint32_t SWIER1; /*!< EXTI Software interrupt event register 1, Address offset: 0x10 */
|
|
419 __IO uint32_t PR1; /*!< EXTI Pending register 1, Address offset: 0x14 */
|
|
420 uint32_t RESERVED1; /*!< Reserved, 0x18 */
|
|
421 uint32_t RESERVED2; /*!< Reserved, 0x1C */
|
|
422 __IO uint32_t IMR2; /*!< EXTI Interrupt mask register 2, Address offset: 0x20 */
|
|
423 __IO uint32_t EMR2; /*!< EXTI Event mask register 2, Address offset: 0x24 */
|
|
424 __IO uint32_t RTSR2; /*!< EXTI Rising trigger selection register 2, Address offset: 0x28 */
|
|
425 __IO uint32_t FTSR2; /*!< EXTI Falling trigger selection register 2, Address offset: 0x2C */
|
|
426 __IO uint32_t SWIER2; /*!< EXTI Software interrupt event register 2, Address offset: 0x30 */
|
|
427 __IO uint32_t PR2; /*!< EXTI Pending register 2, Address offset: 0x34 */
|
|
428 } EXTI_TypeDef;
|
|
429
|
|
430
|
|
431 /**
|
|
432 * @brief Firewall
|
|
433 */
|
|
434
|
|
435 typedef struct
|
|
436 {
|
|
437 __IO uint32_t CSSA; /*!< Code Segment Start Address register, Address offset: 0x00 */
|
|
438 __IO uint32_t CSL; /*!< Code Segment Length register, Address offset: 0x04 */
|
|
439 __IO uint32_t NVDSSA; /*!< NON volatile data Segment Start Address register, Address offset: 0x08 */
|
|
440 __IO uint32_t NVDSL; /*!< NON volatile data Segment Length register, Address offset: 0x0C */
|
|
441 __IO uint32_t VDSSA ; /*!< Volatile data Segment Start Address register, Address offset: 0x10 */
|
|
442 __IO uint32_t VDSL ; /*!< Volatile data Segment Length register, Address offset: 0x14 */
|
|
443 uint32_t RESERVED1; /*!< Reserved1, Address offset: 0x18 */
|
|
444 uint32_t RESERVED2; /*!< Reserved2, Address offset: 0x1C */
|
|
445 __IO uint32_t CR ; /*!< Configuration register, Address offset: 0x20 */
|
|
446 } FIREWALL_TypeDef;
|
|
447
|
|
448
|
|
449 /**
|
|
450 * @brief FLASH Registers
|
|
451 */
|
|
452
|
|
453 typedef struct
|
|
454 {
|
|
455 __IO uint32_t ACR; /*!< FLASH access control register, Address offset: 0x00 */
|
|
456 __IO uint32_t PDKEYR; /*!< FLASH power down key register, Address offset: 0x04 */
|
|
457 __IO uint32_t KEYR; /*!< FLASH key register, Address offset: 0x08 */
|
|
458 __IO uint32_t OPTKEYR; /*!< FLASH option key register, Address offset: 0x0C */
|
|
459 __IO uint32_t SR; /*!< FLASH status register, Address offset: 0x10 */
|
|
460 __IO uint32_t CR; /*!< FLASH control register, Address offset: 0x14 */
|
|
461 __IO uint32_t ECCR; /*!< FLASH ECC register, Address offset: 0x18 */
|
|
462 __IO uint32_t RESERVED1; /*!< Reserved1, Address offset: 0x1C */
|
|
463 __IO uint32_t OPTR; /*!< FLASH option register, Address offset: 0x20 */
|
|
464 __IO uint32_t PCROP1SR; /*!< FLASH bank1 PCROP start address register, Address offset: 0x24 */
|
|
465 __IO uint32_t PCROP1ER; /*!< FLASH bank1 PCROP end address register, Address offset: 0x28 */
|
|
466 __IO uint32_t WRP1AR; /*!< FLASH bank1 WRP area A address register, Address offset: 0x2C */
|
|
467 __IO uint32_t WRP1BR; /*!< FLASH bank1 WRP area B address register, Address offset: 0x30 */
|
|
468 } FLASH_TypeDef;
|
|
469
|
|
470
|
|
471
|
|
472 /**
|
|
473 * @brief General Purpose I/O
|
|
474 */
|
|
475
|
|
476 typedef struct
|
|
477 {
|
|
478 __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
|
|
479 __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
|
|
480 __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
|
|
481 __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
|
|
482 __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
|
|
483 __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
|
|
484 __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */
|
|
485 __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
|
|
486 __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */
|
|
487 __IO uint32_t BRR; /*!< GPIO Bit Reset register, Address offset: 0x28 */
|
|
488
|
|
489 } GPIO_TypeDef;
|
|
490
|
|
491
|
|
492 /**
|
|
493 * @brief Inter-integrated Circuit Interface
|
|
494 */
|
|
495
|
|
496 typedef struct
|
|
497 {
|
|
498 __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
|
|
499 __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
|
|
500 __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */
|
|
501 __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */
|
|
502 __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */
|
|
503 __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */
|
|
504 __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */
|
|
505 __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */
|
|
506 __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */
|
|
507 __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */
|
|
508 __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */
|
|
509 } I2C_TypeDef;
|
|
510
|
|
511 /**
|
|
512 * @brief Independent WATCHDOG
|
|
513 */
|
|
514
|
|
515 typedef struct
|
|
516 {
|
|
517 __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
|
|
518 __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
|
|
519 __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
|
|
520 __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
|
|
521 __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */
|
|
522 } IWDG_TypeDef;
|
|
523
|
|
524 /**
|
|
525 * @brief LCD
|
|
526 */
|
|
527
|
|
528 typedef struct
|
|
529 {
|
|
530 __IO uint32_t CR; /*!< LCD control register, Address offset: 0x00 */
|
|
531 __IO uint32_t FCR; /*!< LCD frame control register, Address offset: 0x04 */
|
|
532 __IO uint32_t SR; /*!< LCD status register, Address offset: 0x08 */
|
|
533 __IO uint32_t CLR; /*!< LCD clear register, Address offset: 0x0C */
|
|
534 uint32_t RESERVED; /*!< Reserved, Address offset: 0x10 */
|
|
535 __IO uint32_t RAM[16]; /*!< LCD display memory, Address offset: 0x14-0x50 */
|
|
536 } LCD_TypeDef;
|
|
537
|
|
538 /**
|
|
539 * @brief LPTIMER
|
|
540 */
|
|
541 typedef struct
|
|
542 {
|
|
543 __IO uint32_t ISR; /*!< LPTIM Interrupt and Status register, Address offset: 0x00 */
|
|
544 __IO uint32_t ICR; /*!< LPTIM Interrupt Clear register, Address offset: 0x04 */
|
|
545 __IO uint32_t IER; /*!< LPTIM Interrupt Enable register, Address offset: 0x08 */
|
|
546 __IO uint32_t CFGR; /*!< LPTIM Configuration register, Address offset: 0x0C */
|
|
547 __IO uint32_t CR; /*!< LPTIM Control register, Address offset: 0x10 */
|
|
548 __IO uint32_t CMP; /*!< LPTIM Compare register, Address offset: 0x14 */
|
|
549 __IO uint32_t ARR; /*!< LPTIM Autoreload register, Address offset: 0x18 */
|
|
550 __IO uint32_t CNT; /*!< LPTIM Counter register, Address offset: 0x1C */
|
|
551 __IO uint32_t OR; /*!< LPTIM Option register, Address offset: 0x20 */
|
|
552 } LPTIM_TypeDef;
|
|
553
|
|
554
|
|
555 /**
|
|
556 * @brief Operational Amplifier (OPAMP)
|
|
557 */
|
|
558
|
|
559 typedef struct
|
|
560 {
|
|
561 __IO uint32_t CSR; /*!< OPAMP control/status register, Address offset: 0x00 */
|
|
562 __IO uint32_t OTR; /*!< OPAMP offset trimming register for normal mode, Address offset: 0x04 */
|
|
563 __IO uint32_t LPOTR; /*!< OPAMP offset trimming register for low power mode, Address offset: 0x08 */
|
|
564 } OPAMP_TypeDef;
|
|
565
|
|
566 typedef struct
|
|
567 {
|
|
568 __IO uint32_t CSR; /*!< OPAMP control/status register, used for bits common to several OPAMP instances, Address offset: 0x00 */
|
|
569 } OPAMP_Common_TypeDef;
|
|
570
|
|
571 /**
|
|
572 * @brief Power Control
|
|
573 */
|
|
574
|
|
575 typedef struct
|
|
576 {
|
|
577 __IO uint32_t CR1; /*!< PWR power control register 1, Address offset: 0x00 */
|
|
578 __IO uint32_t CR2; /*!< PWR power control register 2, Address offset: 0x04 */
|
|
579 __IO uint32_t CR3; /*!< PWR power control register 3, Address offset: 0x08 */
|
|
580 __IO uint32_t CR4; /*!< PWR power control register 4, Address offset: 0x0C */
|
|
581 __IO uint32_t SR1; /*!< PWR power status register 1, Address offset: 0x10 */
|
|
582 __IO uint32_t SR2; /*!< PWR power status register 2, Address offset: 0x14 */
|
|
583 __IO uint32_t SCR; /*!< PWR power status reset register, Address offset: 0x18 */
|
|
584 uint32_t RESERVED; /*!< Reserved, Address offset: 0x1C */
|
|
585 __IO uint32_t PUCRA; /*!< Pull_up control register of portA, Address offset: 0x20 */
|
|
586 __IO uint32_t PDCRA; /*!< Pull_Down control register of portA, Address offset: 0x24 */
|
|
587 __IO uint32_t PUCRB; /*!< Pull_up control register of portB, Address offset: 0x28 */
|
|
588 __IO uint32_t PDCRB; /*!< Pull_Down control register of portB, Address offset: 0x2C */
|
|
589 __IO uint32_t PUCRC; /*!< Pull_up control register of portC, Address offset: 0x30 */
|
|
590 __IO uint32_t PDCRC; /*!< Pull_Down control register of portC, Address offset: 0x34 */
|
|
591 __IO uint32_t PUCRD; /*!< Pull_up control register of portD, Address offset: 0x38 */
|
|
592 __IO uint32_t PDCRD; /*!< Pull_Down control register of portD, Address offset: 0x3C */
|
|
593 __IO uint32_t PUCRE; /*!< Pull_up control register of portE, Address offset: 0x40 */
|
|
594 __IO uint32_t PDCRE; /*!< Pull_Down control register of portE, Address offset: 0x44 */
|
|
595 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x48 */
|
|
596 uint32_t RESERVED2; /*!< Reserved, Address offset: 0x4C */
|
|
597 uint32_t RESERVED3; /*!< Reserved, Address offset: 0x50 */
|
|
598 uint32_t RESERVED4; /*!< Reserved, Address offset: 0x54 */
|
|
599 __IO uint32_t PUCRH; /*!< Pull_up control register of portH, Address offset: 0x58 */
|
|
600 __IO uint32_t PDCRH; /*!< Pull_Down control register of portH, Address offset: 0x5C */
|
|
601 } PWR_TypeDef;
|
|
602
|
|
603
|
|
604 /**
|
|
605 * @brief QUAD Serial Peripheral Interface
|
|
606 */
|
|
607
|
|
608 typedef struct
|
|
609 {
|
|
610 __IO uint32_t CR; /*!< QUADSPI Control register, Address offset: 0x00 */
|
|
611 __IO uint32_t DCR; /*!< QUADSPI Device Configuration register, Address offset: 0x04 */
|
|
612 __IO uint32_t SR; /*!< QUADSPI Status register, Address offset: 0x08 */
|
|
613 __IO uint32_t FCR; /*!< QUADSPI Flag Clear register, Address offset: 0x0C */
|
|
614 __IO uint32_t DLR; /*!< QUADSPI Data Length register, Address offset: 0x10 */
|
|
615 __IO uint32_t CCR; /*!< QUADSPI Communication Configuration register, Address offset: 0x14 */
|
|
616 __IO uint32_t AR; /*!< QUADSPI Address register, Address offset: 0x18 */
|
|
617 __IO uint32_t ABR; /*!< QUADSPI Alternate Bytes register, Address offset: 0x1C */
|
|
618 __IO uint32_t DR; /*!< QUADSPI Data register, Address offset: 0x20 */
|
|
619 __IO uint32_t PSMKR; /*!< QUADSPI Polling Status Mask register, Address offset: 0x24 */
|
|
620 __IO uint32_t PSMAR; /*!< QUADSPI Polling Status Match register, Address offset: 0x28 */
|
|
621 __IO uint32_t PIR; /*!< QUADSPI Polling Interval register, Address offset: 0x2C */
|
|
622 __IO uint32_t LPTR; /*!< QUADSPI Low Power Timeout register, Address offset: 0x30 */
|
|
623 } QUADSPI_TypeDef;
|
|
624
|
|
625
|
|
626 /**
|
|
627 * @brief Reset and Clock Control
|
|
628 */
|
|
629
|
|
630 typedef struct
|
|
631 {
|
|
632 __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */
|
|
633 __IO uint32_t ICSCR; /*!< RCC internal clock sources calibration register, Address offset: 0x04 */
|
|
634 __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x08 */
|
|
635 __IO uint32_t PLLCFGR; /*!< RCC system PLL configuration register, Address offset: 0x0C */
|
|
636 __IO uint32_t PLLSAI1CFGR; /*!< RCC PLL SAI1 configuration register, Address offset: 0x10 */
|
|
637 uint32_t RESERVED; /*!< Reserved, Address offset: 0x14 */
|
|
638 __IO uint32_t CIER; /*!< RCC clock interrupt enable register, Address offset: 0x18 */
|
|
639 __IO uint32_t CIFR; /*!< RCC clock interrupt flag register, Address offset: 0x1C */
|
|
640 __IO uint32_t CICR; /*!< RCC clock interrupt clear register, Address offset: 0x20 */
|
|
641 uint32_t RESERVED0; /*!< Reserved, Address offset: 0x24 */
|
|
642 __IO uint32_t AHB1RSTR; /*!< RCC AHB1 peripheral reset register, Address offset: 0x28 */
|
|
643 __IO uint32_t AHB2RSTR; /*!< RCC AHB2 peripheral reset register, Address offset: 0x2C */
|
|
644 __IO uint32_t AHB3RSTR; /*!< RCC AHB3 peripheral reset register, Address offset: 0x30 */
|
|
645 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x34 */
|
|
646 __IO uint32_t APB1RSTR1; /*!< RCC APB1 peripheral reset register 1, Address offset: 0x38 */
|
|
647 __IO uint32_t APB1RSTR2; /*!< RCC APB1 peripheral reset register 2, Address offset: 0x3C */
|
|
648 __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x40 */
|
|
649 uint32_t RESERVED2; /*!< Reserved, Address offset: 0x44 */
|
|
650 __IO uint32_t AHB1ENR; /*!< RCC AHB1 peripheral clocks enable register, Address offset: 0x48 */
|
|
651 __IO uint32_t AHB2ENR; /*!< RCC AHB2 peripheral clocks enable register, Address offset: 0x4C */
|
|
652 __IO uint32_t AHB3ENR; /*!< RCC AHB3 peripheral clocks enable register, Address offset: 0x50 */
|
|
653 uint32_t RESERVED3; /*!< Reserved, Address offset: 0x54 */
|
|
654 __IO uint32_t APB1ENR1; /*!< RCC APB1 peripheral clocks enable register 1, Address offset: 0x58 */
|
|
655 __IO uint32_t APB1ENR2; /*!< RCC APB1 peripheral clocks enable register 2, Address offset: 0x5C */
|
|
656 __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clocks enable register, Address offset: 0x60 */
|
|
657 uint32_t RESERVED4; /*!< Reserved, Address offset: 0x64 */
|
|
658 __IO uint32_t AHB1SMENR; /*!< RCC AHB1 peripheral clocks enable in sleep and stop modes register, Address offset: 0x68 */
|
|
659 __IO uint32_t AHB2SMENR; /*!< RCC AHB2 peripheral clocks enable in sleep and stop modes register, Address offset: 0x6C */
|
|
660 __IO uint32_t AHB3SMENR; /*!< RCC AHB3 peripheral clocks enable in sleep and stop modes register, Address offset: 0x70 */
|
|
661 uint32_t RESERVED5; /*!< Reserved, Address offset: 0x74 */
|
|
662 __IO uint32_t APB1SMENR1; /*!< RCC APB1 peripheral clocks enable in sleep mode and stop modes register 1, Address offset: 0x78 */
|
|
663 __IO uint32_t APB1SMENR2; /*!< RCC APB1 peripheral clocks enable in sleep mode and stop modes register 2, Address offset: 0x7C */
|
|
664 __IO uint32_t APB2SMENR; /*!< RCC APB2 peripheral clocks enable in sleep mode and stop modes register, Address offset: 0x80 */
|
|
665 uint32_t RESERVED6; /*!< Reserved, Address offset: 0x84 */
|
|
666 __IO uint32_t CCIPR; /*!< RCC peripherals independent clock configuration register, Address offset: 0x88 */
|
|
667 __IO uint32_t RESERVED7; /*!< Reserved, Address offset: 0x8C */
|
|
668 __IO uint32_t BDCR; /*!< RCC backup domain control register, Address offset: 0x90 */
|
|
669 __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x94 */
|
|
670 __IO uint32_t CRRCR; /*!< RCC clock recovery RC register, Address offset: 0x98 */
|
|
671 } RCC_TypeDef;
|
|
672
|
|
673 /**
|
|
674 * @brief Real-Time Clock
|
|
675 */
|
|
676
|
|
677 typedef struct
|
|
678 {
|
|
679 __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
|
|
680 __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
|
|
681 __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */
|
|
682 __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */
|
|
683 __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
|
|
684 __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */
|
|
685 uint32_t reserved; /*!< Reserved */
|
|
686 __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */
|
|
687 __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */
|
|
688 __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
|
|
689 __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */
|
|
690 __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */
|
|
691 __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
|
|
692 __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
|
|
693 __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */
|
|
694 __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */
|
|
695 __IO uint32_t TAMPCR; /*!< RTC tamper configuration register, Address offset: 0x40 */
|
|
696 __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */
|
|
697 __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x48 */
|
|
698 __IO uint32_t OR; /*!< RTC option register, Address offset: 0x4C */
|
|
699 __IO uint32_t BKP0R; /*!< RTC backup register 0, Address offset: 0x50 */
|
|
700 __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */
|
|
701 __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */
|
|
702 __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */
|
|
703 __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */
|
|
704 __IO uint32_t BKP5R; /*!< RTC backup register 5, Address offset: 0x64 */
|
|
705 __IO uint32_t BKP6R; /*!< RTC backup register 6, Address offset: 0x68 */
|
|
706 __IO uint32_t BKP7R; /*!< RTC backup register 7, Address offset: 0x6C */
|
|
707 __IO uint32_t BKP8R; /*!< RTC backup register 8, Address offset: 0x70 */
|
|
708 __IO uint32_t BKP9R; /*!< RTC backup register 9, Address offset: 0x74 */
|
|
709 __IO uint32_t BKP10R; /*!< RTC backup register 10, Address offset: 0x78 */
|
|
710 __IO uint32_t BKP11R; /*!< RTC backup register 11, Address offset: 0x7C */
|
|
711 __IO uint32_t BKP12R; /*!< RTC backup register 12, Address offset: 0x80 */
|
|
712 __IO uint32_t BKP13R; /*!< RTC backup register 13, Address offset: 0x84 */
|
|
713 __IO uint32_t BKP14R; /*!< RTC backup register 14, Address offset: 0x88 */
|
|
714 __IO uint32_t BKP15R; /*!< RTC backup register 15, Address offset: 0x8C */
|
|
715 __IO uint32_t BKP16R; /*!< RTC backup register 16, Address offset: 0x90 */
|
|
716 __IO uint32_t BKP17R; /*!< RTC backup register 17, Address offset: 0x94 */
|
|
717 __IO uint32_t BKP18R; /*!< RTC backup register 18, Address offset: 0x98 */
|
|
718 __IO uint32_t BKP19R; /*!< RTC backup register 19, Address offset: 0x9C */
|
|
719 __IO uint32_t BKP20R; /*!< RTC backup register 20, Address offset: 0xA0 */
|
|
720 __IO uint32_t BKP21R; /*!< RTC backup register 21, Address offset: 0xA4 */
|
|
721 __IO uint32_t BKP22R; /*!< RTC backup register 22, Address offset: 0xA8 */
|
|
722 __IO uint32_t BKP23R; /*!< RTC backup register 23, Address offset: 0xAC */
|
|
723 __IO uint32_t BKP24R; /*!< RTC backup register 24, Address offset: 0xB0 */
|
|
724 __IO uint32_t BKP25R; /*!< RTC backup register 25, Address offset: 0xB4 */
|
|
725 __IO uint32_t BKP26R; /*!< RTC backup register 26, Address offset: 0xB8 */
|
|
726 __IO uint32_t BKP27R; /*!< RTC backup register 27, Address offset: 0xBC */
|
|
727 __IO uint32_t BKP28R; /*!< RTC backup register 28, Address offset: 0xC0 */
|
|
728 __IO uint32_t BKP29R; /*!< RTC backup register 29, Address offset: 0xC4 */
|
|
729 __IO uint32_t BKP30R; /*!< RTC backup register 30, Address offset: 0xC8 */
|
|
730 __IO uint32_t BKP31R; /*!< RTC backup register 31, Address offset: 0xCC */
|
|
731 } RTC_TypeDef;
|
|
732
|
|
733
|
|
734 /**
|
|
735 * @brief Serial Audio Interface
|
|
736 */
|
|
737
|
|
738 typedef struct
|
|
739 {
|
|
740 __IO uint32_t GCR; /*!< SAI global configuration register, Address offset: 0x00 */
|
|
741 } SAI_TypeDef;
|
|
742
|
|
743 typedef struct
|
|
744 {
|
|
745 __IO uint32_t CR1; /*!< SAI block x configuration register 1, Address offset: 0x04 */
|
|
746 __IO uint32_t CR2; /*!< SAI block x configuration register 2, Address offset: 0x08 */
|
|
747 __IO uint32_t FRCR; /*!< SAI block x frame configuration register, Address offset: 0x0C */
|
|
748 __IO uint32_t SLOTR; /*!< SAI block x slot register, Address offset: 0x10 */
|
|
749 __IO uint32_t IMR; /*!< SAI block x interrupt mask register, Address offset: 0x14 */
|
|
750 __IO uint32_t SR; /*!< SAI block x status register, Address offset: 0x18 */
|
|
751 __IO uint32_t CLRFR; /*!< SAI block x clear flag register, Address offset: 0x1C */
|
|
752 __IO uint32_t DR; /*!< SAI block x data register, Address offset: 0x20 */
|
|
753 } SAI_Block_TypeDef;
|
|
754
|
|
755
|
|
756 /**
|
|
757 * @brief Secure digital input/output Interface
|
|
758 */
|
|
759
|
|
760 typedef struct
|
|
761 {
|
|
762 __IO uint32_t POWER; /*!< SDMMC power control register, Address offset: 0x00 */
|
|
763 __IO uint32_t CLKCR; /*!< SDMMC clock control register, Address offset: 0x04 */
|
|
764 __IO uint32_t ARG; /*!< SDMMC argument register, Address offset: 0x08 */
|
|
765 __IO uint32_t CMD; /*!< SDMMC command register, Address offset: 0x0C */
|
|
766 __I uint32_t RESPCMD; /*!< SDMMC command response register, Address offset: 0x10 */
|
|
767 __I uint32_t RESP1; /*!< SDMMC response 1 register, Address offset: 0x14 */
|
|
768 __I uint32_t RESP2; /*!< SDMMC response 2 register, Address offset: 0x18 */
|
|
769 __I uint32_t RESP3; /*!< SDMMC response 3 register, Address offset: 0x1C */
|
|
770 __I uint32_t RESP4; /*!< SDMMC response 4 register, Address offset: 0x20 */
|
|
771 __IO uint32_t DTIMER; /*!< SDMMC data timer register, Address offset: 0x24 */
|
|
772 __IO uint32_t DLEN; /*!< SDMMC data length register, Address offset: 0x28 */
|
|
773 __IO uint32_t DCTRL; /*!< SDMMC data control register, Address offset: 0x2C */
|
|
774 __I uint32_t DCOUNT; /*!< SDMMC data counter register, Address offset: 0x30 */
|
|
775 __I uint32_t STA; /*!< SDMMC status register, Address offset: 0x34 */
|
|
776 __IO uint32_t ICR; /*!< SDMMC interrupt clear register, Address offset: 0x38 */
|
|
777 __IO uint32_t MASK; /*!< SDMMC mask register, Address offset: 0x3C */
|
|
778 uint32_t RESERVED0[2]; /*!< Reserved, 0x40-0x44 */
|
|
779 __I uint32_t FIFOCNT; /*!< SDMMC FIFO counter register, Address offset: 0x48 */
|
|
780 uint32_t RESERVED1[13]; /*!< Reserved, 0x4C-0x7C */
|
|
781 __IO uint32_t FIFO; /*!< SDMMC data FIFO register, Address offset: 0x80 */
|
|
782 } SDMMC_TypeDef;
|
|
783
|
|
784
|
|
785 /**
|
|
786 * @brief Serial Peripheral Interface
|
|
787 */
|
|
788
|
|
789 typedef struct
|
|
790 {
|
|
791 __IO uint32_t CR1; /*!< SPI Control register 1, Address offset: 0x00 */
|
|
792 __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */
|
|
793 __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */
|
|
794 __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
|
|
795 __IO uint32_t CRCPR; /*!< SPI CRC polynomial register, Address offset: 0x10 */
|
|
796 __IO uint32_t RXCRCR; /*!< SPI Rx CRC register, Address offset: 0x14 */
|
|
797 __IO uint32_t TXCRCR; /*!< SPI Tx CRC register, Address offset: 0x18 */
|
|
798 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x1C */
|
|
799 uint32_t RESERVED2; /*!< Reserved, Address offset: 0x20 */
|
|
800 } SPI_TypeDef;
|
|
801
|
|
802
|
|
803 /**
|
|
804 * @brief Single Wire Protocol Master Interface SPWMI
|
|
805 */
|
|
806
|
|
807 typedef struct
|
|
808 {
|
|
809 __IO uint32_t CR; /*!< SWPMI Configuration/Control register, Address offset: 0x00 */
|
|
810 __IO uint32_t BRR; /*!< SWPMI bitrate register, Address offset: 0x04 */
|
|
811 uint32_t RESERVED1; /*!< Reserved, 0x08 */
|
|
812 __IO uint32_t ISR; /*!< SWPMI Interrupt and Status register, Address offset: 0x0C */
|
|
813 __IO uint32_t ICR; /*!< SWPMI Interrupt Flag Clear register, Address offset: 0x10 */
|
|
814 __IO uint32_t IER; /*!< SWPMI Interrupt Enable register, Address offset: 0x14 */
|
|
815 __IO uint32_t RFL; /*!< SWPMI Receive Frame Length register, Address offset: 0x18 */
|
|
816 __IO uint32_t TDR; /*!< SWPMI Transmit data register, Address offset: 0x1C */
|
|
817 __IO uint32_t RDR; /*!< SWPMI Receive data register, Address offset: 0x20 */
|
|
818 __IO uint32_t OR; /*!< SWPMI Option register, Address offset: 0x24 */
|
|
819 } SWPMI_TypeDef;
|
|
820
|
|
821
|
|
822 /**
|
|
823 * @brief System configuration controller
|
|
824 */
|
|
825
|
|
826 typedef struct
|
|
827 {
|
|
828 __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register, Address offset: 0x00 */
|
|
829 __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x04 */
|
|
830 __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */
|
|
831 __IO uint32_t SCSR; /*!< SYSCFG SRAM2 control and status register, Address offset: 0x18 */
|
|
832 __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x1C */
|
|
833 __IO uint32_t SWPR; /*!< SYSCFG SRAM2 write protection register, Address offset: 0x20 */
|
|
834 __IO uint32_t SKR; /*!< SYSCFG SRAM2 key register, Address offset: 0x24 */
|
|
835 } SYSCFG_TypeDef;
|
|
836
|
|
837
|
|
838 /**
|
|
839 * @brief TIM
|
|
840 */
|
|
841
|
|
842 typedef struct
|
|
843 {
|
|
844 __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
|
|
845 __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
|
|
846 __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */
|
|
847 __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
|
|
848 __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
|
|
849 __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
|
|
850 __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
|
|
851 __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
|
|
852 __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
|
|
853 __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
|
|
854 __IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */
|
|
855 __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
|
|
856 __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
|
|
857 __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
|
|
858 __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
|
|
859 __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
|
|
860 __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
|
|
861 __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
|
|
862 __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
|
|
863 __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
|
|
864 __IO uint32_t OR1; /*!< TIM option register 1, Address offset: 0x50 */
|
|
865 __IO uint32_t CCMR3; /*!< TIM capture/compare mode register 3, Address offset: 0x54 */
|
|
866 __IO uint32_t CCR5; /*!< TIM capture/compare register5, Address offset: 0x58 */
|
|
867 __IO uint32_t CCR6; /*!< TIM capture/compare register6, Address offset: 0x5C */
|
|
868 __IO uint32_t OR2; /*!< TIM option register 2, Address offset: 0x60 */
|
|
869 __IO uint32_t OR3; /*!< TIM option register 3, Address offset: 0x64 */
|
|
870 } TIM_TypeDef;
|
|
871
|
|
872
|
|
873 /**
|
|
874 * @brief Touch Sensing Controller (TSC)
|
|
875 */
|
|
876
|
|
877 typedef struct
|
|
878 {
|
|
879 __IO uint32_t CR; /*!< TSC control register, Address offset: 0x00 */
|
|
880 __IO uint32_t IER; /*!< TSC interrupt enable register, Address offset: 0x04 */
|
|
881 __IO uint32_t ICR; /*!< TSC interrupt clear register, Address offset: 0x08 */
|
|
882 __IO uint32_t ISR; /*!< TSC interrupt status register, Address offset: 0x0C */
|
|
883 __IO uint32_t IOHCR; /*!< TSC I/O hysteresis control register, Address offset: 0x10 */
|
|
884 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x14 */
|
|
885 __IO uint32_t IOASCR; /*!< TSC I/O analog switch control register, Address offset: 0x18 */
|
|
886 uint32_t RESERVED2; /*!< Reserved, Address offset: 0x1C */
|
|
887 __IO uint32_t IOSCR; /*!< TSC I/O sampling control register, Address offset: 0x20 */
|
|
888 uint32_t RESERVED3; /*!< Reserved, Address offset: 0x24 */
|
|
889 __IO uint32_t IOCCR; /*!< TSC I/O channel control register, Address offset: 0x28 */
|
|
890 uint32_t RESERVED4; /*!< Reserved, Address offset: 0x2C */
|
|
891 __IO uint32_t IOGCSR; /*!< TSC I/O group control status register, Address offset: 0x30 */
|
|
892 __IO uint32_t IOGXCR[7]; /*!< TSC I/O group x counter register, Address offset: 0x34-4C */
|
|
893 } TSC_TypeDef;
|
|
894
|
|
895 /**
|
|
896 * @brief Universal Synchronous Asynchronous Receiver Transmitter
|
|
897 */
|
|
898
|
|
899 typedef struct
|
|
900 {
|
|
901 __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */
|
|
902 __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */
|
|
903 __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */
|
|
904 __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */
|
|
905 __IO uint16_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */
|
|
906 uint16_t RESERVED2; /*!< Reserved, 0x12 */
|
|
907 __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */
|
|
908 __IO uint16_t RQR; /*!< USART Request register, Address offset: 0x18 */
|
|
909 uint16_t RESERVED3; /*!< Reserved, 0x1A */
|
|
910 __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */
|
|
911 __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */
|
|
912 __IO uint16_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */
|
|
913 uint16_t RESERVED4; /*!< Reserved, 0x26 */
|
|
914 __IO uint16_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */
|
|
915 uint16_t RESERVED5; /*!< Reserved, 0x2A */
|
|
916 } USART_TypeDef;
|
|
917
|
|
918 /**
|
|
919 * @brief Universal Serial Bus Full Speed Device
|
|
920 */
|
|
921
|
|
922 typedef struct
|
|
923 {
|
|
924 __IO uint16_t EP0R; /*!< USB Endpoint 0 register, Address offset: 0x00 */
|
|
925 __IO uint16_t RESERVED0; /*!< Reserved */
|
|
926 __IO uint16_t EP1R; /*!< USB Endpoint 1 register, Address offset: 0x04 */
|
|
927 __IO uint16_t RESERVED1; /*!< Reserved */
|
|
928 __IO uint16_t EP2R; /*!< USB Endpoint 2 register, Address offset: 0x08 */
|
|
929 __IO uint16_t RESERVED2; /*!< Reserved */
|
|
930 __IO uint16_t EP3R; /*!< USB Endpoint 3 register, Address offset: 0x0C */
|
|
931 __IO uint16_t RESERVED3; /*!< Reserved */
|
|
932 __IO uint16_t EP4R; /*!< USB Endpoint 4 register, Address offset: 0x10 */
|
|
933 __IO uint16_t RESERVED4; /*!< Reserved */
|
|
934 __IO uint16_t EP5R; /*!< USB Endpoint 5 register, Address offset: 0x14 */
|
|
935 __IO uint16_t RESERVED5; /*!< Reserved */
|
|
936 __IO uint16_t EP6R; /*!< USB Endpoint 6 register, Address offset: 0x18 */
|
|
937 __IO uint16_t RESERVED6; /*!< Reserved */
|
|
938 __IO uint16_t EP7R; /*!< USB Endpoint 7 register, Address offset: 0x1C */
|
|
939 __IO uint16_t RESERVED7[17]; /*!< Reserved */
|
|
940 __IO uint16_t CNTR; /*!< Control register, Address offset: 0x40 */
|
|
941 __IO uint16_t RESERVED8; /*!< Reserved */
|
|
942 __IO uint16_t ISTR; /*!< Interrupt status register, Address offset: 0x44 */
|
|
943 __IO uint16_t RESERVED9; /*!< Reserved */
|
|
944 __IO uint16_t FNR; /*!< Frame number register, Address offset: 0x48 */
|
|
945 __IO uint16_t RESERVEDA; /*!< Reserved */
|
|
946 __IO uint16_t DADDR; /*!< Device address register, Address offset: 0x4C */
|
|
947 __IO uint16_t RESERVEDB; /*!< Reserved */
|
|
948 __IO uint16_t BTABLE; /*!< Buffer Table address register, Address offset: 0x50 */
|
|
949 __IO uint16_t RESERVEDC; /*!< Reserved */
|
|
950 __IO uint16_t LPMCSR; /*!< LPM Control and Status register, Address offset: 0x54 */
|
|
951 __IO uint16_t RESERVEDD; /*!< Reserved */
|
|
952 __IO uint16_t BCDR; /*!< Battery Charging detector register, Address offset: 0x58 */
|
|
953 __IO uint16_t RESERVEDE; /*!< Reserved */
|
|
954 } USB_TypeDef;
|
|
955
|
|
956 /**
|
|
957 * @brief VREFBUF
|
|
958 */
|
|
959
|
|
960 typedef struct
|
|
961 {
|
|
962 __IO uint32_t CSR; /*!< VREFBUF control and status register, Address offset: 0x00 */
|
|
963 __IO uint32_t CCR; /*!< VREFBUF calibration and control register, Address offset: 0x04 */
|
|
964 } VREFBUF_TypeDef;
|
|
965
|
|
966 /**
|
|
967 * @brief Window WATCHDOG
|
|
968 */
|
|
969
|
|
970 typedef struct
|
|
971 {
|
|
972 __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
|
|
973 __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
|
|
974 __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
|
|
975 } WWDG_TypeDef;
|
|
976
|
|
977 /**
|
|
978 * @brief AES hardware accelerator
|
|
979 */
|
|
980
|
|
981 typedef struct
|
|
982 {
|
|
983 __IO uint32_t CR; /*!< AES control register, Address offset: 0x00 */
|
|
984 __IO uint32_t SR; /*!< AES status register, Address offset: 0x04 */
|
|
985 __IO uint32_t DINR; /*!< AES data input register, Address offset: 0x08 */
|
|
986 __IO uint32_t DOUTR; /*!< AES data output register, Address offset: 0x0C */
|
|
987 __IO uint32_t KEYR0; /*!< AES key register 0, Address offset: 0x10 */
|
|
988 __IO uint32_t KEYR1; /*!< AES key register 1, Address offset: 0x14 */
|
|
989 __IO uint32_t KEYR2; /*!< AES key register 2, Address offset: 0x18 */
|
|
990 __IO uint32_t KEYR3; /*!< AES key register 3, Address offset: 0x1C */
|
|
991 __IO uint32_t IVR0; /*!< AES initialization vector register 0, Address offset: 0x20 */
|
|
992 __IO uint32_t IVR1; /*!< AES initialization vector register 1, Address offset: 0x24 */
|
|
993 __IO uint32_t IVR2; /*!< AES initialization vector register 2, Address offset: 0x28 */
|
|
994 __IO uint32_t IVR3; /*!< AES initialization vector register 3, Address offset: 0x2C */
|
|
995 __IO uint32_t KEYR4; /*!< AES key register 4, Address offset: 0x30 */
|
|
996 __IO uint32_t KEYR5; /*!< AES key register 5, Address offset: 0x34 */
|
|
997 __IO uint32_t KEYR6; /*!< AES key register 6, Address offset: 0x38 */
|
|
998 __IO uint32_t KEYR7; /*!< AES key register 7, Address offset: 0x3C */
|
|
999 __IO uint32_t SUSP0R; /*!< AES Suspend register 0, Address offset: 0x40 */
|
|
1000 __IO uint32_t SUSP1R; /*!< AES Suspend register 1, Address offset: 0x44 */
|
|
1001 __IO uint32_t SUSP2R; /*!< AES Suspend register 2, Address offset: 0x48 */
|
|
1002 __IO uint32_t SUSP3R; /*!< AES Suspend register 3, Address offset: 0x4C */
|
|
1003 __IO uint32_t SUSP4R; /*!< AES Suspend register 4, Address offset: 0x50 */
|
|
1004 __IO uint32_t SUSP5R; /*!< AES Suspend register 5, Address offset: 0x54 */
|
|
1005 __IO uint32_t SUSP6R; /*!< AES Suspend register 6, Address offset: 0x58 */
|
|
1006 __IO uint32_t SUSP7R; /*!< AES Suspend register 7, Address offset: 0x6C */
|
|
1007 } AES_TypeDef;
|
|
1008
|
|
1009 /**
|
|
1010 * @brief RNG
|
|
1011 */
|
|
1012
|
|
1013 typedef struct
|
|
1014 {
|
|
1015 __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */
|
|
1016 __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */
|
|
1017 __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */
|
|
1018 } RNG_TypeDef;
|
|
1019
|
|
1020 /**
|
|
1021 * @}
|
|
1022 */
|
|
1023
|
|
1024 /** @addtogroup Peripheral_memory_map
|
|
1025 * @{
|
|
1026 */
|
|
1027 #define FLASH_BASE ((uint32_t)0x08000000U) /*!< FLASH(up to 1 MB) base address */
|
|
1028 #define SRAM1_BASE ((uint32_t)0x20000000U) /*!< SRAM1(up to 48 KB) base address*/
|
|
1029 #define PERIPH_BASE ((uint32_t)0x40000000U) /*!< Peripheral base address */
|
|
1030 #define SRAM2_BASE ((uint32_t)0x10000000U) /*!< SRAM2(16 KB) base address*/
|
|
1031 #define QSPI_R_BASE ((uint32_t)0xA0001000U) /*!< QUADSPI control registers base address */
|
|
1032 #define SRAM1_BB_BASE ((uint32_t)0x22000000U) /*!< SRAM1(96 KB) base address in the bit-band region */
|
|
1033 #define PERIPH_BB_BASE ((uint32_t)0x42000000U) /*!< Peripheral base address in the bit-band region */
|
|
1034 #define SRAM2_BB_BASE ((uint32_t)0x12000000U) /*!< SRAM2(32 KB) base address in the bit-band region */
|
|
1035
|
|
1036 /* Legacy defines */
|
|
1037 #define SRAM_BASE SRAM1_BASE
|
|
1038 #define SRAM_BB_BASE SRAM1_BB_BASE
|
|
1039
|
|
1040 #define SRAM1_SIZE_MAX ((uint32_t)0x0000C000U) /*!< maximum SRAM1 size (up to 48 KBytes) */
|
|
1041 #define SRAM2_SIZE ((uint32_t)0x00004000U) /*!< SRAM2 size (16 KBytes) */
|
|
1042
|
|
1043 /*!< Peripheral memory map */
|
|
1044 #define APB1PERIPH_BASE PERIPH_BASE
|
|
1045 #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000U)
|
|
1046 #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000U)
|
|
1047 #define AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000U)
|
|
1048
|
|
1049
|
|
1050 /*!< APB1 peripherals */
|
|
1051 #define TIM2_BASE (APB1PERIPH_BASE + 0x0000U)
|
|
1052 #define TIM6_BASE (APB1PERIPH_BASE + 0x1000U)
|
|
1053 #define TIM7_BASE (APB1PERIPH_BASE + 0x1400U)
|
|
1054 #define LCD_BASE (APB1PERIPH_BASE + 0x2400U)
|
|
1055 #define RTC_BASE (APB1PERIPH_BASE + 0x2800U)
|
|
1056 #define WWDG_BASE (APB1PERIPH_BASE + 0x2C00U)
|
|
1057 #define IWDG_BASE (APB1PERIPH_BASE + 0x3000U)
|
|
1058 #define SPI2_BASE (APB1PERIPH_BASE + 0x3800U)
|
|
1059 #define SPI3_BASE (APB1PERIPH_BASE + 0x3C00U)
|
|
1060 #define USART2_BASE (APB1PERIPH_BASE + 0x4400U)
|
|
1061 #define USART3_BASE (APB1PERIPH_BASE + 0x4800U)
|
|
1062 #define I2C1_BASE (APB1PERIPH_BASE + 0x5400U)
|
|
1063 #define I2C2_BASE (APB1PERIPH_BASE + 0x5800U)
|
|
1064 #define I2C3_BASE (APB1PERIPH_BASE + 0x5C00U)
|
|
1065 #define CRS_BASE (APB1PERIPH_BASE + 0x6000U)
|
|
1066 #define CAN1_BASE (APB1PERIPH_BASE + 0x6400U)
|
|
1067 #define USB_BASE (APB1PERIPH_BASE + 0x6800U) /*!< USB_IP Peripheral Registers base address */
|
|
1068 #define USB_PMAADDR (APB1PERIPH_BASE + 0x6C00U) /*!< USB_IP Packet Memory Area base address */
|
|
1069 #define PWR_BASE (APB1PERIPH_BASE + 0x7000U)
|
|
1070 #define DAC_BASE (APB1PERIPH_BASE + 0x7400U)
|
|
1071 #define DAC1_BASE (APB1PERIPH_BASE + 0x7400U)
|
|
1072 #define OPAMP_BASE (APB1PERIPH_BASE + 0x7800U)
|
|
1073 #define OPAMP1_BASE (APB1PERIPH_BASE + 0x7800U)
|
|
1074 #define LPTIM1_BASE (APB1PERIPH_BASE + 0x7C00U)
|
|
1075 #define LPUART1_BASE (APB1PERIPH_BASE + 0x8000U)
|
|
1076 #define SWPMI1_BASE (APB1PERIPH_BASE + 0x8800U)
|
|
1077 #define LPTIM2_BASE (APB1PERIPH_BASE + 0x9400U)
|
|
1078
|
|
1079
|
|
1080 /*!< APB2 peripherals */
|
|
1081 #define SYSCFG_BASE (APB2PERIPH_BASE + 0x0000U)
|
|
1082 #define VREFBUF_BASE (APB2PERIPH_BASE + 0x0030U)
|
|
1083 #define COMP1_BASE (APB2PERIPH_BASE + 0x0200U)
|
|
1084 #define COMP2_BASE (APB2PERIPH_BASE + 0x0204U)
|
|
1085 #define EXTI_BASE (APB2PERIPH_BASE + 0x0400U)
|
|
1086 #define FIREWALL_BASE (APB2PERIPH_BASE + 0x1C00U)
|
|
1087 #define SDMMC1_BASE (APB2PERIPH_BASE + 0x2800U)
|
|
1088 #define TIM1_BASE (APB2PERIPH_BASE + 0x2C00U)
|
|
1089 #define SPI1_BASE (APB2PERIPH_BASE + 0x3000U)
|
|
1090 #define USART1_BASE (APB2PERIPH_BASE + 0x3800U)
|
|
1091 #define TIM15_BASE (APB2PERIPH_BASE + 0x4000U)
|
|
1092 #define TIM16_BASE (APB2PERIPH_BASE + 0x4400U)
|
|
1093 #define SAI1_BASE (APB2PERIPH_BASE + 0x5400U)
|
|
1094 #define SAI1_Block_A_BASE (SAI1_BASE + 0x004)
|
|
1095 #define SAI1_Block_B_BASE (SAI1_BASE + 0x024)
|
|
1096
|
|
1097 /*!< AHB1 peripherals */
|
|
1098 #define DMA1_BASE (AHB1PERIPH_BASE)
|
|
1099 #define DMA2_BASE (AHB1PERIPH_BASE + 0x0400U)
|
|
1100 #define RCC_BASE (AHB1PERIPH_BASE + 0x1000U)
|
|
1101 #define FLASH_R_BASE (AHB1PERIPH_BASE + 0x2000U)
|
|
1102 #define CRC_BASE (AHB1PERIPH_BASE + 0x3000U)
|
|
1103 #define TSC_BASE (AHB1PERIPH_BASE + 0x4000U)
|
|
1104
|
|
1105
|
|
1106 #define DMA1_Channel1_BASE (DMA1_BASE + 0x0008U)
|
|
1107 #define DMA1_Channel2_BASE (DMA1_BASE + 0x001CU)
|
|
1108 #define DMA1_Channel3_BASE (DMA1_BASE + 0x0030U)
|
|
1109 #define DMA1_Channel4_BASE (DMA1_BASE + 0x0044U)
|
|
1110 #define DMA1_Channel5_BASE (DMA1_BASE + 0x0058U)
|
|
1111 #define DMA1_Channel6_BASE (DMA1_BASE + 0x006CU)
|
|
1112 #define DMA1_Channel7_BASE (DMA1_BASE + 0x0080U)
|
|
1113 #define DMA1_CSELR_BASE (DMA1_BASE + 0x00A8U)
|
|
1114
|
|
1115
|
|
1116 #define DMA2_Channel1_BASE (DMA2_BASE + 0x0008U)
|
|
1117 #define DMA2_Channel2_BASE (DMA2_BASE + 0x001CU)
|
|
1118 #define DMA2_Channel3_BASE (DMA2_BASE + 0x0030U)
|
|
1119 #define DMA2_Channel4_BASE (DMA2_BASE + 0x0044U)
|
|
1120 #define DMA2_Channel5_BASE (DMA2_BASE + 0x0058U)
|
|
1121 #define DMA2_Channel6_BASE (DMA2_BASE + 0x006CU)
|
|
1122 #define DMA2_Channel7_BASE (DMA2_BASE + 0x0080U)
|
|
1123 #define DMA2_CSELR_BASE (DMA2_BASE + 0x00A8U)
|
|
1124
|
|
1125
|
|
1126 /*!< AHB2 peripherals */
|
|
1127 #define GPIOA_BASE (AHB2PERIPH_BASE + 0x0000U)
|
|
1128 #define GPIOB_BASE (AHB2PERIPH_BASE + 0x0400U)
|
|
1129 #define GPIOC_BASE (AHB2PERIPH_BASE + 0x0800U)
|
|
1130 #define GPIOD_BASE (AHB2PERIPH_BASE + 0x0C00U)
|
|
1131 #define GPIOE_BASE (AHB2PERIPH_BASE + 0x1000U)
|
|
1132 #define GPIOH_BASE (AHB2PERIPH_BASE + 0x1C00U)
|
|
1133
|
|
1134
|
|
1135 #define ADC1_BASE (AHB2PERIPH_BASE + 0x08040000U)
|
|
1136 #define ADC1_COMMON_BASE (AHB2PERIPH_BASE + 0x08040300U)
|
|
1137
|
|
1138
|
|
1139 #define AES_BASE (AHB2PERIPH_BASE + 0x08060000U)
|
|
1140 #define RNG_BASE (AHB2PERIPH_BASE + 0x08060800U)
|
|
1141
|
|
1142
|
|
1143 /* Debug MCU registers base address */
|
|
1144 #define DBGMCU_BASE ((uint32_t)0xE0042000U)
|
|
1145
|
|
1146
|
|
1147 #define PACKAGE_BASE ((uint32_t)0x1FFF7500U) /*!< Package data register base address */
|
|
1148 #define UID_BASE ((uint32_t)0x1FFF7590U) /*!< Unique device ID register base address */
|
|
1149 #define FLASHSIZE_BASE ((uint32_t)0x1FFF75E0U) /*!< Flash size data register base address */
|
|
1150 /**
|
|
1151 * @}
|
|
1152 */
|
|
1153
|
|
1154 /** @addtogroup Peripheral_declaration
|
|
1155 * @{
|
|
1156 */
|
|
1157 #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
|
|
1158 #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
|
|
1159 #define TIM7 ((TIM_TypeDef *) TIM7_BASE)
|
|
1160 #define LCD ((LCD_TypeDef *) LCD_BASE)
|
|
1161 #define RTC ((RTC_TypeDef *) RTC_BASE)
|
|
1162 #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
|
|
1163 #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
|
|
1164 #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
|
|
1165 #define SPI3 ((SPI_TypeDef *) SPI3_BASE)
|
|
1166 #define USART2 ((USART_TypeDef *) USART2_BASE)
|
|
1167 #define USART3 ((USART_TypeDef *) USART3_BASE)
|
|
1168 #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
|
|
1169 #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
|
|
1170 #define I2C3 ((I2C_TypeDef *) I2C3_BASE)
|
|
1171 #define CRS ((CRS_TypeDef *) CRS_BASE)
|
|
1172 #define CAN ((CAN_TypeDef *) CAN1_BASE)
|
|
1173 #define CAN1 ((CAN_TypeDef *) CAN1_BASE)
|
|
1174 #define USB ((USB_TypeDef *) USB_BASE)
|
|
1175 #define PWR ((PWR_TypeDef *) PWR_BASE)
|
|
1176 #define DAC ((DAC_TypeDef *) DAC1_BASE)
|
|
1177 #define DAC1 ((DAC_TypeDef *) DAC1_BASE)
|
|
1178 #define OPAMP ((OPAMP_TypeDef *) OPAMP_BASE)
|
|
1179 #define OPAMP1 ((OPAMP_TypeDef *) OPAMP1_BASE)
|
|
1180 #define OPAMP1_COMMON ((OPAMP_Common_TypeDef *) OPAMP1_BASE)
|
|
1181 #define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE)
|
|
1182 #define LPUART1 ((USART_TypeDef *) LPUART1_BASE)
|
|
1183 #define SWPMI1 ((SWPMI_TypeDef *) SWPMI1_BASE)
|
|
1184 #define LPTIM2 ((LPTIM_TypeDef *) LPTIM2_BASE)
|
|
1185
|
|
1186 #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
|
|
1187 #define VREFBUF ((VREFBUF_TypeDef *) VREFBUF_BASE)
|
|
1188 #define COMP1 ((COMP_TypeDef *) COMP1_BASE)
|
|
1189 #define COMP2 ((COMP_TypeDef *) COMP2_BASE)
|
|
1190 #define COMP12_COMMON ((COMP_Common_TypeDef *) COMP2_BASE)
|
|
1191 #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
|
|
1192 #define FIREWALL ((FIREWALL_TypeDef *) FIREWALL_BASE)
|
|
1193 #define SDMMC1 ((SDMMC_TypeDef *) SDMMC1_BASE)
|
|
1194 #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
|
|
1195 #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
|
|
1196 #define USART1 ((USART_TypeDef *) USART1_BASE)
|
|
1197 #define TIM15 ((TIM_TypeDef *) TIM15_BASE)
|
|
1198 #define TIM16 ((TIM_TypeDef *) TIM16_BASE)
|
|
1199 #define SAI1 ((SAI_TypeDef *) SAI1_BASE)
|
|
1200 #define SAI1_Block_A ((SAI_Block_TypeDef *)SAI1_Block_A_BASE)
|
|
1201 #define SAI1_Block_B ((SAI_Block_TypeDef *)SAI1_Block_B_BASE)
|
|
1202 #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
|
|
1203 #define DMA2 ((DMA_TypeDef *) DMA2_BASE)
|
|
1204 #define RCC ((RCC_TypeDef *) RCC_BASE)
|
|
1205 #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
|
|
1206 #define CRC ((CRC_TypeDef *) CRC_BASE)
|
|
1207 #define TSC ((TSC_TypeDef *) TSC_BASE)
|
|
1208
|
|
1209 #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
|
|
1210 #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
|
|
1211 #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
|
|
1212 #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
|
|
1213 #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE)
|
|
1214 #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE)
|
|
1215 #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
|
|
1216 #define ADC1_COMMON ((ADC_Common_TypeDef *) ADC1_COMMON_BASE)
|
|
1217 #define AES ((AES_TypeDef *) AES_BASE)
|
|
1218 #define RNG ((RNG_TypeDef *) RNG_BASE)
|
|
1219
|
|
1220
|
|
1221 #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE)
|
|
1222 #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE)
|
|
1223 #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE)
|
|
1224 #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE)
|
|
1225 #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE)
|
|
1226 #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE)
|
|
1227 #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE)
|
|
1228 #define DMA1_CSELR ((DMA_request_TypeDef *) DMA1_CSELR_BASE)
|
|
1229
|
|
1230
|
|
1231 #define DMA2_Channel1 ((DMA_Channel_TypeDef *) DMA2_Channel1_BASE)
|
|
1232 #define DMA2_Channel2 ((DMA_Channel_TypeDef *) DMA2_Channel2_BASE)
|
|
1233 #define DMA2_Channel3 ((DMA_Channel_TypeDef *) DMA2_Channel3_BASE)
|
|
1234 #define DMA2_Channel4 ((DMA_Channel_TypeDef *) DMA2_Channel4_BASE)
|
|
1235 #define DMA2_Channel5 ((DMA_Channel_TypeDef *) DMA2_Channel5_BASE)
|
|
1236 #define DMA2_Channel6 ((DMA_Channel_TypeDef *) DMA2_Channel6_BASE)
|
|
1237 #define DMA2_Channel7 ((DMA_Channel_TypeDef *) DMA2_Channel7_BASE)
|
|
1238 #define DMA2_CSELR ((DMA_request_TypeDef *) DMA2_CSELR_BASE)
|
|
1239
|
|
1240
|
|
1241
|
|
1242 #define QUADSPI ((QUADSPI_TypeDef *) QSPI_R_BASE)
|
|
1243
|
|
1244 #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
|
|
1245
|
|
1246 /**
|
|
1247 * @}
|
|
1248 */
|
|
1249
|
|
1250 /** @addtogroup Exported_constants
|
|
1251 * @{
|
|
1252 */
|
|
1253
|
|
1254 /** @addtogroup Peripheral_Registers_Bits_Definition
|
|
1255 * @{
|
|
1256 */
|
|
1257
|
|
1258 /******************************************************************************/
|
|
1259 /* Peripheral Registers_Bits_Definition */
|
|
1260 /******************************************************************************/
|
|
1261
|
|
1262 /******************************************************************************/
|
|
1263 /* */
|
|
1264 /* Analog to Digital Converter */
|
|
1265 /* */
|
|
1266 /******************************************************************************/
|
|
1267
|
|
1268 /*
|
|
1269 * @brief Specific device feature definitions (not present on all devices in the STM32L4 family)
|
|
1270 */
|
|
1271 /* Note: No specific macro feature on this device */
|
|
1272
|
|
1273 /******************** Bit definition for ADC_ISR register *******************/
|
|
1274 #define ADC_ISR_ADRDY ((uint32_t)0x00000001U) /*!< ADC ready flag */
|
|
1275 #define ADC_ISR_EOSMP ((uint32_t)0x00000002U) /*!< ADC group regular end of sampling flag */
|
|
1276 #define ADC_ISR_EOC ((uint32_t)0x00000004U) /*!< ADC group regular end of unitary conversion flag */
|
|
1277 #define ADC_ISR_EOS ((uint32_t)0x00000008U) /*!< ADC group regular end of sequence conversions flag */
|
|
1278 #define ADC_ISR_OVR ((uint32_t)0x00000010U) /*!< ADC group regular overrun flag */
|
|
1279 #define ADC_ISR_JEOC ((uint32_t)0x00000020U) /*!< ADC group injected end of unitary conversion flag */
|
|
1280 #define ADC_ISR_JEOS ((uint32_t)0x00000040U) /*!< ADC group injected end of sequence conversions flag */
|
|
1281 #define ADC_ISR_AWD1 ((uint32_t)0x00000080U) /*!< ADC analog watchdog 1 flag */
|
|
1282 #define ADC_ISR_AWD2 ((uint32_t)0x00000100U) /*!< ADC analog watchdog 2 flag */
|
|
1283 #define ADC_ISR_AWD3 ((uint32_t)0x00000200U) /*!< ADC analog watchdog 3 flag */
|
|
1284 #define ADC_ISR_JQOVF ((uint32_t)0x00000400U) /*!< ADC group injected contexts queue overflow flag */
|
|
1285
|
|
1286 /******************** Bit definition for ADC_IER register *******************/
|
|
1287 #define ADC_IER_ADRDYIE ((uint32_t)0x00000001U) /*!< ADC ready interrupt */
|
|
1288 #define ADC_IER_EOSMPIE ((uint32_t)0x00000002U) /*!< ADC group regular end of sampling interrupt */
|
|
1289 #define ADC_IER_EOCIE ((uint32_t)0x00000004U) /*!< ADC group regular end of unitary conversion interrupt */
|
|
1290 #define ADC_IER_EOSIE ((uint32_t)0x00000008U) /*!< ADC group regular end of sequence conversions interrupt */
|
|
1291 #define ADC_IER_OVRIE ((uint32_t)0x00000010U) /*!< ADC group regular overrun interrupt */
|
|
1292 #define ADC_IER_JEOCIE ((uint32_t)0x00000020U) /*!< ADC group injected end of unitary conversion interrupt */
|
|
1293 #define ADC_IER_JEOSIE ((uint32_t)0x00000040U) /*!< ADC group injected end of sequence conversions interrupt */
|
|
1294 #define ADC_IER_AWD1IE ((uint32_t)0x00000080U) /*!< ADC analog watchdog 1 interrupt */
|
|
1295 #define ADC_IER_AWD2IE ((uint32_t)0x00000100U) /*!< ADC analog watchdog 2 interrupt */
|
|
1296 #define ADC_IER_AWD3IE ((uint32_t)0x00000200U) /*!< ADC analog watchdog 3 interrupt */
|
|
1297 #define ADC_IER_JQOVFIE ((uint32_t)0x00000400U) /*!< ADC group injected contexts queue overflow interrupt */
|
|
1298
|
|
1299 /* Legacy defines */
|
|
1300 #define ADC_IER_ADRDY (ADC_IER_ADRDYIE)
|
|
1301 #define ADC_IER_EOSMP (ADC_IER_EOSMPIE)
|
|
1302 #define ADC_IER_EOC (ADC_IER_EOCIE)
|
|
1303 #define ADC_IER_EOS (ADC_IER_EOSIE)
|
|
1304 #define ADC_IER_OVR (ADC_IER_OVRIE)
|
|
1305 #define ADC_IER_JEOC (ADC_IER_JEOCIE)
|
|
1306 #define ADC_IER_JEOS (ADC_IER_JEOSIE)
|
|
1307 #define ADC_IER_AWD1 (ADC_IER_AWD1IE)
|
|
1308 #define ADC_IER_AWD2 (ADC_IER_AWD2IE)
|
|
1309 #define ADC_IER_AWD3 (ADC_IER_AWD3IE)
|
|
1310 #define ADC_IER_JQOVF (ADC_IER_JQOVFIE)
|
|
1311
|
|
1312 /******************** Bit definition for ADC_CR register ********************/
|
|
1313 #define ADC_CR_ADEN ((uint32_t)0x00000001U) /*!< ADC enable */
|
|
1314 #define ADC_CR_ADDIS ((uint32_t)0x00000002U) /*!< ADC disable */
|
|
1315 #define ADC_CR_ADSTART ((uint32_t)0x00000004U) /*!< ADC group regular conversion start */
|
|
1316 #define ADC_CR_JADSTART ((uint32_t)0x00000008U) /*!< ADC group injected conversion start */
|
|
1317 #define ADC_CR_ADSTP ((uint32_t)0x00000010U) /*!< ADC group regular conversion stop */
|
|
1318 #define ADC_CR_JADSTP ((uint32_t)0x00000020U) /*!< ADC group injected conversion stop */
|
|
1319 #define ADC_CR_ADVREGEN ((uint32_t)0x10000000U) /*!< ADC voltage regulator enable */
|
|
1320 #define ADC_CR_DEEPPWD ((uint32_t)0x20000000U) /*!< ADC deep power down enable */
|
|
1321 #define ADC_CR_ADCALDIF ((uint32_t)0x40000000U) /*!< ADC differential mode for calibration */
|
|
1322 #define ADC_CR_ADCAL ((uint32_t)0x80000000U) /*!< ADC calibration */
|
|
1323
|
|
1324 /******************** Bit definition for ADC_CFGR register ******************/
|
|
1325 #define ADC_CFGR_DMAEN ((uint32_t)0x00000001U) /*!< ADC DMA transfer enable */
|
|
1326 #define ADC_CFGR_DMACFG ((uint32_t)0x00000002U) /*!< ADC DMA transfer configuration */
|
|
1327
|
|
1328 #define ADC_CFGR_RES ((uint32_t)0x00000018U) /*!< ADC data resolution */
|
|
1329 #define ADC_CFGR_RES_0 ((uint32_t)0x00000008U) /*!< bit 0 */
|
|
1330 #define ADC_CFGR_RES_1 ((uint32_t)0x00000010U) /*!< bit 1 */
|
|
1331
|
|
1332 #define ADC_CFGR_ALIGN ((uint32_t)0x00000020U) /*!< ADC data alignement */
|
|
1333
|
|
1334 #define ADC_CFGR_EXTSEL ((uint32_t)0x000003C0U) /*!< ADC group regular external trigger source */
|
|
1335 #define ADC_CFGR_EXTSEL_0 ((uint32_t)0x00000040U) /*!< bit 0 */
|
|
1336 #define ADC_CFGR_EXTSEL_1 ((uint32_t)0x00000080U) /*!< bit 1 */
|
|
1337 #define ADC_CFGR_EXTSEL_2 ((uint32_t)0x00000100U) /*!< bit 2 */
|
|
1338 #define ADC_CFGR_EXTSEL_3 ((uint32_t)0x00000200U) /*!< bit 3 */
|
|
1339
|
|
1340 #define ADC_CFGR_EXTEN ((uint32_t)0x00000C00U) /*!< ADC group regular external trigger polarity */
|
|
1341 #define ADC_CFGR_EXTEN_0 ((uint32_t)0x00000400U) /*!< bit 0 */
|
|
1342 #define ADC_CFGR_EXTEN_1 ((uint32_t)0x00000800U) /*!< bit 1 */
|
|
1343
|
|
1344 #define ADC_CFGR_OVRMOD ((uint32_t)0x00001000U) /*!< ADC group regular overrun configuration */
|
|
1345 #define ADC_CFGR_CONT ((uint32_t)0x00002000U) /*!< ADC group regular continuous conversion mode */
|
|
1346 #define ADC_CFGR_AUTDLY ((uint32_t)0x00004000U) /*!< ADC low power auto wait */
|
|
1347
|
|
1348 #define ADC_CFGR_DISCEN ((uint32_t)0x00010000U) /*!< ADC group regular sequencer discontinuous mode */
|
|
1349
|
|
1350 #define ADC_CFGR_DISCNUM ((uint32_t)0x000E0000U) /*!< ADC group regular sequencer discontinuous number of ranks */
|
|
1351 #define ADC_CFGR_DISCNUM_0 ((uint32_t)0x00020000U) /*!< bit 0 */
|
|
1352 #define ADC_CFGR_DISCNUM_1 ((uint32_t)0x00040000U) /*!< bit 1 */
|
|
1353 #define ADC_CFGR_DISCNUM_2 ((uint32_t)0x00080000U) /*!< bit 2 */
|
|
1354
|
|
1355 #define ADC_CFGR_JDISCEN ((uint32_t)0x00100000U) /*!< ADC group injected sequencer discontinuous mode */
|
|
1356 #define ADC_CFGR_JQM ((uint32_t)0x00200000U) /*!< ADC group injected contexts queue mode */
|
|
1357 #define ADC_CFGR_AWD1SGL ((uint32_t)0x00400000U) /*!< ADC analog watchdog 1 monitoring a single channel or all channels */
|
|
1358 #define ADC_CFGR_AWD1EN ((uint32_t)0x00800000U) /*!< ADC analog watchdog 1 enable on scope ADC group regular */
|
|
1359 #define ADC_CFGR_JAWD1EN ((uint32_t)0x01000000U) /*!< ADC analog watchdog 1 enable on scope ADC group injected */
|
|
1360 #define ADC_CFGR_JAUTO ((uint32_t)0x02000000U) /*!< ADC group injected automatic trigger mode */
|
|
1361
|
|
1362 #define ADC_CFGR_AWD1CH ((uint32_t)0x7C000000U) /*!< ADC analog watchdog 1 monitored channel selection */
|
|
1363 #define ADC_CFGR_AWD1CH_0 ((uint32_t)0x04000000U) /*!< bit 0 */
|
|
1364 #define ADC_CFGR_AWD1CH_1 ((uint32_t)0x08000000U) /*!< bit 1 */
|
|
1365 #define ADC_CFGR_AWD1CH_2 ((uint32_t)0x10000000U) /*!< bit 2 */
|
|
1366 #define ADC_CFGR_AWD1CH_3 ((uint32_t)0x20000000U) /*!< bit 3 */
|
|
1367 #define ADC_CFGR_AWD1CH_4 ((uint32_t)0x40000000U) /*!< bit 4 */
|
|
1368
|
|
1369 #define ADC_CFGR_JQDIS ((uint32_t)0x80000000U) /*!< ADC group injected contexts queue disable */
|
|
1370
|
|
1371 /******************** Bit definition for ADC_CFGR2 register *****************/
|
|
1372 #define ADC_CFGR2_ROVSE ((uint32_t)0x00000001U) /*!< ADC oversampler enable on scope ADC group regular */
|
|
1373 #define ADC_CFGR2_JOVSE ((uint32_t)0x00000002U) /*!< ADC oversampler enable on scope ADC group injected */
|
|
1374
|
|
1375 #define ADC_CFGR2_OVSR ((uint32_t)0x0000001CU) /*!< ADC oversampling ratio */
|
|
1376 #define ADC_CFGR2_OVSR_0 ((uint32_t)0x00000004U) /*!< bit 0 */
|
|
1377 #define ADC_CFGR2_OVSR_1 ((uint32_t)0x00000008U) /*!< bit 1 */
|
|
1378 #define ADC_CFGR2_OVSR_2 ((uint32_t)0x00000010U) /*!< bit 2 */
|
|
1379
|
|
1380 #define ADC_CFGR2_OVSS ((uint32_t)0x000001E0U) /*!< ADC oversampling shift */
|
|
1381 #define ADC_CFGR2_OVSS_0 ((uint32_t)0x00000020U) /*!< bit 0 */
|
|
1382 #define ADC_CFGR2_OVSS_1 ((uint32_t)0x00000040U) /*!< bit 1 */
|
|
1383 #define ADC_CFGR2_OVSS_2 ((uint32_t)0x00000080U) /*!< bit 2 */
|
|
1384 #define ADC_CFGR2_OVSS_3 ((uint32_t)0x00000100U) /*!< bit 3 */
|
|
1385
|
|
1386 #define ADC_CFGR2_TROVS ((uint32_t)0x00000200U) /*!< ADC oversampling discontinuous mode (triggered mode) for ADC group regular */
|
|
1387 #define ADC_CFGR2_ROVSM ((uint32_t)0x00000400U) /*!< ADC oversampling mode managing interlaced conversions of ADC group regular and group injected */
|
|
1388
|
|
1389 /******************** Bit definition for ADC_SMPR1 register *****************/
|
|
1390 #define ADC_SMPR1_SMP0 ((uint32_t)0x00000007U) /*!< ADC channel 0 sampling time selection */
|
|
1391 #define ADC_SMPR1_SMP0_0 ((uint32_t)0x00000001U) /*!< bit 0 */
|
|
1392 #define ADC_SMPR1_SMP0_1 ((uint32_t)0x00000002U) /*!< bit 1 */
|
|
1393 #define ADC_SMPR1_SMP0_2 ((uint32_t)0x00000004U) /*!< bit 2 */
|
|
1394
|
|
1395 #define ADC_SMPR1_SMP1 ((uint32_t)0x00000038U) /*!< ADC channel 1 sampling time selection */
|
|
1396 #define ADC_SMPR1_SMP1_0 ((uint32_t)0x00000008U) /*!< bit 0 */
|
|
1397 #define ADC_SMPR1_SMP1_1 ((uint32_t)0x00000010U) /*!< bit 1 */
|
|
1398 #define ADC_SMPR1_SMP1_2 ((uint32_t)0x00000020U) /*!< bit 2 */
|
|
1399
|
|
1400 #define ADC_SMPR1_SMP2 ((uint32_t)0x000001C0U) /*!< ADC channel 2 sampling time selection */
|
|
1401 #define ADC_SMPR1_SMP2_0 ((uint32_t)0x00000040U) /*!< bit 0 */
|
|
1402 #define ADC_SMPR1_SMP2_1 ((uint32_t)0x00000080U) /*!< bit 1 */
|
|
1403 #define ADC_SMPR1_SMP2_2 ((uint32_t)0x00000100U) /*!< bit 2 */
|
|
1404
|
|
1405 #define ADC_SMPR1_SMP3 ((uint32_t)0x00000E00U) /*!< ADC channel 3 sampling time selection */
|
|
1406 #define ADC_SMPR1_SMP3_0 ((uint32_t)0x00000200U) /*!< bit 0 */
|
|
1407 #define ADC_SMPR1_SMP3_1 ((uint32_t)0x00000400U) /*!< bit 1 */
|
|
1408 #define ADC_SMPR1_SMP3_2 ((uint32_t)0x00000800U) /*!< bit 2 */
|
|
1409
|
|
1410 #define ADC_SMPR1_SMP4 ((uint32_t)0x00007000U) /*!< ADC channel 4 sampling time selection */
|
|
1411 #define ADC_SMPR1_SMP4_0 ((uint32_t)0x00001000U) /*!< bit 0 */
|
|
1412 #define ADC_SMPR1_SMP4_1 ((uint32_t)0x00002000U) /*!< bit 1 */
|
|
1413 #define ADC_SMPR1_SMP4_2 ((uint32_t)0x00004000U) /*!< bit 2 */
|
|
1414
|
|
1415 #define ADC_SMPR1_SMP5 ((uint32_t)0x00038000U) /*!< ADC channel 5 sampling time selection */
|
|
1416 #define ADC_SMPR1_SMP5_0 ((uint32_t)0x00008000U) /*!< bit 0 */
|
|
1417 #define ADC_SMPR1_SMP5_1 ((uint32_t)0x00010000U) /*!< bit 1 */
|
|
1418 #define ADC_SMPR1_SMP5_2 ((uint32_t)0x00020000U) /*!< bit 2 */
|
|
1419
|
|
1420 #define ADC_SMPR1_SMP6 ((uint32_t)0x001C0000U) /*!< ADC channel 6 sampling time selection */
|
|
1421 #define ADC_SMPR1_SMP6_0 ((uint32_t)0x00040000U) /*!< bit 0 */
|
|
1422 #define ADC_SMPR1_SMP6_1 ((uint32_t)0x00080000U) /*!< bit 1 */
|
|
1423 #define ADC_SMPR1_SMP6_2 ((uint32_t)0x00100000U) /*!< bit 2 */
|
|
1424
|
|
1425 #define ADC_SMPR1_SMP7 ((uint32_t)0x00E00000U) /*!< ADC channel 7 sampling time selection */
|
|
1426 #define ADC_SMPR1_SMP7_0 ((uint32_t)0x00200000U) /*!< bit 0 */
|
|
1427 #define ADC_SMPR1_SMP7_1 ((uint32_t)0x00400000U) /*!< bit 1 */
|
|
1428 #define ADC_SMPR1_SMP7_2 ((uint32_t)0x00800000U) /*!< bit 2 */
|
|
1429
|
|
1430 #define ADC_SMPR1_SMP8 ((uint32_t)0x07000000U) /*!< ADC channel 8 sampling time selection */
|
|
1431 #define ADC_SMPR1_SMP8_0 ((uint32_t)0x01000000U) /*!< bit 0 */
|
|
1432 #define ADC_SMPR1_SMP8_1 ((uint32_t)0x02000000U) /*!< bit 1 */
|
|
1433 #define ADC_SMPR1_SMP8_2 ((uint32_t)0x04000000U) /*!< bit 2 */
|
|
1434
|
|
1435 #define ADC_SMPR1_SMP9 ((uint32_t)0x38000000U) /*!< ADC channel 9 sampling time selection */
|
|
1436 #define ADC_SMPR1_SMP9_0 ((uint32_t)0x08000000U) /*!< bit 0 */
|
|
1437 #define ADC_SMPR1_SMP9_1 ((uint32_t)0x10000000U) /*!< bit 1 */
|
|
1438 #define ADC_SMPR1_SMP9_2 ((uint32_t)0x20000000U) /*!< bit 2 */
|
|
1439
|
|
1440 /******************** Bit definition for ADC_SMPR2 register *****************/
|
|
1441 #define ADC_SMPR2_SMP10 ((uint32_t)0x00000007U) /*!< ADC channel 10 sampling time selection */
|
|
1442 #define ADC_SMPR2_SMP10_0 ((uint32_t)0x00000001U) /*!< bit 0 */
|
|
1443 #define ADC_SMPR2_SMP10_1 ((uint32_t)0x00000002U) /*!< bit 1 */
|
|
1444 #define ADC_SMPR2_SMP10_2 ((uint32_t)0x00000004U) /*!< bit 2 */
|
|
1445
|
|
1446 #define ADC_SMPR2_SMP11 ((uint32_t)0x00000038U) /*!< ADC channel 11 sampling time selection */
|
|
1447 #define ADC_SMPR2_SMP11_0 ((uint32_t)0x00000008U) /*!< bit 0 */
|
|
1448 #define ADC_SMPR2_SMP11_1 ((uint32_t)0x00000010U) /*!< bit 1 */
|
|
1449 #define ADC_SMPR2_SMP11_2 ((uint32_t)0x00000020U) /*!< bit 2 */
|
|
1450
|
|
1451 #define ADC_SMPR2_SMP12 ((uint32_t)0x000001C0U) /*!< ADC channel 12 sampling time selection */
|
|
1452 #define ADC_SMPR2_SMP12_0 ((uint32_t)0x00000040U) /*!< bit 0 */
|
|
1453 #define ADC_SMPR2_SMP12_1 ((uint32_t)0x00000080U) /*!< bit 1 */
|
|
1454 #define ADC_SMPR2_SMP12_2 ((uint32_t)0x00000100U) /*!< bit 2 */
|
|
1455
|
|
1456 #define ADC_SMPR2_SMP13 ((uint32_t)0x00000E00U) /*!< ADC channel 13 sampling time selection */
|
|
1457 #define ADC_SMPR2_SMP13_0 ((uint32_t)0x00000200U) /*!< bit 0 */
|
|
1458 #define ADC_SMPR2_SMP13_1 ((uint32_t)0x00000400U) /*!< bit 1 */
|
|
1459 #define ADC_SMPR2_SMP13_2 ((uint32_t)0x00000800U) /*!< bit 2 */
|
|
1460
|
|
1461 #define ADC_SMPR2_SMP14 ((uint32_t)0x00007000U) /*!< ADC channel 14 sampling time selection */
|
|
1462 #define ADC_SMPR2_SMP14_0 ((uint32_t)0x00001000U) /*!< bit 0 */
|
|
1463 #define ADC_SMPR2_SMP14_1 ((uint32_t)0x00002000U) /*!< bit 1 */
|
|
1464 #define ADC_SMPR2_SMP14_2 ((uint32_t)0x00004000U) /*!< bit 2 */
|
|
1465
|
|
1466 #define ADC_SMPR2_SMP15 ((uint32_t)0x00038000U) /*!< ADC channel 15 sampling time selection */
|
|
1467 #define ADC_SMPR2_SMP15_0 ((uint32_t)0x00008000U) /*!< bit 0 */
|
|
1468 #define ADC_SMPR2_SMP15_1 ((uint32_t)0x00010000U) /*!< bit 1 */
|
|
1469 #define ADC_SMPR2_SMP15_2 ((uint32_t)0x00020000U) /*!< bit 2 */
|
|
1470
|
|
1471 #define ADC_SMPR2_SMP16 ((uint32_t)0x001C0000U) /*!< ADC channel 16 sampling time selection */
|
|
1472 #define ADC_SMPR2_SMP16_0 ((uint32_t)0x00040000U) /*!< bit 0 */
|
|
1473 #define ADC_SMPR2_SMP16_1 ((uint32_t)0x00080000U) /*!< bit 1 */
|
|
1474 #define ADC_SMPR2_SMP16_2 ((uint32_t)0x00100000U) /*!< bit 2 */
|
|
1475
|
|
1476 #define ADC_SMPR2_SMP17 ((uint32_t)0x00E00000U) /*!< ADC channel 17 sampling time selection */
|
|
1477 #define ADC_SMPR2_SMP17_0 ((uint32_t)0x00200000U) /*!< bit 0 */
|
|
1478 #define ADC_SMPR2_SMP17_1 ((uint32_t)0x00400000U) /*!< bit 1 */
|
|
1479 #define ADC_SMPR2_SMP17_2 ((uint32_t)0x00800000U) /*!< bit 2 */
|
|
1480
|
|
1481 #define ADC_SMPR2_SMP18 ((uint32_t)0x07000000U) /*!< ADC channel 18 sampling time selection */
|
|
1482 #define ADC_SMPR2_SMP18_0 ((uint32_t)0x01000000U) /*!< bit 0 */
|
|
1483 #define ADC_SMPR2_SMP18_1 ((uint32_t)0x02000000U) /*!< bit 1 */
|
|
1484 #define ADC_SMPR2_SMP18_2 ((uint32_t)0x04000000U) /*!< bit 2 */
|
|
1485
|
|
1486 /******************** Bit definition for ADC_TR1 register *******************/
|
|
1487 #define ADC_TR1_LT1 ((uint32_t)0x00000FFFU) /*!< ADC analog watchdog 1 threshold low */
|
|
1488 #define ADC_TR1_LT1_0 ((uint32_t)0x00000001U) /*!< bit 0 */
|
|
1489 #define ADC_TR1_LT1_1 ((uint32_t)0x00000002U) /*!< bit 1 */
|
|
1490 #define ADC_TR1_LT1_2 ((uint32_t)0x00000004U) /*!< bit 2 */
|
|
1491 #define ADC_TR1_LT1_3 ((uint32_t)0x00000008U) /*!< bit 3 */
|
|
1492 #define ADC_TR1_LT1_4 ((uint32_t)0x00000010U) /*!< bit 4 */
|
|
1493 #define ADC_TR1_LT1_5 ((uint32_t)0x00000020U) /*!< bit 5 */
|
|
1494 #define ADC_TR1_LT1_6 ((uint32_t)0x00000040U) /*!< bit 6 */
|
|
1495 #define ADC_TR1_LT1_7 ((uint32_t)0x00000080U) /*!< bit 7 */
|
|
1496 #define ADC_TR1_LT1_8 ((uint32_t)0x00000100U) /*!< bit 8 */
|
|
1497 #define ADC_TR1_LT1_9 ((uint32_t)0x00000200U) /*!< bit 9 */
|
|
1498 #define ADC_TR1_LT1_10 ((uint32_t)0x00000400U) /*!< bit 10 */
|
|
1499 #define ADC_TR1_LT1_11 ((uint32_t)0x00000800U) /*!< bit 11 */
|
|
1500
|
|
1501 #define ADC_TR1_HT1 ((uint32_t)0x0FFF0000U) /*!< ADC Analog watchdog 1 threshold high */
|
|
1502 #define ADC_TR1_HT1_0 ((uint32_t)0x00010000U) /*!< bit 0 */
|
|
1503 #define ADC_TR1_HT1_1 ((uint32_t)0x00020000U) /*!< bit 1 */
|
|
1504 #define ADC_TR1_HT1_2 ((uint32_t)0x00040000U) /*!< bit 2 */
|
|
1505 #define ADC_TR1_HT1_3 ((uint32_t)0x00080000U) /*!< bit 3 */
|
|
1506 #define ADC_TR1_HT1_4 ((uint32_t)0x00100000U) /*!< bit 4 */
|
|
1507 #define ADC_TR1_HT1_5 ((uint32_t)0x00200000U) /*!< bit 5 */
|
|
1508 #define ADC_TR1_HT1_6 ((uint32_t)0x00400000U) /*!< bit 6 */
|
|
1509 #define ADC_TR1_HT1_7 ((uint32_t)0x00800000U) /*!< bit 7 */
|
|
1510 #define ADC_TR1_HT1_8 ((uint32_t)0x01000000U) /*!< bit 8 */
|
|
1511 #define ADC_TR1_HT1_9 ((uint32_t)0x02000000U) /*!< bit 9 */
|
|
1512 #define ADC_TR1_HT1_10 ((uint32_t)0x04000000U) /*!< bit 10 */
|
|
1513 #define ADC_TR1_HT1_11 ((uint32_t)0x08000000U) /*!< bit 11 */
|
|
1514
|
|
1515 /******************** Bit definition for ADC_TR2 register *******************/
|
|
1516 #define ADC_TR2_LT2 ((uint32_t)0x000000FFU) /*!< ADC analog watchdog 2 threshold low */
|
|
1517 #define ADC_TR2_LT2_0 ((uint32_t)0x00000001U) /*!< bit 0 */
|
|
1518 #define ADC_TR2_LT2_1 ((uint32_t)0x00000002U) /*!< bit 1 */
|
|
1519 #define ADC_TR2_LT2_2 ((uint32_t)0x00000004U) /*!< bit 2 */
|
|
1520 #define ADC_TR2_LT2_3 ((uint32_t)0x00000008U) /*!< bit 3 */
|
|
1521 #define ADC_TR2_LT2_4 ((uint32_t)0x00000010U) /*!< bit 4 */
|
|
1522 #define ADC_TR2_LT2_5 ((uint32_t)0x00000020U) /*!< bit 5 */
|
|
1523 #define ADC_TR2_LT2_6 ((uint32_t)0x00000040U) /*!< bit 6 */
|
|
1524 #define ADC_TR2_LT2_7 ((uint32_t)0x00000080U) /*!< bit 7 */
|
|
1525
|
|
1526 #define ADC_TR2_HT2 ((uint32_t)0x00FF0000U) /*!< ADC analog watchdog 2 threshold high */
|
|
1527 #define ADC_TR2_HT2_0 ((uint32_t)0x00010000U) /*!< bit 0 */
|
|
1528 #define ADC_TR2_HT2_1 ((uint32_t)0x00020000U) /*!< bit 1 */
|
|
1529 #define ADC_TR2_HT2_2 ((uint32_t)0x00040000U) /*!< bit 2 */
|
|
1530 #define ADC_TR2_HT2_3 ((uint32_t)0x00080000U) /*!< bit 3 */
|
|
1531 #define ADC_TR2_HT2_4 ((uint32_t)0x00100000U) /*!< bit 4 */
|
|
1532 #define ADC_TR2_HT2_5 ((uint32_t)0x00200000U) /*!< bit 5 */
|
|
1533 #define ADC_TR2_HT2_6 ((uint32_t)0x00400000U) /*!< bit 6 */
|
|
1534 #define ADC_TR2_HT2_7 ((uint32_t)0x00800000U) /*!< bit 7 */
|
|
1535
|
|
1536 /******************** Bit definition for ADC_TR3 register *******************/
|
|
1537 #define ADC_TR3_LT3 ((uint32_t)0x000000FFU) /*!< ADC analog watchdog 3 threshold low */
|
|
1538 #define ADC_TR3_LT3_0 ((uint32_t)0x00000001U) /*!< bit 0 */
|
|
1539 #define ADC_TR3_LT3_1 ((uint32_t)0x00000002U) /*!< bit 1 */
|
|
1540 #define ADC_TR3_LT3_2 ((uint32_t)0x00000004U) /*!< bit 2 */
|
|
1541 #define ADC_TR3_LT3_3 ((uint32_t)0x00000008U) /*!< bit 3 */
|
|
1542 #define ADC_TR3_LT3_4 ((uint32_t)0x00000010U) /*!< bit 4 */
|
|
1543 #define ADC_TR3_LT3_5 ((uint32_t)0x00000020U) /*!< bit 5 */
|
|
1544 #define ADC_TR3_LT3_6 ((uint32_t)0x00000040U) /*!< bit 6 */
|
|
1545 #define ADC_TR3_LT3_7 ((uint32_t)0x00000080U) /*!< bit 7 */
|
|
1546
|
|
1547 #define ADC_TR3_HT3 ((uint32_t)0x00FF0000U) /*!< ADC analog watchdog 3 threshold high */
|
|
1548 #define ADC_TR3_HT3_0 ((uint32_t)0x00010000U) /*!< bit 0 */
|
|
1549 #define ADC_TR3_HT3_1 ((uint32_t)0x00020000U) /*!< bit 1 */
|
|
1550 #define ADC_TR3_HT3_2 ((uint32_t)0x00040000U) /*!< bit 2 */
|
|
1551 #define ADC_TR3_HT3_3 ((uint32_t)0x00080000U) /*!< bit 3 */
|
|
1552 #define ADC_TR3_HT3_4 ((uint32_t)0x00100000U) /*!< bit 4 */
|
|
1553 #define ADC_TR3_HT3_5 ((uint32_t)0x00200000U) /*!< bit 5 */
|
|
1554 #define ADC_TR3_HT3_6 ((uint32_t)0x00400000U) /*!< bit 6 */
|
|
1555 #define ADC_TR3_HT3_7 ((uint32_t)0x00800000U) /*!< bit 7 */
|
|
1556
|
|
1557 /******************** Bit definition for ADC_SQR1 register ******************/
|
|
1558 #define ADC_SQR1_L ((uint32_t)0x0000000FU) /*!< ADC group regular sequencer scan length */
|
|
1559 #define ADC_SQR1_L_0 ((uint32_t)0x00000001U) /*!< bit 0 */
|
|
1560 #define ADC_SQR1_L_1 ((uint32_t)0x00000002U) /*!< bit 1 */
|
|
1561 #define ADC_SQR1_L_2 ((uint32_t)0x00000004U) /*!< bit 2 */
|
|
1562 #define ADC_SQR1_L_3 ((uint32_t)0x00000008U) /*!< bit 3 */
|
|
1563
|
|
1564 #define ADC_SQR1_SQ1 ((uint32_t)0x000007C0U) /*!< ADC group regular sequencer rank 1 */
|
|
1565 #define ADC_SQR1_SQ1_0 ((uint32_t)0x00000040U) /*!< bit 0 */
|
|
1566 #define ADC_SQR1_SQ1_1 ((uint32_t)0x00000080U) /*!< bit 1 */
|
|
1567 #define ADC_SQR1_SQ1_2 ((uint32_t)0x00000100U) /*!< bit 2 */
|
|
1568 #define ADC_SQR1_SQ1_3 ((uint32_t)0x00000200U) /*!< bit 3 */
|
|
1569 #define ADC_SQR1_SQ1_4 ((uint32_t)0x00000400U) /*!< bit 4 */
|
|
1570
|
|
1571 #define ADC_SQR1_SQ2 ((uint32_t)0x0001F000U) /*!< ADC group regular sequencer rank 2 */
|
|
1572 #define ADC_SQR1_SQ2_0 ((uint32_t)0x00001000U) /*!< bit 0 */
|
|
1573 #define ADC_SQR1_SQ2_1 ((uint32_t)0x00002000U) /*!< bit 1 */
|
|
1574 #define ADC_SQR1_SQ2_2 ((uint32_t)0x00004000U) /*!< bit 2 */
|
|
1575 #define ADC_SQR1_SQ2_3 ((uint32_t)0x00008000U) /*!< bit 3 */
|
|
1576 #define ADC_SQR1_SQ2_4 ((uint32_t)0x00010000U) /*!< bit 4 */
|
|
1577
|
|
1578 #define ADC_SQR1_SQ3 ((uint32_t)0x007C0000U) /*!< ADC group regular sequencer rank 3 */
|
|
1579 #define ADC_SQR1_SQ3_0 ((uint32_t)0x00040000U) /*!< bit 0 */
|
|
1580 #define ADC_SQR1_SQ3_1 ((uint32_t)0x00080000U) /*!< bit 1 */
|
|
1581 #define ADC_SQR1_SQ3_2 ((uint32_t)0x00100000U) /*!< bit 2 */
|
|
1582 #define ADC_SQR1_SQ3_3 ((uint32_t)0x00200000U) /*!< bit 3 */
|
|
1583 #define ADC_SQR1_SQ3_4 ((uint32_t)0x00400000U) /*!< bit 4 */
|
|
1584
|
|
1585 #define ADC_SQR1_SQ4 ((uint32_t)0x1F000000U) /*!< ADC group regular sequencer rank 4 */
|
|
1586 #define ADC_SQR1_SQ4_0 ((uint32_t)0x01000000U) /*!< bit 0 */
|
|
1587 #define ADC_SQR1_SQ4_1 ((uint32_t)0x02000000U) /*!< bit 1 */
|
|
1588 #define ADC_SQR1_SQ4_2 ((uint32_t)0x04000000U) /*!< bit 2 */
|
|
1589 #define ADC_SQR1_SQ4_3 ((uint32_t)0x08000000U) /*!< bit 3 */
|
|
1590 #define ADC_SQR1_SQ4_4 ((uint32_t)0x10000000U) /*!< bit 4 */
|
|
1591
|
|
1592 /******************** Bit definition for ADC_SQR2 register ******************/
|
|
1593 #define ADC_SQR2_SQ5 ((uint32_t)0x0000001FU) /*!< ADC group regular sequencer rank 5 */
|
|
1594 #define ADC_SQR2_SQ5_0 ((uint32_t)0x00000001U) /*!< bit 0 */
|
|
1595 #define ADC_SQR2_SQ5_1 ((uint32_t)0x00000002U) /*!< bit 1 */
|
|
1596 #define ADC_SQR2_SQ5_2 ((uint32_t)0x00000004U) /*!< bit 2 */
|
|
1597 #define ADC_SQR2_SQ5_3 ((uint32_t)0x00000008U) /*!< bit 3 */
|
|
1598 #define ADC_SQR2_SQ5_4 ((uint32_t)0x00000010U) /*!< bit 4 */
|
|
1599
|
|
1600 #define ADC_SQR2_SQ6 ((uint32_t)0x000007C0U) /*!< ADC group regular sequencer rank 6 */
|
|
1601 #define ADC_SQR2_SQ6_0 ((uint32_t)0x00000040U) /*!< bit 0 */
|
|
1602 #define ADC_SQR2_SQ6_1 ((uint32_t)0x00000080U) /*!< bit 1 */
|
|
1603 #define ADC_SQR2_SQ6_2 ((uint32_t)0x00000100U) /*!< bit 2 */
|
|
1604 #define ADC_SQR2_SQ6_3 ((uint32_t)0x00000200U) /*!< bit 3 */
|
|
1605 #define ADC_SQR2_SQ6_4 ((uint32_t)0x00000400U) /*!< bit 4 */
|
|
1606
|
|
1607 #define ADC_SQR2_SQ7 ((uint32_t)0x0001F000U) /*!< ADC group regular sequencer rank 7 */
|
|
1608 #define ADC_SQR2_SQ7_0 ((uint32_t)0x00001000U) /*!< bit 0 */
|
|
1609 #define ADC_SQR2_SQ7_1 ((uint32_t)0x00002000U) /*!< bit 1 */
|
|
1610 #define ADC_SQR2_SQ7_2 ((uint32_t)0x00004000U) /*!< bit 2 */
|
|
1611 #define ADC_SQR2_SQ7_3 ((uint32_t)0x00008000U) /*!< bit 3 */
|
|
1612 #define ADC_SQR2_SQ7_4 ((uint32_t)0x00010000U) /*!< bit 4 */
|
|
1613
|
|
1614 #define ADC_SQR2_SQ8 ((uint32_t)0x007C0000U) /*!< ADC group regular sequencer rank 8 */
|
|
1615 #define ADC_SQR2_SQ8_0 ((uint32_t)0x00040000U) /*!< bit 0 */
|
|
1616 #define ADC_SQR2_SQ8_1 ((uint32_t)0x00080000U) /*!< bit 1 */
|
|
1617 #define ADC_SQR2_SQ8_2 ((uint32_t)0x00100000U) /*!< bit 2 */
|
|
1618 #define ADC_SQR2_SQ8_3 ((uint32_t)0x00200000U) /*!< bit 3 */
|
|
1619 #define ADC_SQR2_SQ8_4 ((uint32_t)0x00400000U) /*!< bit 4 */
|
|
1620
|
|
1621 #define ADC_SQR2_SQ9 ((uint32_t)0x1F000000U) /*!< ADC group regular sequencer rank 9 */
|
|
1622 #define ADC_SQR2_SQ9_0 ((uint32_t)0x01000000U) /*!< bit 0 */
|
|
1623 #define ADC_SQR2_SQ9_1 ((uint32_t)0x02000000U) /*!< bit 1 */
|
|
1624 #define ADC_SQR2_SQ9_2 ((uint32_t)0x04000000U) /*!< bit 2 */
|
|
1625 #define ADC_SQR2_SQ9_3 ((uint32_t)0x08000000U) /*!< bit 3 */
|
|
1626 #define ADC_SQR2_SQ9_4 ((uint32_t)0x10000000U) /*!< bit 4 */
|
|
1627
|
|
1628 /******************** Bit definition for ADC_SQR3 register ******************/
|
|
1629 #define ADC_SQR3_SQ10 ((uint32_t)0x0000001FU) /*!< ADC group regular sequencer rank 10 */
|
|
1630 #define ADC_SQR3_SQ10_0 ((uint32_t)0x00000001U) /*!< bit 0 */
|
|
1631 #define ADC_SQR3_SQ10_1 ((uint32_t)0x00000002U) /*!< bit 1 */
|
|
1632 #define ADC_SQR3_SQ10_2 ((uint32_t)0x00000004U) /*!< bit 2 */
|
|
1633 #define ADC_SQR3_SQ10_3 ((uint32_t)0x00000008U) /*!< bit 3 */
|
|
1634 #define ADC_SQR3_SQ10_4 ((uint32_t)0x00000010U) /*!< bit 4 */
|
|
1635
|
|
1636 #define ADC_SQR3_SQ11 ((uint32_t)0x000007C0U) /*!< ADC group regular sequencer rank 11 */
|
|
1637 #define ADC_SQR3_SQ11_0 ((uint32_t)0x00000040U) /*!< bit 0 */
|
|
1638 #define ADC_SQR3_SQ11_1 ((uint32_t)0x00000080U) /*!< bit 1 */
|
|
1639 #define ADC_SQR3_SQ11_2 ((uint32_t)0x00000100U) /*!< bit 2 */
|
|
1640 #define ADC_SQR3_SQ11_3 ((uint32_t)0x00000200U) /*!< bit 3 */
|
|
1641 #define ADC_SQR3_SQ11_4 ((uint32_t)0x00000400U) /*!< bit 4 */
|
|
1642
|
|
1643 #define ADC_SQR3_SQ12 ((uint32_t)0x0001F000U) /*!< ADC group regular sequencer rank 12 */
|
|
1644 #define ADC_SQR3_SQ12_0 ((uint32_t)0x00001000U) /*!< bit 0 */
|
|
1645 #define ADC_SQR3_SQ12_1 ((uint32_t)0x00002000U) /*!< bit 1 */
|
|
1646 #define ADC_SQR3_SQ12_2 ((uint32_t)0x00004000U) /*!< bit 2 */
|
|
1647 #define ADC_SQR3_SQ12_3 ((uint32_t)0x00008000U) /*!< bit 3 */
|
|
1648 #define ADC_SQR3_SQ12_4 ((uint32_t)0x00010000U) /*!< bit 4 */
|
|
1649
|
|
1650 #define ADC_SQR3_SQ13 ((uint32_t)0x007C0000U) /*!< ADC group regular sequencer rank 13 */
|
|
1651 #define ADC_SQR3_SQ13_0 ((uint32_t)0x00040000U) /*!< bit 0 */
|
|
1652 #define ADC_SQR3_SQ13_1 ((uint32_t)0x00080000U) /*!< bit 1 */
|
|
1653 #define ADC_SQR3_SQ13_2 ((uint32_t)0x00100000U) /*!< bit 2 */
|
|
1654 #define ADC_SQR3_SQ13_3 ((uint32_t)0x00200000U) /*!< bit 3 */
|
|
1655 #define ADC_SQR3_SQ13_4 ((uint32_t)0x00400000U) /*!< bit 4 */
|
|
1656
|
|
1657 #define ADC_SQR3_SQ14 ((uint32_t)0x1F000000U) /*!< ADC group regular sequencer rank 14 */
|
|
1658 #define ADC_SQR3_SQ14_0 ((uint32_t)0x01000000U) /*!< bit 0 */
|
|
1659 #define ADC_SQR3_SQ14_1 ((uint32_t)0x02000000U) /*!< bit 1 */
|
|
1660 #define ADC_SQR3_SQ14_2 ((uint32_t)0x04000000U) /*!< bit 2 */
|
|
1661 #define ADC_SQR3_SQ14_3 ((uint32_t)0x08000000U) /*!< bit 3 */
|
|
1662 #define ADC_SQR3_SQ14_4 ((uint32_t)0x10000000U) /*!< bit 4 */
|
|
1663
|
|
1664 /******************** Bit definition for ADC_SQR4 register ******************/
|
|
1665 #define ADC_SQR4_SQ15 ((uint32_t)0x0000001FU) /*!< ADC group regular sequencer rank 15 */
|
|
1666 #define ADC_SQR4_SQ15_0 ((uint32_t)0x00000001U) /*!< bit 0 */
|
|
1667 #define ADC_SQR4_SQ15_1 ((uint32_t)0x00000002U) /*!< bit 1 */
|
|
1668 #define ADC_SQR4_SQ15_2 ((uint32_t)0x00000004U) /*!< bit 2 */
|
|
1669 #define ADC_SQR4_SQ15_3 ((uint32_t)0x00000008U) /*!< bit 3 */
|
|
1670 #define ADC_SQR4_SQ15_4 ((uint32_t)0x00000010U) /*!<5 bit 4 */
|
|
1671
|
|
1672 #define ADC_SQR4_SQ16 ((uint32_t)0x000007C0U) /*!< ADC group regular sequencer rank 16 */
|
|
1673 #define ADC_SQR4_SQ16_0 ((uint32_t)0x00000040U) /*!< bit 0 */
|
|
1674 #define ADC_SQR4_SQ16_1 ((uint32_t)0x00000080U) /*!< bit 1 */
|
|
1675 #define ADC_SQR4_SQ16_2 ((uint32_t)0x00000100U) /*!< bit 2 */
|
|
1676 #define ADC_SQR4_SQ16_3 ((uint32_t)0x00000200U) /*!< bit 3 */
|
|
1677 #define ADC_SQR4_SQ16_4 ((uint32_t)0x00000400U) /*!< bit 4 */
|
|
1678
|
|
1679 /******************** Bit definition for ADC_DR register ********************/
|
|
1680 #define ADC_DR_RDATA ((uint32_t)0x0000FFFFU) /*!< ADC group regular conversion data */
|
|
1681 #define ADC_DR_RDATA_0 ((uint32_t)0x00000001U) /*!< bit 0 */
|
|
1682 #define ADC_DR_RDATA_1 ((uint32_t)0x00000002U) /*!< bit 1 */
|
|
1683 #define ADC_DR_RDATA_2 ((uint32_t)0x00000004U) /*!< bit 2 */
|
|
1684 #define ADC_DR_RDATA_3 ((uint32_t)0x00000008U) /*!< bit 3 */
|
|
1685 #define ADC_DR_RDATA_4 ((uint32_t)0x00000010U) /*!< bit 4 */
|
|
1686 #define ADC_DR_RDATA_5 ((uint32_t)0x00000020U) /*!< bit 5 */
|
|
1687 #define ADC_DR_RDATA_6 ((uint32_t)0x00000040U) /*!< bit 6 */
|
|
1688 #define ADC_DR_RDATA_7 ((uint32_t)0x00000080U) /*!< bit 7 */
|
|
1689 #define ADC_DR_RDATA_8 ((uint32_t)0x00000100U) /*!< bit 8 */
|
|
1690 #define ADC_DR_RDATA_9 ((uint32_t)0x00000200U) /*!< bit 9 */
|
|
1691 #define ADC_DR_RDATA_10 ((uint32_t)0x00000400U) /*!< bit 10 */
|
|
1692 #define ADC_DR_RDATA_11 ((uint32_t)0x00000800U) /*!< bit 11 */
|
|
1693 #define ADC_DR_RDATA_12 ((uint32_t)0x00001000U) /*!< bit 12 */
|
|
1694 #define ADC_DR_RDATA_13 ((uint32_t)0x00002000U) /*!< bit 13 */
|
|
1695 #define ADC_DR_RDATA_14 ((uint32_t)0x00004000U) /*!< bit 14 */
|
|
1696 #define ADC_DR_RDATA_15 ((uint32_t)0x00008000U) /*!< bit 15 */
|
|
1697
|
|
1698 /******************** Bit definition for ADC_JSQR register ******************/
|
|
1699 #define ADC_JSQR_JL ((uint32_t)0x00000003U) /*!< ADC group injected sequencer scan length */
|
|
1700 #define ADC_JSQR_JL_0 ((uint32_t)0x00000001U) /*!< bit 0 */
|
|
1701 #define ADC_JSQR_JL_1 ((uint32_t)0x00000002U) /*!< bit 1 */
|
|
1702
|
|
1703 #define ADC_JSQR_JEXTSEL ((uint32_t)0x0000003CU) /*!< ADC group injected external trigger source */
|
|
1704 #define ADC_JSQR_JEXTSEL_0 ((uint32_t)0x00000004U) /*!< bit 0 */
|
|
1705 #define ADC_JSQR_JEXTSEL_1 ((uint32_t)0x00000008U) /*!< bit 1 */
|
|
1706 #define ADC_JSQR_JEXTSEL_2 ((uint32_t)0x00000010U) /*!< bit 2 */
|
|
1707 #define ADC_JSQR_JEXTSEL_3 ((uint32_t)0x00000020U) /*!< bit 3 */
|
|
1708
|
|
1709 #define ADC_JSQR_JEXTEN ((uint32_t)0x000000C0U) /*!< ADC group injected external trigger polarity */
|
|
1710 #define ADC_JSQR_JEXTEN_0 ((uint32_t)0x00000040U) /*!< bit 0 */
|
|
1711 #define ADC_JSQR_JEXTEN_1 ((uint32_t)0x00000080U) /*!< bit 1 */
|
|
1712
|
|
1713 #define ADC_JSQR_JSQ1 ((uint32_t)0x00001F00U) /*!< ADC group injected sequencer rank 1 */
|
|
1714 #define ADC_JSQR_JSQ1_0 ((uint32_t)0x00000100U) /*!< bit 0 */
|
|
1715 #define ADC_JSQR_JSQ1_1 ((uint32_t)0x00000200U) /*!< bit 1 */
|
|
1716 #define ADC_JSQR_JSQ1_2 ((uint32_t)0x00000400U) /*!< bit 2 */
|
|
1717 #define ADC_JSQR_JSQ1_3 ((uint32_t)0x00000800U) /*!< bit 3 */
|
|
1718 #define ADC_JSQR_JSQ1_4 ((uint32_t)0x00001000U) /*!< bit 4 */
|
|
1719
|
|
1720 #define ADC_JSQR_JSQ2 ((uint32_t)0x0007C000U) /*!< ADC group injected sequencer rank 2 */
|
|
1721 #define ADC_JSQR_JSQ2_0 ((uint32_t)0x00004000U) /*!< bit 0 */
|
|
1722 #define ADC_JSQR_JSQ2_1 ((uint32_t)0x00008000U) /*!< bit 1 */
|
|
1723 #define ADC_JSQR_JSQ2_2 ((uint32_t)0x00010000U) /*!< bit 2 */
|
|
1724 #define ADC_JSQR_JSQ2_3 ((uint32_t)0x00020000U) /*!< bit 3 */
|
|
1725 #define ADC_JSQR_JSQ2_4 ((uint32_t)0x00040000U) /*!< bit 4 */
|
|
1726
|
|
1727 #define ADC_JSQR_JSQ3 ((uint32_t)0x01F00000U) /*!< ADC group injected sequencer rank 3 */
|
|
1728 #define ADC_JSQR_JSQ3_0 ((uint32_t)0x00100000U) /*!< bit 0 */
|
|
1729 #define ADC_JSQR_JSQ3_1 ((uint32_t)0x00200000U) /*!< bit 1 */
|
|
1730 #define ADC_JSQR_JSQ3_2 ((uint32_t)0x00400000U) /*!< bit 2 */
|
|
1731 #define ADC_JSQR_JSQ3_3 ((uint32_t)0x00800000U) /*!< bit 3 */
|
|
1732 #define ADC_JSQR_JSQ3_4 ((uint32_t)0x01000000U) /*!< bit 4 */
|
|
1733
|
|
1734 #define ADC_JSQR_JSQ4 ((uint32_t)0x7C000000U) /*!< ADC group injected sequencer rank 4 */
|
|
1735 #define ADC_JSQR_JSQ4_0 ((uint32_t)0x04000000U) /*!< bit 0 */
|
|
1736 #define ADC_JSQR_JSQ4_1 ((uint32_t)0x08000000U) /*!< bit 1 */
|
|
1737 #define ADC_JSQR_JSQ4_2 ((uint32_t)0x10000000U) /*!< bit 2 */
|
|
1738 #define ADC_JSQR_JSQ4_3 ((uint32_t)0x20000000U) /*!< bit 3 */
|
|
1739 #define ADC_JSQR_JSQ4_4 ((uint32_t)0x40000000U) /*!< bit 4 */
|
|
1740
|
|
1741
|
|
1742 /******************** Bit definition for ADC_OFR1 register ******************/
|
|
1743 #define ADC_OFR1_OFFSET1 ((uint32_t)0x00000FFFU) /*!< ADC offset number 1 offset level */
|
|
1744 #define ADC_OFR1_OFFSET1_0 ((uint32_t)0x00000001U) /*!< bit 0 */
|
|
1745 #define ADC_OFR1_OFFSET1_1 ((uint32_t)0x00000002U) /*!< bit 1 */
|
|
1746 #define ADC_OFR1_OFFSET1_2 ((uint32_t)0x00000004U) /*!< bit 2 */
|
|
1747 #define ADC_OFR1_OFFSET1_3 ((uint32_t)0x00000008U) /*!< bit 3 */
|
|
1748 #define ADC_OFR1_OFFSET1_4 ((uint32_t)0x00000010U) /*!< bit 4 */
|
|
1749 #define ADC_OFR1_OFFSET1_5 ((uint32_t)0x00000020U) /*!< bit 5 */
|
|
1750 #define ADC_OFR1_OFFSET1_6 ((uint32_t)0x00000040U) /*!< bit 6 */
|
|
1751 #define ADC_OFR1_OFFSET1_7 ((uint32_t)0x00000080U) /*!< bit 7 */
|
|
1752 #define ADC_OFR1_OFFSET1_8 ((uint32_t)0x00000100U) /*!< bit 8 */
|
|
1753 #define ADC_OFR1_OFFSET1_9 ((uint32_t)0x00000200U) /*!< bit 9 */
|
|
1754 #define ADC_OFR1_OFFSET1_10 ((uint32_t)0x00000400U) /*!< bit 10 */
|
|
1755 #define ADC_OFR1_OFFSET1_11 ((uint32_t)0x00000800U) /*!< bit 11 */
|
|
1756
|
|
1757 #define ADC_OFR1_OFFSET1_CH ((uint32_t)0x7C000000U) /*!< ADC offset number 1 channel selection */
|
|
1758 #define ADC_OFR1_OFFSET1_CH_0 ((uint32_t)0x04000000U) /*!< bit 0 */
|
|
1759 #define ADC_OFR1_OFFSET1_CH_1 ((uint32_t)0x08000000U) /*!< bit 1 */
|
|
1760 #define ADC_OFR1_OFFSET1_CH_2 ((uint32_t)0x10000000U) /*!< bit 2 */
|
|
1761 #define ADC_OFR1_OFFSET1_CH_3 ((uint32_t)0x20000000U) /*!< bit 3 */
|
|
1762 #define ADC_OFR1_OFFSET1_CH_4 ((uint32_t)0x40000000U) /*!< bit 4 */
|
|
1763
|
|
1764 #define ADC_OFR1_OFFSET1_EN ((uint32_t)0x80000000U) /*!< ADC offset number 1 enable */
|
|
1765
|
|
1766 /******************** Bit definition for ADC_OFR2 register ******************/
|
|
1767 #define ADC_OFR2_OFFSET2 ((uint32_t)0x00000FFFU) /*!< ADC offset number 2 offset level */
|
|
1768 #define ADC_OFR2_OFFSET2_0 ((uint32_t)0x00000001U) /*!< bit 0 */
|
|
1769 #define ADC_OFR2_OFFSET2_1 ((uint32_t)0x00000002U) /*!< bit 1 */
|
|
1770 #define ADC_OFR2_OFFSET2_2 ((uint32_t)0x00000004U) /*!< bit 2 */
|
|
1771 #define ADC_OFR2_OFFSET2_3 ((uint32_t)0x00000008U) /*!< bit 3 */
|
|
1772 #define ADC_OFR2_OFFSET2_4 ((uint32_t)0x00000010U) /*!< bit 4 */
|
|
1773 #define ADC_OFR2_OFFSET2_5 ((uint32_t)0x00000020U) /*!< bit 5 */
|
|
1774 #define ADC_OFR2_OFFSET2_6 ((uint32_t)0x00000040U) /*!< bit 6 */
|
|
1775 #define ADC_OFR2_OFFSET2_7 ((uint32_t)0x00000080U) /*!< bit 7 */
|
|
1776 #define ADC_OFR2_OFFSET2_8 ((uint32_t)0x00000100U) /*!< bit 8 */
|
|
1777 #define ADC_OFR2_OFFSET2_9 ((uint32_t)0x00000200U) /*!< bit 9 */
|
|
1778 #define ADC_OFR2_OFFSET2_10 ((uint32_t)0x00000400U) /*!< bit 10 */
|
|
1779 #define ADC_OFR2_OFFSET2_11 ((uint32_t)0x00000800U) /*!< bit 11 */
|
|
1780
|
|
1781 #define ADC_OFR2_OFFSET2_CH ((uint32_t)0x7C000000U) /*!< ADC offset number 2 channel selection */
|
|
1782 #define ADC_OFR2_OFFSET2_CH_0 ((uint32_t)0x04000000U) /*!< bit 0 */
|
|
1783 #define ADC_OFR2_OFFSET2_CH_1 ((uint32_t)0x08000000U) /*!< bit 1 */
|
|
1784 #define ADC_OFR2_OFFSET2_CH_2 ((uint32_t)0x10000000U) /*!< bit 2 */
|
|
1785 #define ADC_OFR2_OFFSET2_CH_3 ((uint32_t)0x20000000U) /*!< bit 3 */
|
|
1786 #define ADC_OFR2_OFFSET2_CH_4 ((uint32_t)0x40000000U) /*!< bit 4 */
|
|
1787
|
|
1788 #define ADC_OFR2_OFFSET2_EN ((uint32_t)0x80000000U) /*!< ADC offset number 2 enable */
|
|
1789
|
|
1790 /******************** Bit definition for ADC_OFR3 register ******************/
|
|
1791 #define ADC_OFR3_OFFSET3 ((uint32_t)0x00000FFFU) /*!< ADC offset number 3 offset level */
|
|
1792 #define ADC_OFR3_OFFSET3_0 ((uint32_t)0x00000001U) /*!< bit 0 */
|
|
1793 #define ADC_OFR3_OFFSET3_1 ((uint32_t)0x00000002U) /*!< bit 1 */
|
|
1794 #define ADC_OFR3_OFFSET3_2 ((uint32_t)0x00000004U) /*!< bit 2 */
|
|
1795 #define ADC_OFR3_OFFSET3_3 ((uint32_t)0x00000008U) /*!< bit 3 */
|
|
1796 #define ADC_OFR3_OFFSET3_4 ((uint32_t)0x00000010U) /*!< bit 4 */
|
|
1797 #define ADC_OFR3_OFFSET3_5 ((uint32_t)0x00000020U) /*!< bit 5 */
|
|
1798 #define ADC_OFR3_OFFSET3_6 ((uint32_t)0x00000040U) /*!< bit 6 */
|
|
1799 #define ADC_OFR3_OFFSET3_7 ((uint32_t)0x00000080U) /*!< bit 7 */
|
|
1800 #define ADC_OFR3_OFFSET3_8 ((uint32_t)0x00000100U) /*!< bit 8 */
|
|
1801 #define ADC_OFR3_OFFSET3_9 ((uint32_t)0x00000200U) /*!< bit 9 */
|
|
1802 #define ADC_OFR3_OFFSET3_10 ((uint32_t)0x00000400U) /*!< bit 10 */
|
|
1803 #define ADC_OFR3_OFFSET3_11 ((uint32_t)0x00000800U) /*!< bit 11 */
|
|
1804
|
|
1805 #define ADC_OFR3_OFFSET3_CH ((uint32_t)0x7C000000U) /*!< ADC offset number 3 channel selection */
|
|
1806 #define ADC_OFR3_OFFSET3_CH_0 ((uint32_t)0x04000000U) /*!< bit 0 */
|
|
1807 #define ADC_OFR3_OFFSET3_CH_1 ((uint32_t)0x08000000U) /*!< bit 1 */
|
|
1808 #define ADC_OFR3_OFFSET3_CH_2 ((uint32_t)0x10000000U) /*!< bit 2 */
|
|
1809 #define ADC_OFR3_OFFSET3_CH_3 ((uint32_t)0x20000000U) /*!< bit 3 */
|
|
1810 #define ADC_OFR3_OFFSET3_CH_4 ((uint32_t)0x40000000U) /*!< bit 4 */
|
|
1811
|
|
1812 #define ADC_OFR3_OFFSET3_EN ((uint32_t)0x80000000U) /*!< ADC offset number 3 enable */
|
|
1813
|
|
1814 /******************** Bit definition for ADC_OFR4 register ******************/
|
|
1815 #define ADC_OFR4_OFFSET4 ((uint32_t)0x00000FFFU) /*!< ADC offset number 4 offset level */
|
|
1816 #define ADC_OFR4_OFFSET4_0 ((uint32_t)0x00000001U) /*!< bit 0 */
|
|
1817 #define ADC_OFR4_OFFSET4_1 ((uint32_t)0x00000002U) /*!< bit 1 */
|
|
1818 #define ADC_OFR4_OFFSET4_2 ((uint32_t)0x00000004U) /*!< bit 2 */
|
|
1819 #define ADC_OFR4_OFFSET4_3 ((uint32_t)0x00000008U) /*!< bit 3 */
|
|
1820 #define ADC_OFR4_OFFSET4_4 ((uint32_t)0x00000010U) /*!< bit 4 */
|
|
1821 #define ADC_OFR4_OFFSET4_5 ((uint32_t)0x00000020U) /*!< bit 5 */
|
|
1822 #define ADC_OFR4_OFFSET4_6 ((uint32_t)0x00000040U) /*!< bit 6 */
|
|
1823 #define ADC_OFR4_OFFSET4_7 ((uint32_t)0x00000080U) /*!< bit 7 */
|
|
1824 #define ADC_OFR4_OFFSET4_8 ((uint32_t)0x00000100U) /*!< bit 8 */
|
|
1825 #define ADC_OFR4_OFFSET4_9 ((uint32_t)0x00000200U) /*!< bit 9 */
|
|
1826 #define ADC_OFR4_OFFSET4_10 ((uint32_t)0x00000400U) /*!< bit 10 */
|
|
1827 #define ADC_OFR4_OFFSET4_11 ((uint32_t)0x00000800U) /*!< bit 11 */
|
|
1828
|
|
1829 #define ADC_OFR4_OFFSET4_CH ((uint32_t)0x7C000000U) /*!< ADC offset number 4 channel selection */
|
|
1830 #define ADC_OFR4_OFFSET4_CH_0 ((uint32_t)0x04000000U) /*!< bit 0 */
|
|
1831 #define ADC_OFR4_OFFSET4_CH_1 ((uint32_t)0x08000000U) /*!< bit 1 */
|
|
1832 #define ADC_OFR4_OFFSET4_CH_2 ((uint32_t)0x10000000U) /*!< bit 2 */
|
|
1833 #define ADC_OFR4_OFFSET4_CH_3 ((uint32_t)0x20000000U) /*!< bit 3 */
|
|
1834 #define ADC_OFR4_OFFSET4_CH_4 ((uint32_t)0x40000000U) /*!< bit 4 */
|
|
1835
|
|
1836 #define ADC_OFR4_OFFSET4_EN ((uint32_t)0x80000000U) /*!< ADC offset number 4 enable */
|
|
1837
|
|
1838 /******************** Bit definition for ADC_JDR1 register ******************/
|
|
1839 #define ADC_JDR1_JDATA ((uint32_t)0x0000FFFFU) /*!< ADC group injected sequencer rank 1 conversion data */
|
|
1840 #define ADC_JDR1_JDATA_0 ((uint32_t)0x00000001U) /*!< bit 0 */
|
|
1841 #define ADC_JDR1_JDATA_1 ((uint32_t)0x00000002U) /*!< bit 1 */
|
|
1842 #define ADC_JDR1_JDATA_2 ((uint32_t)0x00000004U) /*!< bit 2 */
|
|
1843 #define ADC_JDR1_JDATA_3 ((uint32_t)0x00000008U) /*!< bit 3 */
|
|
1844 #define ADC_JDR1_JDATA_4 ((uint32_t)0x00000010U) /*!< bit 4 */
|
|
1845 #define ADC_JDR1_JDATA_5 ((uint32_t)0x00000020U) /*!< bit 5 */
|
|
1846 #define ADC_JDR1_JDATA_6 ((uint32_t)0x00000040U) /*!< bit 6 */
|
|
1847 #define ADC_JDR1_JDATA_7 ((uint32_t)0x00000080U) /*!< bit 7 */
|
|
1848 #define ADC_JDR1_JDATA_8 ((uint32_t)0x00000100U) /*!< bit 8 */
|
|
1849 #define ADC_JDR1_JDATA_9 ((uint32_t)0x00000200U) /*!< bit 9 */
|
|
1850 #define ADC_JDR1_JDATA_10 ((uint32_t)0x00000400U) /*!< bit 10 */
|
|
1851 #define ADC_JDR1_JDATA_11 ((uint32_t)0x00000800U) /*!< bit 11 */
|
|
1852 #define ADC_JDR1_JDATA_12 ((uint32_t)0x00001000U) /*!< bit 12 */
|
|
1853 #define ADC_JDR1_JDATA_13 ((uint32_t)0x00002000U) /*!< bit 13 */
|
|
1854 #define ADC_JDR1_JDATA_14 ((uint32_t)0x00004000U) /*!< bit 14 */
|
|
1855 #define ADC_JDR1_JDATA_15 ((uint32_t)0x00008000U) /*!< bit 15 */
|
|
1856
|
|
1857 /******************** Bit definition for ADC_JDR2 register ******************/
|
|
1858 #define ADC_JDR2_JDATA ((uint32_t)0x0000FFFFU) /*!< ADC group injected sequencer rank 2 conversion data */
|
|
1859 #define ADC_JDR2_JDATA_0 ((uint32_t)0x00000001U) /*!< bit 0 */
|
|
1860 #define ADC_JDR2_JDATA_1 ((uint32_t)0x00000002U) /*!< bit 1 */
|
|
1861 #define ADC_JDR2_JDATA_2 ((uint32_t)0x00000004U) /*!< bit 2 */
|
|
1862 #define ADC_JDR2_JDATA_3 ((uint32_t)0x00000008U) /*!< bit 3 */
|
|
1863 #define ADC_JDR2_JDATA_4 ((uint32_t)0x00000010U) /*!< bit 4 */
|
|
1864 #define ADC_JDR2_JDATA_5 ((uint32_t)0x00000020U) /*!< bit 5 */
|
|
1865 #define ADC_JDR2_JDATA_6 ((uint32_t)0x00000040U) /*!< bit 6 */
|
|
1866 #define ADC_JDR2_JDATA_7 ((uint32_t)0x00000080U) /*!< bit 7 */
|
|
1867 #define ADC_JDR2_JDATA_8 ((uint32_t)0x00000100U) /*!< bit 8 */
|
|
1868 #define ADC_JDR2_JDATA_9 ((uint32_t)0x00000200U) /*!< bit 9 */
|
|
1869 #define ADC_JDR2_JDATA_10 ((uint32_t)0x00000400U) /*!< bit 10 */
|
|
1870 #define ADC_JDR2_JDATA_11 ((uint32_t)0x00000800U) /*!< bit 11 */
|
|
1871 #define ADC_JDR2_JDATA_12 ((uint32_t)0x00001000U) /*!< bit 12 */
|
|
1872 #define ADC_JDR2_JDATA_13 ((uint32_t)0x00002000U) /*!< bit 13 */
|
|
1873 #define ADC_JDR2_JDATA_14 ((uint32_t)0x00004000U) /*!< bit 14 */
|
|
1874 #define ADC_JDR2_JDATA_15 ((uint32_t)0x00008000U) /*!< bit 15 */
|
|
1875
|
|
1876 /******************** Bit definition for ADC_JDR3 register ******************/
|
|
1877 #define ADC_JDR3_JDATA ((uint32_t)0x0000FFFFU) /*!< ADC group injected sequencer rank 3 conversion data */
|
|
1878 #define ADC_JDR3_JDATA_0 ((uint32_t)0x00000001U) /*!< bit 0 */
|
|
1879 #define ADC_JDR3_JDATA_1 ((uint32_t)0x00000002U) /*!< bit 1 */
|
|
1880 #define ADC_JDR3_JDATA_2 ((uint32_t)0x00000004U) /*!< bit 2 */
|
|
1881 #define ADC_JDR3_JDATA_3 ((uint32_t)0x00000008U) /*!< bit 3 */
|
|
1882 #define ADC_JDR3_JDATA_4 ((uint32_t)0x00000010U) /*!< bit 4 */
|
|
1883 #define ADC_JDR3_JDATA_5 ((uint32_t)0x00000020U) /*!< bit 5 */
|
|
1884 #define ADC_JDR3_JDATA_6 ((uint32_t)0x00000040U) /*!< bit 6 */
|
|
1885 #define ADC_JDR3_JDATA_7 ((uint32_t)0x00000080U) /*!< bit 7 */
|
|
1886 #define ADC_JDR3_JDATA_8 ((uint32_t)0x00000100U) /*!< bit 8 */
|
|
1887 #define ADC_JDR3_JDATA_9 ((uint32_t)0x00000200U) /*!< bit 9 */
|
|
1888 #define ADC_JDR3_JDATA_10 ((uint32_t)0x00000400U) /*!< bit 10 */
|
|
1889 #define ADC_JDR3_JDATA_11 ((uint32_t)0x00000800U) /*!< bit 11 */
|
|
1890 #define ADC_JDR3_JDATA_12 ((uint32_t)0x00001000U) /*!< bit 12 */
|
|
1891 #define ADC_JDR3_JDATA_13 ((uint32_t)0x00002000U) /*!< bit 13 */
|
|
1892 #define ADC_JDR3_JDATA_14 ((uint32_t)0x00004000U) /*!< bit 14 */
|
|
1893 #define ADC_JDR3_JDATA_15 ((uint32_t)0x00008000U) /*!< bit 15 */
|
|
1894
|
|
1895 /******************** Bit definition for ADC_JDR4 register ******************/
|
|
1896 #define ADC_JDR4_JDATA ((uint32_t)0x0000FFFFU) /*!< ADC group injected sequencer rank 4 conversion data */
|
|
1897 #define ADC_JDR4_JDATA_0 ((uint32_t)0x00000001U) /*!< bit 0 */
|
|
1898 #define ADC_JDR4_JDATA_1 ((uint32_t)0x00000002U) /*!< bit 1 */
|
|
1899 #define ADC_JDR4_JDATA_2 ((uint32_t)0x00000004U) /*!< bit 2 */
|
|
1900 #define ADC_JDR4_JDATA_3 ((uint32_t)0x00000008U) /*!< bit 3 */
|
|
1901 #define ADC_JDR4_JDATA_4 ((uint32_t)0x00000010U) /*!< bit 4 */
|
|
1902 #define ADC_JDR4_JDATA_5 ((uint32_t)0x00000020U) /*!< bit 5 */
|
|
1903 #define ADC_JDR4_JDATA_6 ((uint32_t)0x00000040U) /*!< bit 6 */
|
|
1904 #define ADC_JDR4_JDATA_7 ((uint32_t)0x00000080U) /*!< bit 7 */
|
|
1905 #define ADC_JDR4_JDATA_8 ((uint32_t)0x00000100U) /*!< bit 8 */
|
|
1906 #define ADC_JDR4_JDATA_9 ((uint32_t)0x00000200U) /*!< bit 9 */
|
|
1907 #define ADC_JDR4_JDATA_10 ((uint32_t)0x00000400U) /*!< bit 10 */
|
|
1908 #define ADC_JDR4_JDATA_11 ((uint32_t)0x00000800U) /*!< bit 11 */
|
|
1909 #define ADC_JDR4_JDATA_12 ((uint32_t)0x00001000U) /*!< bit 12 */
|
|
1910 #define ADC_JDR4_JDATA_13 ((uint32_t)0x00002000U) /*!< bit 13 */
|
|
1911 #define ADC_JDR4_JDATA_14 ((uint32_t)0x00004000U) /*!< bit 14 */
|
|
1912 #define ADC_JDR4_JDATA_15 ((uint32_t)0x00008000U) /*!< bit 15 */
|
|
1913
|
|
1914 /******************** Bit definition for ADC_AWD2CR register ****************/
|
|
1915 #define ADC_AWD2CR_AWD2CH ((uint32_t)0x0007FFFFU) /*!< ADC analog watchdog 2 monitored channel selection */
|
|
1916 #define ADC_AWD2CR_AWD2CH_0 ((uint32_t)0x00000001U) /*!< ADC analog watchdog 2 monitoring channel 0 */
|
|
1917 #define ADC_AWD2CR_AWD2CH_1 ((uint32_t)0x00000002U) /*!< ADC analog watchdog 2 monitoring channel 1 */
|
|
1918 #define ADC_AWD2CR_AWD2CH_2 ((uint32_t)0x00000004U) /*!< ADC analog watchdog 2 monitoring channel 2 */
|
|
1919 #define ADC_AWD2CR_AWD2CH_3 ((uint32_t)0x00000008U) /*!< ADC analog watchdog 2 monitoring channel 3 */
|
|
1920 #define ADC_AWD2CR_AWD2CH_4 ((uint32_t)0x00000010U) /*!< ADC analog watchdog 2 monitoring channel 4 */
|
|
1921 #define ADC_AWD2CR_AWD2CH_5 ((uint32_t)0x00000020U) /*!< ADC analog watchdog 2 monitoring channel 5 */
|
|
1922 #define ADC_AWD2CR_AWD2CH_6 ((uint32_t)0x00000040U) /*!< ADC analog watchdog 2 monitoring channel 6 */
|
|
1923 #define ADC_AWD2CR_AWD2CH_7 ((uint32_t)0x00000080U) /*!< ADC analog watchdog 2 monitoring channel 7 */
|
|
1924 #define ADC_AWD2CR_AWD2CH_8 ((uint32_t)0x00000100U) /*!< ADC analog watchdog 2 monitoring channel 8 */
|
|
1925 #define ADC_AWD2CR_AWD2CH_9 ((uint32_t)0x00000200U) /*!< ADC analog watchdog 2 monitoring channel 9 */
|
|
1926 #define ADC_AWD2CR_AWD2CH_10 ((uint32_t)0x00000400U) /*!< ADC analog watchdog 2 monitoring channel 10 */
|
|
1927 #define ADC_AWD2CR_AWD2CH_11 ((uint32_t)0x00000800U) /*!< ADC analog watchdog 2 monitoring channel 11 */
|
|
1928 #define ADC_AWD2CR_AWD2CH_12 ((uint32_t)0x00001000U) /*!< ADC analog watchdog 2 monitoring channel 12 */
|
|
1929 #define ADC_AWD2CR_AWD2CH_13 ((uint32_t)0x00002000U) /*!< ADC analog watchdog 2 monitoring channel 13 */
|
|
1930 #define ADC_AWD2CR_AWD2CH_14 ((uint32_t)0x00004000U) /*!< ADC analog watchdog 2 monitoring channel 14 */
|
|
1931 #define ADC_AWD2CR_AWD2CH_15 ((uint32_t)0x00008000U) /*!< ADC analog watchdog 2 monitoring channel 15 */
|
|
1932 #define ADC_AWD2CR_AWD2CH_16 ((uint32_t)0x00010000U) /*!< ADC analog watchdog 2 monitoring channel 16 */
|
|
1933 #define ADC_AWD2CR_AWD2CH_17 ((uint32_t)0x00020000U) /*!< ADC analog watchdog 2 monitoring channel 17 */
|
|
1934 #define ADC_AWD2CR_AWD2CH_18 ((uint32_t)0x00040000U) /*!< ADC analog watchdog 2 monitoring channel 18 */
|
|
1935
|
|
1936 /******************** Bit definition for ADC_AWD3CR register ****************/
|
|
1937 #define ADC_AWD3CR_AWD3CH ((uint32_t)0x0007FFFFU) /*!< ADC analog watchdog 3 monitored channel selection */
|
|
1938 #define ADC_AWD3CR_AWD3CH_0 ((uint32_t)0x00000001U) /*!< ADC analog watchdog 3 monitoring channel 0 */
|
|
1939 #define ADC_AWD3CR_AWD3CH_1 ((uint32_t)0x00000002U) /*!< ADC analog watchdog 3 monitoring channel 1 */
|
|
1940 #define ADC_AWD3CR_AWD3CH_2 ((uint32_t)0x00000004U) /*!< ADC analog watchdog 3 monitoring channel 2 */
|
|
1941 #define ADC_AWD3CR_AWD3CH_3 ((uint32_t)0x00000008U) /*!< ADC analog watchdog 3 monitoring channel 3 */
|
|
1942 #define ADC_AWD3CR_AWD3CH_4 ((uint32_t)0x00000010U) /*!< ADC analog watchdog 3 monitoring channel 4 */
|
|
1943 #define ADC_AWD3CR_AWD3CH_5 ((uint32_t)0x00000020U) /*!< ADC analog watchdog 3 monitoring channel 5 */
|
|
1944 #define ADC_AWD3CR_AWD3CH_6 ((uint32_t)0x00000040U) /*!< ADC analog watchdog 3 monitoring channel 6 */
|
|
1945 #define ADC_AWD3CR_AWD3CH_7 ((uint32_t)0x00000080U) /*!< ADC analog watchdog 3 monitoring channel 7 */
|
|
1946 #define ADC_AWD3CR_AWD3CH_8 ((uint32_t)0x00000100U) /*!< ADC analog watchdog 3 monitoring channel 8 */
|
|
1947 #define ADC_AWD3CR_AWD3CH_9 ((uint32_t)0x00000200U) /*!< ADC analog watchdog 3 monitoring channel 9 */
|
|
1948 #define ADC_AWD3CR_AWD3CH_10 ((uint32_t)0x00000400U) /*!< ADC analog watchdog 3 monitoring channel 10 */
|
|
1949 #define ADC_AWD3CR_AWD3CH_11 ((uint32_t)0x00000800U) /*!< ADC analog watchdog 3 monitoring channel 11 */
|
|
1950 #define ADC_AWD3CR_AWD3CH_12 ((uint32_t)0x00001000U) /*!< ADC analog watchdog 3 monitoring channel 12 */
|
|
1951 #define ADC_AWD3CR_AWD3CH_13 ((uint32_t)0x00002000U) /*!< ADC analog watchdog 3 monitoring channel 13 */
|
|
1952 #define ADC_AWD3CR_AWD3CH_14 ((uint32_t)0x00004000U) /*!< ADC analog watchdog 3 monitoring channel 14 */
|
|
1953 #define ADC_AWD3CR_AWD3CH_15 ((uint32_t)0x00008000U) /*!< ADC analog watchdog 3 monitoring channel 15 */
|
|
1954 #define ADC_AWD3CR_AWD3CH_16 ((uint32_t)0x00010000U) /*!< ADC analog watchdog 3 monitoring channel 16 */
|
|
1955 #define ADC_AWD3CR_AWD3CH_17 ((uint32_t)0x00020000U) /*!< ADC analog watchdog 3 monitoring channel 17 */
|
|
1956 #define ADC_AWD3CR_AWD3CH_18 ((uint32_t)0x00040000U) /*!< ADC analog watchdog 3 monitoring channel 18 */
|
|
1957
|
|
1958 /******************** Bit definition for ADC_DIFSEL register ****************/
|
|
1959 #define ADC_DIFSEL_DIFSEL ((uint32_t)0x0007FFFFU) /*!< ADC channel differential or single-ended mode */
|
|
1960 #define ADC_DIFSEL_DIFSEL_0 ((uint32_t)0x00000001U) /*!< bit 0 */
|
|
1961 #define ADC_DIFSEL_DIFSEL_1 ((uint32_t)0x00000002U) /*!< bit 1 */
|
|
1962 #define ADC_DIFSEL_DIFSEL_2 ((uint32_t)0x00000004U) /*!< bit 2 */
|
|
1963 #define ADC_DIFSEL_DIFSEL_3 ((uint32_t)0x00000008U) /*!< bit 3 */
|
|
1964 #define ADC_DIFSEL_DIFSEL_4 ((uint32_t)0x00000010U) /*!< bit 4 */
|
|
1965 #define ADC_DIFSEL_DIFSEL_5 ((uint32_t)0x00000020U) /*!< bit 5 */
|
|
1966 #define ADC_DIFSEL_DIFSEL_6 ((uint32_t)0x00000040U) /*!< bit 6 */
|
|
1967 #define ADC_DIFSEL_DIFSEL_7 ((uint32_t)0x00000080U) /*!< bit 7 */
|
|
1968 #define ADC_DIFSEL_DIFSEL_8 ((uint32_t)0x00000100U) /*!< bit 8 */
|
|
1969 #define ADC_DIFSEL_DIFSEL_9 ((uint32_t)0x00000200U) /*!< bit 9 */
|
|
1970 #define ADC_DIFSEL_DIFSEL_10 ((uint32_t)0x00000400U) /*!< bit 10 */
|
|
1971 #define ADC_DIFSEL_DIFSEL_11 ((uint32_t)0x00000800U) /*!< bit 11 */
|
|
1972 #define ADC_DIFSEL_DIFSEL_12 ((uint32_t)0x00001000U) /*!< bit 12 */
|
|
1973 #define ADC_DIFSEL_DIFSEL_13 ((uint32_t)0x00002000U) /*!< bit 13 */
|
|
1974 #define ADC_DIFSEL_DIFSEL_14 ((uint32_t)0x00004000U) /*!< bit 14 */
|
|
1975 #define ADC_DIFSEL_DIFSEL_15 ((uint32_t)0x00008000U) /*!< bit 15 */
|
|
1976 #define ADC_DIFSEL_DIFSEL_16 ((uint32_t)0x00010000U) /*!< bit 16 */
|
|
1977 #define ADC_DIFSEL_DIFSEL_17 ((uint32_t)0x00020000U) /*!< bit 17 */
|
|
1978 #define ADC_DIFSEL_DIFSEL_18 ((uint32_t)0x00040000U) /*!< bit 18 */
|
|
1979
|
|
1980 /******************** Bit definition for ADC_CALFACT register ***************/
|
|
1981 #define ADC_CALFACT_CALFACT_S ((uint32_t)0x0000007FU) /*!< ADC calibration factor in single-ended mode */
|
|
1982 #define ADC_CALFACT_CALFACT_S_0 ((uint32_t)0x00000001U) /*!< bit 0 */
|
|
1983 #define ADC_CALFACT_CALFACT_S_1 ((uint32_t)0x00000002U) /*!< bit 1 */
|
|
1984 #define ADC_CALFACT_CALFACT_S_2 ((uint32_t)0x00000004U) /*!< bit 2 */
|
|
1985 #define ADC_CALFACT_CALFACT_S_3 ((uint32_t)0x00000008U) /*!< bit 3 */
|
|
1986 #define ADC_CALFACT_CALFACT_S_4 ((uint32_t)0x00000010U) /*!< bit 4 */
|
|
1987 #define ADC_CALFACT_CALFACT_S_5 ((uint32_t)0x00000020U) /*!< bit 5 */
|
|
1988 #define ADC_CALFACT_CALFACT_S_6 ((uint32_t)0x00000040U) /*!< bit 6 */
|
|
1989
|
|
1990 #define ADC_CALFACT_CALFACT_D ((uint32_t)0x007F0000U) /*!< ADC calibration factor in differential mode */
|
|
1991 #define ADC_CALFACT_CALFACT_D_0 ((uint32_t)0x00010000U) /*!< bit 0 */
|
|
1992 #define ADC_CALFACT_CALFACT_D_1 ((uint32_t)0x00020000U) /*!< bit 1 */
|
|
1993 #define ADC_CALFACT_CALFACT_D_2 ((uint32_t)0x00040000U) /*!< bit 2 */
|
|
1994 #define ADC_CALFACT_CALFACT_D_3 ((uint32_t)0x00080000U) /*!< bit 3 */
|
|
1995 #define ADC_CALFACT_CALFACT_D_4 ((uint32_t)0x00100000U) /*!< bit 4 */
|
|
1996 #define ADC_CALFACT_CALFACT_D_5 ((uint32_t)0x00200000U) /*!< bit 5 */
|
|
1997 #define ADC_CALFACT_CALFACT_D_6 ((uint32_t)0x00400000U) /*!< bit 6 */
|
|
1998
|
|
1999 /************************* ADC Common registers *****************************/
|
|
2000 /******************** Bit definition for ADC_CCR register *******************/
|
|
2001 #define ADC_CCR_CKMODE ((uint32_t)0x00030000U) /*!< ADC common clock source and prescaler (prescaler only for clock source synchronous) */
|
|
2002 #define ADC_CCR_CKMODE_0 ((uint32_t)0x00010000U) /*!< bit 0 */
|
|
2003 #define ADC_CCR_CKMODE_1 ((uint32_t)0x00020000U) /*!< bit 1 */
|
|
2004
|
|
2005 #define ADC_CCR_PRESC ((uint32_t)0x003C0000U) /*!< ADC common clock prescaler, only for clock source asynchronous */
|
|
2006 #define ADC_CCR_PRESC_0 ((uint32_t)0x00040000U) /*!< bit 0 */
|
|
2007 #define ADC_CCR_PRESC_1 ((uint32_t)0x00080000U) /*!< bit 1 */
|
|
2008 #define ADC_CCR_PRESC_2 ((uint32_t)0x00100000U) /*!< bit 2 */
|
|
2009 #define ADC_CCR_PRESC_3 ((uint32_t)0x00200000U) /*!< bit 3 */
|
|
2010
|
|
2011 #define ADC_CCR_VREFEN ((uint32_t)0x00400000U) /*!< ADC internal path to VrefInt enable */
|
|
2012 #define ADC_CCR_TSEN ((uint32_t)0x00800000U) /*!< ADC internal path to temperature sensor enable */
|
|
2013 #define ADC_CCR_VBATEN ((uint32_t)0x01000000U) /*!< ADC internal path to battery voltage enable */
|
|
2014
|
|
2015 /******************************************************************************/
|
|
2016 /* */
|
|
2017 /* Controller Area Network */
|
|
2018 /* */
|
|
2019 /******************************************************************************/
|
|
2020 /*!<CAN control and status registers */
|
|
2021 /******************* Bit definition for CAN_MCR register ********************/
|
|
2022 #define CAN_MCR_INRQ ((uint16_t)0x0001U) /*!<Initialization Request */
|
|
2023 #define CAN_MCR_SLEEP ((uint16_t)0x0002U) /*!<Sleep Mode Request */
|
|
2024 #define CAN_MCR_TXFP ((uint16_t)0x0004U) /*!<Transmit FIFO Priority */
|
|
2025 #define CAN_MCR_RFLM ((uint16_t)0x0008U) /*!<Receive FIFO Locked Mode */
|
|
2026 #define CAN_MCR_NART ((uint16_t)0x0010U) /*!<No Automatic Retransmission */
|
|
2027 #define CAN_MCR_AWUM ((uint16_t)0x0020U) /*!<Automatic Wakeup Mode */
|
|
2028 #define CAN_MCR_ABOM ((uint16_t)0x0040U) /*!<Automatic Bus-Off Management */
|
|
2029 #define CAN_MCR_TTCM ((uint16_t)0x0080U) /*!<Time Triggered Communication Mode */
|
|
2030 #define CAN_MCR_RESET ((uint16_t)0x8000U) /*!<bxCAN software master reset */
|
|
2031
|
|
2032 /******************* Bit definition for CAN_MSR register ********************/
|
|
2033 #define CAN_MSR_INAK ((uint16_t)0x0001U) /*!<Initialization Acknowledge */
|
|
2034 #define CAN_MSR_SLAK ((uint16_t)0x0002U) /*!<Sleep Acknowledge */
|
|
2035 #define CAN_MSR_ERRI ((uint16_t)0x0004U) /*!<Error Interrupt */
|
|
2036 #define CAN_MSR_WKUI ((uint16_t)0x0008U) /*!<Wakeup Interrupt */
|
|
2037 #define CAN_MSR_SLAKI ((uint16_t)0x0010U) /*!<Sleep Acknowledge Interrupt */
|
|
2038 #define CAN_MSR_TXM ((uint16_t)0x0100U) /*!<Transmit Mode */
|
|
2039 #define CAN_MSR_RXM ((uint16_t)0x0200U) /*!<Receive Mode */
|
|
2040 #define CAN_MSR_SAMP ((uint16_t)0x0400U) /*!<Last Sample Point */
|
|
2041 #define CAN_MSR_RX ((uint16_t)0x0800U) /*!<CAN Rx Signal */
|
|
2042
|
|
2043 /******************* Bit definition for CAN_TSR register ********************/
|
|
2044 #define CAN_TSR_RQCP0 ((uint32_t)0x00000001U) /*!<Request Completed Mailbox0 */
|
|
2045 #define CAN_TSR_TXOK0 ((uint32_t)0x00000002U) /*!<Transmission OK of Mailbox0 */
|
|
2046 #define CAN_TSR_ALST0 ((uint32_t)0x00000004U) /*!<Arbitration Lost for Mailbox0 */
|
|
2047 #define CAN_TSR_TERR0 ((uint32_t)0x00000008U) /*!<Transmission Error of Mailbox0 */
|
|
2048 #define CAN_TSR_ABRQ0 ((uint32_t)0x00000080U) /*!<Abort Request for Mailbox0 */
|
|
2049 #define CAN_TSR_RQCP1 ((uint32_t)0x00000100U) /*!<Request Completed Mailbox1 */
|
|
2050 #define CAN_TSR_TXOK1 ((uint32_t)0x00000200U) /*!<Transmission OK of Mailbox1 */
|
|
2051 #define CAN_TSR_ALST1 ((uint32_t)0x00000400U) /*!<Arbitration Lost for Mailbox1 */
|
|
2052 #define CAN_TSR_TERR1 ((uint32_t)0x00000800U) /*!<Transmission Error of Mailbox1 */
|
|
2053 #define CAN_TSR_ABRQ1 ((uint32_t)0x00008000U) /*!<Abort Request for Mailbox 1 */
|
|
2054 #define CAN_TSR_RQCP2 ((uint32_t)0x00010000U) /*!<Request Completed Mailbox2 */
|
|
2055 #define CAN_TSR_TXOK2 ((uint32_t)0x00020000U) /*!<Transmission OK of Mailbox 2 */
|
|
2056 #define CAN_TSR_ALST2 ((uint32_t)0x00040000U) /*!<Arbitration Lost for mailbox 2 */
|
|
2057 #define CAN_TSR_TERR2 ((uint32_t)0x00080000U) /*!<Transmission Error of Mailbox 2 */
|
|
2058 #define CAN_TSR_ABRQ2 ((uint32_t)0x00800000U) /*!<Abort Request for Mailbox 2 */
|
|
2059 #define CAN_TSR_CODE ((uint32_t)0x03000000U) /*!<Mailbox Code */
|
|
2060
|
|
2061 #define CAN_TSR_TME ((uint32_t)0x1C000000U) /*!<TME[2:0] bits */
|
|
2062 #define CAN_TSR_TME0 ((uint32_t)0x04000000U) /*!<Transmit Mailbox 0 Empty */
|
|
2063 #define CAN_TSR_TME1 ((uint32_t)0x08000000U) /*!<Transmit Mailbox 1 Empty */
|
|
2064 #define CAN_TSR_TME2 ((uint32_t)0x10000000U) /*!<Transmit Mailbox 2 Empty */
|
|
2065
|
|
2066 #define CAN_TSR_LOW ((uint32_t)0xE0000000U) /*!<LOW[2:0] bits */
|
|
2067 #define CAN_TSR_LOW0 ((uint32_t)0x20000000U) /*!<Lowest Priority Flag for Mailbox 0 */
|
|
2068 #define CAN_TSR_LOW1 ((uint32_t)0x40000000U) /*!<Lowest Priority Flag for Mailbox 1 */
|
|
2069 #define CAN_TSR_LOW2 ((uint32_t)0x80000000U) /*!<Lowest Priority Flag for Mailbox 2 */
|
|
2070
|
|
2071 /******************* Bit definition for CAN_RF0R register *******************/
|
|
2072 #define CAN_RF0R_FMP0 ((uint8_t)0x03U) /*!<FIFO 0 Message Pending */
|
|
2073 #define CAN_RF0R_FULL0 ((uint8_t)0x08U) /*!<FIFO 0 Full */
|
|
2074 #define CAN_RF0R_FOVR0 ((uint8_t)0x10U) /*!<FIFO 0 Overrun */
|
|
2075 #define CAN_RF0R_RFOM0 ((uint8_t)0x20U) /*!<Release FIFO 0 Output Mailbox */
|
|
2076
|
|
2077 /******************* Bit definition for CAN_RF1R register *******************/
|
|
2078 #define CAN_RF1R_FMP1 ((uint8_t)0x03U) /*!<FIFO 1 Message Pending */
|
|
2079 #define CAN_RF1R_FULL1 ((uint8_t)0x08U) /*!<FIFO 1 Full */
|
|
2080 #define CAN_RF1R_FOVR1 ((uint8_t)0x10U) /*!<FIFO 1 Overrun */
|
|
2081 #define CAN_RF1R_RFOM1 ((uint8_t)0x20U) /*!<Release FIFO 1 Output Mailbox */
|
|
2082
|
|
2083 /******************** Bit definition for CAN_IER register *******************/
|
|
2084 #define CAN_IER_TMEIE ((uint32_t)0x00000001U) /*!<Transmit Mailbox Empty Interrupt Enable */
|
|
2085 #define CAN_IER_FMPIE0 ((uint32_t)0x00000002U) /*!<FIFO Message Pending Interrupt Enable */
|
|
2086 #define CAN_IER_FFIE0 ((uint32_t)0x00000004U) /*!<FIFO Full Interrupt Enable */
|
|
2087 #define CAN_IER_FOVIE0 ((uint32_t)0x00000008U) /*!<FIFO Overrun Interrupt Enable */
|
|
2088 #define CAN_IER_FMPIE1 ((uint32_t)0x00000010U) /*!<FIFO Message Pending Interrupt Enable */
|
|
2089 #define CAN_IER_FFIE1 ((uint32_t)0x00000020U) /*!<FIFO Full Interrupt Enable */
|
|
2090 #define CAN_IER_FOVIE1 ((uint32_t)0x00000040U) /*!<FIFO Overrun Interrupt Enable */
|
|
2091 #define CAN_IER_EWGIE ((uint32_t)0x00000100U) /*!<Error Warning Interrupt Enable */
|
|
2092 #define CAN_IER_EPVIE ((uint32_t)0x00000200U) /*!<Error Passive Interrupt Enable */
|
|
2093 #define CAN_IER_BOFIE ((uint32_t)0x00000400U) /*!<Bus-Off Interrupt Enable */
|
|
2094 #define CAN_IER_LECIE ((uint32_t)0x00000800U) /*!<Last Error Code Interrupt Enable */
|
|
2095 #define CAN_IER_ERRIE ((uint32_t)0x00008000U) /*!<Error Interrupt Enable */
|
|
2096 #define CAN_IER_WKUIE ((uint32_t)0x00010000U) /*!<Wakeup Interrupt Enable */
|
|
2097 #define CAN_IER_SLKIE ((uint32_t)0x00020000U) /*!<Sleep Interrupt Enable */
|
|
2098
|
|
2099 /******************** Bit definition for CAN_ESR register *******************/
|
|
2100 #define CAN_ESR_EWGF ((uint32_t)0x00000001U) /*!<Error Warning Flag */
|
|
2101 #define CAN_ESR_EPVF ((uint32_t)0x00000002U) /*!<Error Passive Flag */
|
|
2102 #define CAN_ESR_BOFF ((uint32_t)0x00000004U) /*!<Bus-Off Flag */
|
|
2103
|
|
2104 #define CAN_ESR_LEC ((uint32_t)0x00000070U) /*!<LEC[2:0] bits (Last Error Code) */
|
|
2105 #define CAN_ESR_LEC_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
|
|
2106 #define CAN_ESR_LEC_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
|
|
2107 #define CAN_ESR_LEC_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
|
|
2108
|
|
2109 #define CAN_ESR_TEC ((uint32_t)0x00FF0000U) /*!<Least significant byte of the 9-bit Transmit Error Counter */
|
|
2110 #define CAN_ESR_REC ((uint32_t)0xFF000000U) /*!<Receive Error Counter */
|
|
2111
|
|
2112 /******************* Bit definition for CAN_BTR register ********************/
|
|
2113 #define CAN_BTR_BRP ((uint32_t)0x000003FFU) /*!<Baud Rate Prescaler */
|
|
2114 #define CAN_BTR_TS1_0 ((uint32_t)0x00010000U) /*!<Time Segment 1 (Bit 0) */
|
|
2115 #define CAN_BTR_TS1_1 ((uint32_t)0x00020000U) /*!<Time Segment 1 (Bit 1) */
|
|
2116 #define CAN_BTR_TS1_2 ((uint32_t)0x00040000U) /*!<Time Segment 1 (Bit 2) */
|
|
2117 #define CAN_BTR_TS1_3 ((uint32_t)0x00080000U) /*!<Time Segment 1 (Bit 3) */
|
|
2118 #define CAN_BTR_TS1 ((uint32_t)0x000F0000U) /*!<Time Segment 1 */
|
|
2119 #define CAN_BTR_TS2_0 ((uint32_t)0x00100000U) /*!<Time Segment 2 (Bit 0) */
|
|
2120 #define CAN_BTR_TS2_1 ((uint32_t)0x00200000U) /*!<Time Segment 2 (Bit 1) */
|
|
2121 #define CAN_BTR_TS2_2 ((uint32_t)0x00400000U) /*!<Time Segment 2 (Bit 2) */
|
|
2122 #define CAN_BTR_TS2 ((uint32_t)0x00700000U) /*!<Time Segment 2 */
|
|
2123 #define CAN_BTR_SJW_0 ((uint32_t)0x01000000U) /*!<Resynchronization Jump Width (Bit 0) */
|
|
2124 #define CAN_BTR_SJW_1 ((uint32_t)0x02000000U) /*!<Resynchronization Jump Width (Bit 1) */
|
|
2125 #define CAN_BTR_SJW ((uint32_t)0x03000000U) /*!<Resynchronization Jump Width */
|
|
2126 #define CAN_BTR_LBKM ((uint32_t)0x40000000U) /*!<Loop Back Mode (Debug) */
|
|
2127 #define CAN_BTR_SILM ((uint32_t)0x80000000U) /*!<Silent Mode */
|
|
2128
|
|
2129 /*!<Mailbox registers */
|
|
2130 /****************** Bit definition for CAN_TI0R register ********************/
|
|
2131 #define CAN_TI0R_TXRQ ((uint32_t)0x00000001U) /*!<Transmit Mailbox Request */
|
|
2132 #define CAN_TI0R_RTR ((uint32_t)0x00000002U) /*!<Remote Transmission Request */
|
|
2133 #define CAN_TI0R_IDE ((uint32_t)0x00000004U) /*!<Identifier Extension */
|
|
2134 #define CAN_TI0R_EXID ((uint32_t)0x001FFFF8U) /*!<Extended Identifier */
|
|
2135 #define CAN_TI0R_STID ((uint32_t)0xFFE00000U) /*!<Standard Identifier or Extended Identifier */
|
|
2136
|
|
2137 /****************** Bit definition for CAN_TDT0R register *******************/
|
|
2138 #define CAN_TDT0R_DLC ((uint32_t)0x0000000FU) /*!<Data Length Code */
|
|
2139 #define CAN_TDT0R_TGT ((uint32_t)0x00000100U) /*!<Transmit Global Time */
|
|
2140 #define CAN_TDT0R_TIME ((uint32_t)0xFFFF0000U) /*!<Message Time Stamp */
|
|
2141
|
|
2142 /****************** Bit definition for CAN_TDL0R register *******************/
|
|
2143 #define CAN_TDL0R_DATA0 ((uint32_t)0x000000FFU) /*!<Data byte 0 */
|
|
2144 #define CAN_TDL0R_DATA1 ((uint32_t)0x0000FF00U) /*!<Data byte 1 */
|
|
2145 #define CAN_TDL0R_DATA2 ((uint32_t)0x00FF0000U) /*!<Data byte 2 */
|
|
2146 #define CAN_TDL0R_DATA3 ((uint32_t)0xFF000000U) /*!<Data byte 3 */
|
|
2147
|
|
2148 /****************** Bit definition for CAN_TDH0R register *******************/
|
|
2149 #define CAN_TDH0R_DATA4 ((uint32_t)0x000000FFU) /*!<Data byte 4 */
|
|
2150 #define CAN_TDH0R_DATA5 ((uint32_t)0x0000FF00U) /*!<Data byte 5 */
|
|
2151 #define CAN_TDH0R_DATA6 ((uint32_t)0x00FF0000U) /*!<Data byte 6 */
|
|
2152 #define CAN_TDH0R_DATA7 ((uint32_t)0xFF000000U) /*!<Data byte 7 */
|
|
2153
|
|
2154 /******************* Bit definition for CAN_TI1R register *******************/
|
|
2155 #define CAN_TI1R_TXRQ ((uint32_t)0x00000001U) /*!<Transmit Mailbox Request */
|
|
2156 #define CAN_TI1R_RTR ((uint32_t)0x00000002U) /*!<Remote Transmission Request */
|
|
2157 #define CAN_TI1R_IDE ((uint32_t)0x00000004U) /*!<Identifier Extension */
|
|
2158 #define CAN_TI1R_EXID ((uint32_t)0x001FFFF8U) /*!<Extended Identifier */
|
|
2159 #define CAN_TI1R_STID ((uint32_t)0xFFE00000U) /*!<Standard Identifier or Extended Identifier */
|
|
2160
|
|
2161 /******************* Bit definition for CAN_TDT1R register ******************/
|
|
2162 #define CAN_TDT1R_DLC ((uint32_t)0x0000000FU) /*!<Data Length Code */
|
|
2163 #define CAN_TDT1R_TGT ((uint32_t)0x00000100U) /*!<Transmit Global Time */
|
|
2164 #define CAN_TDT1R_TIME ((uint32_t)0xFFFF0000U) /*!<Message Time Stamp */
|
|
2165
|
|
2166 /******************* Bit definition for CAN_TDL1R register ******************/
|
|
2167 #define CAN_TDL1R_DATA0 ((uint32_t)0x000000FFU) /*!<Data byte 0 */
|
|
2168 #define CAN_TDL1R_DATA1 ((uint32_t)0x0000FF00U) /*!<Data byte 1 */
|
|
2169 #define CAN_TDL1R_DATA2 ((uint32_t)0x00FF0000U) /*!<Data byte 2 */
|
|
2170 #define CAN_TDL1R_DATA3 ((uint32_t)0xFF000000U) /*!<Data byte 3 */
|
|
2171
|
|
2172 /******************* Bit definition for CAN_TDH1R register ******************/
|
|
2173 #define CAN_TDH1R_DATA4 ((uint32_t)0x000000FFU) /*!<Data byte 4 */
|
|
2174 #define CAN_TDH1R_DATA5 ((uint32_t)0x0000FF00U) /*!<Data byte 5 */
|
|
2175 #define CAN_TDH1R_DATA6 ((uint32_t)0x00FF0000U) /*!<Data byte 6 */
|
|
2176 #define CAN_TDH1R_DATA7 ((uint32_t)0xFF000000U) /*!<Data byte 7 */
|
|
2177
|
|
2178 /******************* Bit definition for CAN_TI2R register *******************/
|
|
2179 #define CAN_TI2R_TXRQ ((uint32_t)0x00000001U) /*!<Transmit Mailbox Request */
|
|
2180 #define CAN_TI2R_RTR ((uint32_t)0x00000002U) /*!<Remote Transmission Request */
|
|
2181 #define CAN_TI2R_IDE ((uint32_t)0x00000004U) /*!<Identifier Extension */
|
|
2182 #define CAN_TI2R_EXID ((uint32_t)0x001FFFF8U) /*!<Extended identifier */
|
|
2183 #define CAN_TI2R_STID ((uint32_t)0xFFE00000U) /*!<Standard Identifier or Extended Identifier */
|
|
2184
|
|
2185 /******************* Bit definition for CAN_TDT2R register ******************/
|
|
2186 #define CAN_TDT2R_DLC ((uint32_t)0x0000000FU) /*!<Data Length Code */
|
|
2187 #define CAN_TDT2R_TGT ((uint32_t)0x00000100U) /*!<Transmit Global Time */
|
|
2188 #define CAN_TDT2R_TIME ((uint32_t)0xFFFF0000U) /*!<Message Time Stamp */
|
|
2189
|
|
2190 /******************* Bit definition for CAN_TDL2R register ******************/
|
|
2191 #define CAN_TDL2R_DATA0 ((uint32_t)0x000000FFU) /*!<Data byte 0 */
|
|
2192 #define CAN_TDL2R_DATA1 ((uint32_t)0x0000FF00U) /*!<Data byte 1 */
|
|
2193 #define CAN_TDL2R_DATA2 ((uint32_t)0x00FF0000U) /*!<Data byte 2 */
|
|
2194 #define CAN_TDL2R_DATA3 ((uint32_t)0xFF000000U) /*!<Data byte 3 */
|
|
2195
|
|
2196 /******************* Bit definition for CAN_TDH2R register ******************/
|
|
2197 #define CAN_TDH2R_DATA4 ((uint32_t)0x000000FFU) /*!<Data byte 4 */
|
|
2198 #define CAN_TDH2R_DATA5 ((uint32_t)0x0000FF00U) /*!<Data byte 5 */
|
|
2199 #define CAN_TDH2R_DATA6 ((uint32_t)0x00FF0000U) /*!<Data byte 6 */
|
|
2200 #define CAN_TDH2R_DATA7 ((uint32_t)0xFF000000U) /*!<Data byte 7 */
|
|
2201
|
|
2202 /******************* Bit definition for CAN_RI0R register *******************/
|
|
2203 #define CAN_RI0R_RTR ((uint32_t)0x00000002U) /*!<Remote Transmission Request */
|
|
2204 #define CAN_RI0R_IDE ((uint32_t)0x00000004U) /*!<Identifier Extension */
|
|
2205 #define CAN_RI0R_EXID ((uint32_t)0x001FFFF8U) /*!<Extended Identifier */
|
|
2206 #define CAN_RI0R_STID ((uint32_t)0xFFE00000U) /*!<Standard Identifier or Extended Identifier */
|
|
2207
|
|
2208 /******************* Bit definition for CAN_RDT0R register ******************/
|
|
2209 #define CAN_RDT0R_DLC ((uint32_t)0x0000000FU) /*!<Data Length Code */
|
|
2210 #define CAN_RDT0R_FMI ((uint32_t)0x0000FF00U) /*!<Filter Match Index */
|
|
2211 #define CAN_RDT0R_TIME ((uint32_t)0xFFFF0000U) /*!<Message Time Stamp */
|
|
2212
|
|
2213 /******************* Bit definition for CAN_RDL0R register ******************/
|
|
2214 #define CAN_RDL0R_DATA0 ((uint32_t)0x000000FFU) /*!<Data byte 0 */
|
|
2215 #define CAN_RDL0R_DATA1 ((uint32_t)0x0000FF00U) /*!<Data byte 1 */
|
|
2216 #define CAN_RDL0R_DATA2 ((uint32_t)0x00FF0000U) /*!<Data byte 2 */
|
|
2217 #define CAN_RDL0R_DATA3 ((uint32_t)0xFF000000U) /*!<Data byte 3 */
|
|
2218
|
|
2219 /******************* Bit definition for CAN_RDH0R register ******************/
|
|
2220 #define CAN_RDH0R_DATA4 ((uint32_t)0x000000FFU) /*!<Data byte 4 */
|
|
2221 #define CAN_RDH0R_DATA5 ((uint32_t)0x0000FF00U) /*!<Data byte 5 */
|
|
2222 #define CAN_RDH0R_DATA6 ((uint32_t)0x00FF0000U) /*!<Data byte 6 */
|
|
2223 #define CAN_RDH0R_DATA7 ((uint32_t)0xFF000000U) /*!<Data byte 7 */
|
|
2224
|
|
2225 /******************* Bit definition for CAN_RI1R register *******************/
|
|
2226 #define CAN_RI1R_RTR ((uint32_t)0x00000002U) /*!<Remote Transmission Request */
|
|
2227 #define CAN_RI1R_IDE ((uint32_t)0x00000004U) /*!<Identifier Extension */
|
|
2228 #define CAN_RI1R_EXID ((uint32_t)0x001FFFF8U) /*!<Extended identifier */
|
|
2229 #define CAN_RI1R_STID ((uint32_t)0xFFE00000U) /*!<Standard Identifier or Extended Identifier */
|
|
2230
|
|
2231 /******************* Bit definition for CAN_RDT1R register ******************/
|
|
2232 #define CAN_RDT1R_DLC ((uint32_t)0x0000000FU) /*!<Data Length Code */
|
|
2233 #define CAN_RDT1R_FMI ((uint32_t)0x0000FF00U) /*!<Filter Match Index */
|
|
2234 #define CAN_RDT1R_TIME ((uint32_t)0xFFFF0000U) /*!<Message Time Stamp */
|
|
2235
|
|
2236 /******************* Bit definition for CAN_RDL1R register ******************/
|
|
2237 #define CAN_RDL1R_DATA0 ((uint32_t)0x000000FFU) /*!<Data byte 0 */
|
|
2238 #define CAN_RDL1R_DATA1 ((uint32_t)0x0000FF00U) /*!<Data byte 1 */
|
|
2239 #define CAN_RDL1R_DATA2 ((uint32_t)0x00FF0000U) /*!<Data byte 2 */
|
|
2240 #define CAN_RDL1R_DATA3 ((uint32_t)0xFF000000U) /*!<Data byte 3 */
|
|
2241
|
|
2242 /******************* Bit definition for CAN_RDH1R register ******************/
|
|
2243 #define CAN_RDH1R_DATA4 ((uint32_t)0x000000FFU) /*!<Data byte 4 */
|
|
2244 #define CAN_RDH1R_DATA5 ((uint32_t)0x0000FF00U) /*!<Data byte 5 */
|
|
2245 #define CAN_RDH1R_DATA6 ((uint32_t)0x00FF0000U) /*!<Data byte 6 */
|
|
2246 #define CAN_RDH1R_DATA7 ((uint32_t)0xFF000000U) /*!<Data byte 7 */
|
|
2247
|
|
2248 /*!<CAN filter registers */
|
|
2249 /******************* Bit definition for CAN_FMR register ********************/
|
|
2250 #define CAN_FMR_FINIT ((uint8_t)0x01U) /*!<Filter Init Mode */
|
|
2251
|
|
2252 /******************* Bit definition for CAN_FM1R register *******************/
|
|
2253 #define CAN_FM1R_FBM ((uint16_t)0x3FFFU) /*!<Filter Mode */
|
|
2254 #define CAN_FM1R_FBM0 ((uint16_t)0x0001U) /*!<Filter Init Mode bit 0 */
|
|
2255 #define CAN_FM1R_FBM1 ((uint16_t)0x0002U) /*!<Filter Init Mode bit 1 */
|
|
2256 #define CAN_FM1R_FBM2 ((uint16_t)0x0004U) /*!<Filter Init Mode bit 2 */
|
|
2257 #define CAN_FM1R_FBM3 ((uint16_t)0x0008U) /*!<Filter Init Mode bit 3 */
|
|
2258 #define CAN_FM1R_FBM4 ((uint16_t)0x0010U) /*!<Filter Init Mode bit 4 */
|
|
2259 #define CAN_FM1R_FBM5 ((uint16_t)0x0020U) /*!<Filter Init Mode bit 5 */
|
|
2260 #define CAN_FM1R_FBM6 ((uint16_t)0x0040U) /*!<Filter Init Mode bit 6 */
|
|
2261 #define CAN_FM1R_FBM7 ((uint16_t)0x0080U) /*!<Filter Init Mode bit 7 */
|
|
2262 #define CAN_FM1R_FBM8 ((uint16_t)0x0100U) /*!<Filter Init Mode bit 8 */
|
|
2263 #define CAN_FM1R_FBM9 ((uint16_t)0x0200U) /*!<Filter Init Mode bit 9 */
|
|
2264 #define CAN_FM1R_FBM10 ((uint16_t)0x0400U) /*!<Filter Init Mode bit 10 */
|
|
2265 #define CAN_FM1R_FBM11 ((uint16_t)0x0800U) /*!<Filter Init Mode bit 11 */
|
|
2266 #define CAN_FM1R_FBM12 ((uint16_t)0x1000U) /*!<Filter Init Mode bit 12 */
|
|
2267 #define CAN_FM1R_FBM13 ((uint16_t)0x2000U) /*!<Filter Init Mode bit 13 */
|
|
2268
|
|
2269 /******************* Bit definition for CAN_FS1R register *******************/
|
|
2270 #define CAN_FS1R_FSC ((uint16_t)0x3FFFU) /*!<Filter Scale Configuration */
|
|
2271 #define CAN_FS1R_FSC0 ((uint16_t)0x0001U) /*!<Filter Scale Configuration bit 0 */
|
|
2272 #define CAN_FS1R_FSC1 ((uint16_t)0x0002U) /*!<Filter Scale Configuration bit 1 */
|
|
2273 #define CAN_FS1R_FSC2 ((uint16_t)0x0004U) /*!<Filter Scale Configuration bit 2 */
|
|
2274 #define CAN_FS1R_FSC3 ((uint16_t)0x0008U) /*!<Filter Scale Configuration bit 3 */
|
|
2275 #define CAN_FS1R_FSC4 ((uint16_t)0x0010U) /*!<Filter Scale Configuration bit 4 */
|
|
2276 #define CAN_FS1R_FSC5 ((uint16_t)0x0020U) /*!<Filter Scale Configuration bit 5 */
|
|
2277 #define CAN_FS1R_FSC6 ((uint16_t)0x0040U) /*!<Filter Scale Configuration bit 6 */
|
|
2278 #define CAN_FS1R_FSC7 ((uint16_t)0x0080U) /*!<Filter Scale Configuration bit 7 */
|
|
2279 #define CAN_FS1R_FSC8 ((uint16_t)0x0100U) /*!<Filter Scale Configuration bit 8 */
|
|
2280 #define CAN_FS1R_FSC9 ((uint16_t)0x0200U) /*!<Filter Scale Configuration bit 9 */
|
|
2281 #define CAN_FS1R_FSC10 ((uint16_t)0x0400U) /*!<Filter Scale Configuration bit 10 */
|
|
2282 #define CAN_FS1R_FSC11 ((uint16_t)0x0800U) /*!<Filter Scale Configuration bit 11 */
|
|
2283 #define CAN_FS1R_FSC12 ((uint16_t)0x1000U) /*!<Filter Scale Configuration bit 12 */
|
|
2284 #define CAN_FS1R_FSC13 ((uint16_t)0x2000U) /*!<Filter Scale Configuration bit 13 */
|
|
2285
|
|
2286 /****************** Bit definition for CAN_FFA1R register *******************/
|
|
2287 #define CAN_FFA1R_FFA ((uint16_t)0x3FFFU) /*!<Filter FIFO Assignment */
|
|
2288 #define CAN_FFA1R_FFA0 ((uint16_t)0x0001U) /*!<Filter FIFO Assignment for Filter 0 */
|
|
2289 #define CAN_FFA1R_FFA1 ((uint16_t)0x0002U) /*!<Filter FIFO Assignment for Filter 1 */
|
|
2290 #define CAN_FFA1R_FFA2 ((uint16_t)0x0004U) /*!<Filter FIFO Assignment for Filter 2 */
|
|
2291 #define CAN_FFA1R_FFA3 ((uint16_t)0x0008U) /*!<Filter FIFO Assignment for Filter 3 */
|
|
2292 #define CAN_FFA1R_FFA4 ((uint16_t)0x0010U) /*!<Filter FIFO Assignment for Filter 4 */
|
|
2293 #define CAN_FFA1R_FFA5 ((uint16_t)0x0020U) /*!<Filter FIFO Assignment for Filter 5 */
|
|
2294 #define CAN_FFA1R_FFA6 ((uint16_t)0x0040U) /*!<Filter FIFO Assignment for Filter 6 */
|
|
2295 #define CAN_FFA1R_FFA7 ((uint16_t)0x0080U) /*!<Filter FIFO Assignment for Filter 7 */
|
|
2296 #define CAN_FFA1R_FFA8 ((uint16_t)0x0100U) /*!<Filter FIFO Assignment for Filter 8 */
|
|
2297 #define CAN_FFA1R_FFA9 ((uint16_t)0x0200U) /*!<Filter FIFO Assignment for Filter 9 */
|
|
2298 #define CAN_FFA1R_FFA10 ((uint16_t)0x0400U) /*!<Filter FIFO Assignment for Filter 10 */
|
|
2299 #define CAN_FFA1R_FFA11 ((uint16_t)0x0800U) /*!<Filter FIFO Assignment for Filter 11 */
|
|
2300 #define CAN_FFA1R_FFA12 ((uint16_t)0x1000U) /*!<Filter FIFO Assignment for Filter 12 */
|
|
2301 #define CAN_FFA1R_FFA13 ((uint16_t)0x2000U) /*!<Filter FIFO Assignment for Filter 13 */
|
|
2302
|
|
2303 /******************* Bit definition for CAN_FA1R register *******************/
|
|
2304 #define CAN_FA1R_FACT ((uint16_t)0x3FFFU) /*!<Filter Active */
|
|
2305 #define CAN_FA1R_FACT0 ((uint16_t)0x0001U) /*!<Filter 0 Active */
|
|
2306 #define CAN_FA1R_FACT1 ((uint16_t)0x0002U) /*!<Filter 1 Active */
|
|
2307 #define CAN_FA1R_FACT2 ((uint16_t)0x0004U) /*!<Filter 2 Active */
|
|
2308 #define CAN_FA1R_FACT3 ((uint16_t)0x0008U) /*!<Filter 3 Active */
|
|
2309 #define CAN_FA1R_FACT4 ((uint16_t)0x0010U) /*!<Filter 4 Active */
|
|
2310 #define CAN_FA1R_FACT5 ((uint16_t)0x0020U) /*!<Filter 5 Active */
|
|
2311 #define CAN_FA1R_FACT6 ((uint16_t)0x0040U) /*!<Filter 6 Active */
|
|
2312 #define CAN_FA1R_FACT7 ((uint16_t)0x0080U) /*!<Filter 7 Active */
|
|
2313 #define CAN_FA1R_FACT8 ((uint16_t)0x0100U) /*!<Filter 8 Active */
|
|
2314 #define CAN_FA1R_FACT9 ((uint16_t)0x0200U) /*!<Filter 9 Active */
|
|
2315 #define CAN_FA1R_FACT10 ((uint16_t)0x0400U) /*!<Filter 10 Active */
|
|
2316 #define CAN_FA1R_FACT11 ((uint16_t)0x0800U) /*!<Filter 11 Active */
|
|
2317 #define CAN_FA1R_FACT12 ((uint16_t)0x1000U) /*!<Filter 12 Active */
|
|
2318 #define CAN_FA1R_FACT13 ((uint16_t)0x2000U) /*!<Filter 13 Active */
|
|
2319
|
|
2320 /******************* Bit definition for CAN_F0R1 register *******************/
|
|
2321 #define CAN_F0R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
|
|
2322 #define CAN_F0R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
|
|
2323 #define CAN_F0R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
|
|
2324 #define CAN_F0R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
|
|
2325 #define CAN_F0R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
|
|
2326 #define CAN_F0R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
|
|
2327 #define CAN_F0R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
|
|
2328 #define CAN_F0R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
|
|
2329 #define CAN_F0R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
|
|
2330 #define CAN_F0R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
|
|
2331 #define CAN_F0R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
|
|
2332 #define CAN_F0R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
|
|
2333 #define CAN_F0R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
|
|
2334 #define CAN_F0R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
|
|
2335 #define CAN_F0R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
|
|
2336 #define CAN_F0R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
|
|
2337 #define CAN_F0R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
|
|
2338 #define CAN_F0R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
|
|
2339 #define CAN_F0R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
|
|
2340 #define CAN_F0R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
|
|
2341 #define CAN_F0R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
|
|
2342 #define CAN_F0R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
|
|
2343 #define CAN_F0R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
|
|
2344 #define CAN_F0R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
|
|
2345 #define CAN_F0R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
|
|
2346 #define CAN_F0R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
|
|
2347 #define CAN_F0R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
|
|
2348 #define CAN_F0R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
|
|
2349 #define CAN_F0R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
|
|
2350 #define CAN_F0R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
|
|
2351 #define CAN_F0R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
|
|
2352 #define CAN_F0R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
|
|
2353
|
|
2354 /******************* Bit definition for CAN_F1R1 register *******************/
|
|
2355 #define CAN_F1R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
|
|
2356 #define CAN_F1R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
|
|
2357 #define CAN_F1R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
|
|
2358 #define CAN_F1R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
|
|
2359 #define CAN_F1R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
|
|
2360 #define CAN_F1R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
|
|
2361 #define CAN_F1R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
|
|
2362 #define CAN_F1R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
|
|
2363 #define CAN_F1R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
|
|
2364 #define CAN_F1R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
|
|
2365 #define CAN_F1R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
|
|
2366 #define CAN_F1R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
|
|
2367 #define CAN_F1R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
|
|
2368 #define CAN_F1R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
|
|
2369 #define CAN_F1R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
|
|
2370 #define CAN_F1R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
|
|
2371 #define CAN_F1R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
|
|
2372 #define CAN_F1R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
|
|
2373 #define CAN_F1R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
|
|
2374 #define CAN_F1R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
|
|
2375 #define CAN_F1R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
|
|
2376 #define CAN_F1R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
|
|
2377 #define CAN_F1R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
|
|
2378 #define CAN_F1R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
|
|
2379 #define CAN_F1R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
|
|
2380 #define CAN_F1R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
|
|
2381 #define CAN_F1R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
|
|
2382 #define CAN_F1R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
|
|
2383 #define CAN_F1R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
|
|
2384 #define CAN_F1R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
|
|
2385 #define CAN_F1R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
|
|
2386 #define CAN_F1R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
|
|
2387
|
|
2388 /******************* Bit definition for CAN_F2R1 register *******************/
|
|
2389 #define CAN_F2R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
|
|
2390 #define CAN_F2R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
|
|
2391 #define CAN_F2R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
|
|
2392 #define CAN_F2R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
|
|
2393 #define CAN_F2R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
|
|
2394 #define CAN_F2R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
|
|
2395 #define CAN_F2R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
|
|
2396 #define CAN_F2R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
|
|
2397 #define CAN_F2R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
|
|
2398 #define CAN_F2R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
|
|
2399 #define CAN_F2R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
|
|
2400 #define CAN_F2R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
|
|
2401 #define CAN_F2R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
|
|
2402 #define CAN_F2R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
|
|
2403 #define CAN_F2R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
|
|
2404 #define CAN_F2R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
|
|
2405 #define CAN_F2R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
|
|
2406 #define CAN_F2R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
|
|
2407 #define CAN_F2R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
|
|
2408 #define CAN_F2R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
|
|
2409 #define CAN_F2R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
|
|
2410 #define CAN_F2R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
|
|
2411 #define CAN_F2R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
|
|
2412 #define CAN_F2R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
|
|
2413 #define CAN_F2R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
|
|
2414 #define CAN_F2R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
|
|
2415 #define CAN_F2R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
|
|
2416 #define CAN_F2R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
|
|
2417 #define CAN_F2R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
|
|
2418 #define CAN_F2R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
|
|
2419 #define CAN_F2R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
|
|
2420 #define CAN_F2R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
|
|
2421
|
|
2422 /******************* Bit definition for CAN_F3R1 register *******************/
|
|
2423 #define CAN_F3R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
|
|
2424 #define CAN_F3R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
|
|
2425 #define CAN_F3R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
|
|
2426 #define CAN_F3R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
|
|
2427 #define CAN_F3R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
|
|
2428 #define CAN_F3R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
|
|
2429 #define CAN_F3R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
|
|
2430 #define CAN_F3R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
|
|
2431 #define CAN_F3R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
|
|
2432 #define CAN_F3R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
|
|
2433 #define CAN_F3R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
|
|
2434 #define CAN_F3R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
|
|
2435 #define CAN_F3R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
|
|
2436 #define CAN_F3R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
|
|
2437 #define CAN_F3R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
|
|
2438 #define CAN_F3R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
|
|
2439 #define CAN_F3R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
|
|
2440 #define CAN_F3R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
|
|
2441 #define CAN_F3R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
|
|
2442 #define CAN_F3R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
|
|
2443 #define CAN_F3R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
|
|
2444 #define CAN_F3R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
|
|
2445 #define CAN_F3R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
|
|
2446 #define CAN_F3R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
|
|
2447 #define CAN_F3R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
|
|
2448 #define CAN_F3R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
|
|
2449 #define CAN_F3R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
|
|
2450 #define CAN_F3R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
|
|
2451 #define CAN_F3R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
|
|
2452 #define CAN_F3R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
|
|
2453 #define CAN_F3R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
|
|
2454 #define CAN_F3R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
|
|
2455
|
|
2456 /******************* Bit definition for CAN_F4R1 register *******************/
|
|
2457 #define CAN_F4R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
|
|
2458 #define CAN_F4R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
|
|
2459 #define CAN_F4R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
|
|
2460 #define CAN_F4R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
|
|
2461 #define CAN_F4R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
|
|
2462 #define CAN_F4R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
|
|
2463 #define CAN_F4R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
|
|
2464 #define CAN_F4R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
|
|
2465 #define CAN_F4R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
|
|
2466 #define CAN_F4R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
|
|
2467 #define CAN_F4R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
|
|
2468 #define CAN_F4R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
|
|
2469 #define CAN_F4R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
|
|
2470 #define CAN_F4R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
|
|
2471 #define CAN_F4R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
|
|
2472 #define CAN_F4R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
|
|
2473 #define CAN_F4R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
|
|
2474 #define CAN_F4R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
|
|
2475 #define CAN_F4R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
|
|
2476 #define CAN_F4R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
|
|
2477 #define CAN_F4R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
|
|
2478 #define CAN_F4R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
|
|
2479 #define CAN_F4R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
|
|
2480 #define CAN_F4R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
|
|
2481 #define CAN_F4R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
|
|
2482 #define CAN_F4R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
|
|
2483 #define CAN_F4R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
|
|
2484 #define CAN_F4R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
|
|
2485 #define CAN_F4R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
|
|
2486 #define CAN_F4R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
|
|
2487 #define CAN_F4R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
|
|
2488 #define CAN_F4R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
|
|
2489
|
|
2490 /******************* Bit definition for CAN_F5R1 register *******************/
|
|
2491 #define CAN_F5R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
|
|
2492 #define CAN_F5R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
|
|
2493 #define CAN_F5R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
|
|
2494 #define CAN_F5R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
|
|
2495 #define CAN_F5R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
|
|
2496 #define CAN_F5R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
|
|
2497 #define CAN_F5R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
|
|
2498 #define CAN_F5R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
|
|
2499 #define CAN_F5R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
|
|
2500 #define CAN_F5R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
|
|
2501 #define CAN_F5R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
|
|
2502 #define CAN_F5R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
|
|
2503 #define CAN_F5R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
|
|
2504 #define CAN_F5R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
|
|
2505 #define CAN_F5R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
|
|
2506 #define CAN_F5R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
|
|
2507 #define CAN_F5R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
|
|
2508 #define CAN_F5R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
|
|
2509 #define CAN_F5R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
|
|
2510 #define CAN_F5R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
|
|
2511 #define CAN_F5R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
|
|
2512 #define CAN_F5R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
|
|
2513 #define CAN_F5R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
|
|
2514 #define CAN_F5R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
|
|
2515 #define CAN_F5R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
|
|
2516 #define CAN_F5R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
|
|
2517 #define CAN_F5R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
|
|
2518 #define CAN_F5R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
|
|
2519 #define CAN_F5R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
|
|
2520 #define CAN_F5R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
|
|
2521 #define CAN_F5R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
|
|
2522 #define CAN_F5R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
|
|
2523
|
|
2524 /******************* Bit definition for CAN_F6R1 register *******************/
|
|
2525 #define CAN_F6R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
|
|
2526 #define CAN_F6R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
|
|
2527 #define CAN_F6R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
|
|
2528 #define CAN_F6R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
|
|
2529 #define CAN_F6R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
|
|
2530 #define CAN_F6R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
|
|
2531 #define CAN_F6R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
|
|
2532 #define CAN_F6R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
|
|
2533 #define CAN_F6R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
|
|
2534 #define CAN_F6R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
|
|
2535 #define CAN_F6R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
|
|
2536 #define CAN_F6R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
|
|
2537 #define CAN_F6R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
|
|
2538 #define CAN_F6R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
|
|
2539 #define CAN_F6R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
|
|
2540 #define CAN_F6R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
|
|
2541 #define CAN_F6R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
|
|
2542 #define CAN_F6R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
|
|
2543 #define CAN_F6R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
|
|
2544 #define CAN_F6R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
|
|
2545 #define CAN_F6R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
|
|
2546 #define CAN_F6R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
|
|
2547 #define CAN_F6R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
|
|
2548 #define CAN_F6R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
|
|
2549 #define CAN_F6R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
|
|
2550 #define CAN_F6R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
|
|
2551 #define CAN_F6R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
|
|
2552 #define CAN_F6R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
|
|
2553 #define CAN_F6R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
|
|
2554 #define CAN_F6R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
|
|
2555 #define CAN_F6R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
|
|
2556 #define CAN_F6R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
|
|
2557
|
|
2558 /******************* Bit definition for CAN_F7R1 register *******************/
|
|
2559 #define CAN_F7R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
|
|
2560 #define CAN_F7R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
|
|
2561 #define CAN_F7R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
|
|
2562 #define CAN_F7R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
|
|
2563 #define CAN_F7R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
|
|
2564 #define CAN_F7R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
|
|
2565 #define CAN_F7R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
|
|
2566 #define CAN_F7R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
|
|
2567 #define CAN_F7R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
|
|
2568 #define CAN_F7R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
|
|
2569 #define CAN_F7R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
|
|
2570 #define CAN_F7R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
|
|
2571 #define CAN_F7R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
|
|
2572 #define CAN_F7R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
|
|
2573 #define CAN_F7R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
|
|
2574 #define CAN_F7R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
|
|
2575 #define CAN_F7R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
|
|
2576 #define CAN_F7R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
|
|
2577 #define CAN_F7R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
|
|
2578 #define CAN_F7R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
|
|
2579 #define CAN_F7R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
|
|
2580 #define CAN_F7R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
|
|
2581 #define CAN_F7R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
|
|
2582 #define CAN_F7R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
|
|
2583 #define CAN_F7R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
|
|
2584 #define CAN_F7R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
|
|
2585 #define CAN_F7R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
|
|
2586 #define CAN_F7R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
|
|
2587 #define CAN_F7R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
|
|
2588 #define CAN_F7R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
|
|
2589 #define CAN_F7R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
|
|
2590 #define CAN_F7R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
|
|
2591
|
|
2592 /******************* Bit definition for CAN_F8R1 register *******************/
|
|
2593 #define CAN_F8R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
|
|
2594 #define CAN_F8R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
|
|
2595 #define CAN_F8R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
|
|
2596 #define CAN_F8R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
|
|
2597 #define CAN_F8R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
|
|
2598 #define CAN_F8R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
|
|
2599 #define CAN_F8R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
|
|
2600 #define CAN_F8R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
|
|
2601 #define CAN_F8R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
|
|
2602 #define CAN_F8R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
|
|
2603 #define CAN_F8R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
|
|
2604 #define CAN_F8R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
|
|
2605 #define CAN_F8R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
|
|
2606 #define CAN_F8R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
|
|
2607 #define CAN_F8R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
|
|
2608 #define CAN_F8R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
|
|
2609 #define CAN_F8R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
|
|
2610 #define CAN_F8R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
|
|
2611 #define CAN_F8R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
|
|
2612 #define CAN_F8R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
|
|
2613 #define CAN_F8R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
|
|
2614 #define CAN_F8R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
|
|
2615 #define CAN_F8R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
|
|
2616 #define CAN_F8R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
|
|
2617 #define CAN_F8R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
|
|
2618 #define CAN_F8R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
|
|
2619 #define CAN_F8R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
|
|
2620 #define CAN_F8R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
|
|
2621 #define CAN_F8R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
|
|
2622 #define CAN_F8R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
|
|
2623 #define CAN_F8R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
|
|
2624 #define CAN_F8R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
|
|
2625
|
|
2626 /******************* Bit definition for CAN_F9R1 register *******************/
|
|
2627 #define CAN_F9R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
|
|
2628 #define CAN_F9R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
|
|
2629 #define CAN_F9R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
|
|
2630 #define CAN_F9R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
|
|
2631 #define CAN_F9R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
|
|
2632 #define CAN_F9R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
|
|
2633 #define CAN_F9R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
|
|
2634 #define CAN_F9R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
|
|
2635 #define CAN_F9R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
|
|
2636 #define CAN_F9R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
|
|
2637 #define CAN_F9R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
|
|
2638 #define CAN_F9R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
|
|
2639 #define CAN_F9R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
|
|
2640 #define CAN_F9R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
|
|
2641 #define CAN_F9R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
|
|
2642 #define CAN_F9R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
|
|
2643 #define CAN_F9R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
|
|
2644 #define CAN_F9R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
|
|
2645 #define CAN_F9R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
|
|
2646 #define CAN_F9R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
|
|
2647 #define CAN_F9R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
|
|
2648 #define CAN_F9R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
|
|
2649 #define CAN_F9R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
|
|
2650 #define CAN_F9R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
|
|
2651 #define CAN_F9R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
|
|
2652 #define CAN_F9R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
|
|
2653 #define CAN_F9R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
|
|
2654 #define CAN_F9R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
|
|
2655 #define CAN_F9R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
|
|
2656 #define CAN_F9R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
|
|
2657 #define CAN_F9R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
|
|
2658 #define CAN_F9R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
|
|
2659
|
|
2660 /******************* Bit definition for CAN_F10R1 register ******************/
|
|
2661 #define CAN_F10R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
|
|
2662 #define CAN_F10R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
|
|
2663 #define CAN_F10R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
|
|
2664 #define CAN_F10R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
|
|
2665 #define CAN_F10R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
|
|
2666 #define CAN_F10R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
|
|
2667 #define CAN_F10R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
|
|
2668 #define CAN_F10R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
|
|
2669 #define CAN_F10R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
|
|
2670 #define CAN_F10R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
|
|
2671 #define CAN_F10R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
|
|
2672 #define CAN_F10R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
|
|
2673 #define CAN_F10R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
|
|
2674 #define CAN_F10R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
|
|
2675 #define CAN_F10R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
|
|
2676 #define CAN_F10R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
|
|
2677 #define CAN_F10R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
|
|
2678 #define CAN_F10R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
|
|
2679 #define CAN_F10R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
|
|
2680 #define CAN_F10R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
|
|
2681 #define CAN_F10R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
|
|
2682 #define CAN_F10R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
|
|
2683 #define CAN_F10R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
|
|
2684 #define CAN_F10R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
|
|
2685 #define CAN_F10R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
|
|
2686 #define CAN_F10R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
|
|
2687 #define CAN_F10R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
|
|
2688 #define CAN_F10R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
|
|
2689 #define CAN_F10R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
|
|
2690 #define CAN_F10R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
|
|
2691 #define CAN_F10R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
|
|
2692 #define CAN_F10R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
|
|
2693
|
|
2694 /******************* Bit definition for CAN_F11R1 register ******************/
|
|
2695 #define CAN_F11R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
|
|
2696 #define CAN_F11R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
|
|
2697 #define CAN_F11R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
|
|
2698 #define CAN_F11R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
|
|
2699 #define CAN_F11R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
|
|
2700 #define CAN_F11R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
|
|
2701 #define CAN_F11R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
|
|
2702 #define CAN_F11R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
|
|
2703 #define CAN_F11R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
|
|
2704 #define CAN_F11R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
|
|
2705 #define CAN_F11R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
|
|
2706 #define CAN_F11R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
|
|
2707 #define CAN_F11R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
|
|
2708 #define CAN_F11R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
|
|
2709 #define CAN_F11R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
|
|
2710 #define CAN_F11R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
|
|
2711 #define CAN_F11R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
|
|
2712 #define CAN_F11R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
|
|
2713 #define CAN_F11R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
|
|
2714 #define CAN_F11R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
|
|
2715 #define CAN_F11R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
|
|
2716 #define CAN_F11R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
|
|
2717 #define CAN_F11R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
|
|
2718 #define CAN_F11R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
|
|
2719 #define CAN_F11R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
|
|
2720 #define CAN_F11R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
|
|
2721 #define CAN_F11R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
|
|
2722 #define CAN_F11R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
|
|
2723 #define CAN_F11R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
|
|
2724 #define CAN_F11R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
|
|
2725 #define CAN_F11R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
|
|
2726 #define CAN_F11R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
|
|
2727
|
|
2728 /******************* Bit definition for CAN_F12R1 register ******************/
|
|
2729 #define CAN_F12R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
|
|
2730 #define CAN_F12R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
|
|
2731 #define CAN_F12R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
|
|
2732 #define CAN_F12R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
|
|
2733 #define CAN_F12R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
|
|
2734 #define CAN_F12R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
|
|
2735 #define CAN_F12R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
|
|
2736 #define CAN_F12R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
|
|
2737 #define CAN_F12R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
|
|
2738 #define CAN_F12R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
|
|
2739 #define CAN_F12R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
|
|
2740 #define CAN_F12R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
|
|
2741 #define CAN_F12R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
|
|
2742 #define CAN_F12R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
|
|
2743 #define CAN_F12R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
|
|
2744 #define CAN_F12R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
|
|
2745 #define CAN_F12R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
|
|
2746 #define CAN_F12R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
|
|
2747 #define CAN_F12R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
|
|
2748 #define CAN_F12R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
|
|
2749 #define CAN_F12R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
|
|
2750 #define CAN_F12R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
|
|
2751 #define CAN_F12R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
|
|
2752 #define CAN_F12R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
|
|
2753 #define CAN_F12R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
|
|
2754 #define CAN_F12R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
|
|
2755 #define CAN_F12R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
|
|
2756 #define CAN_F12R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
|
|
2757 #define CAN_F12R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
|
|
2758 #define CAN_F12R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
|
|
2759 #define CAN_F12R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
|
|
2760 #define CAN_F12R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
|
|
2761
|
|
2762 /******************* Bit definition for CAN_F13R1 register ******************/
|
|
2763 #define CAN_F13R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
|
|
2764 #define CAN_F13R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
|
|
2765 #define CAN_F13R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
|
|
2766 #define CAN_F13R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
|
|
2767 #define CAN_F13R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
|
|
2768 #define CAN_F13R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
|
|
2769 #define CAN_F13R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
|
|
2770 #define CAN_F13R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
|
|
2771 #define CAN_F13R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
|
|
2772 #define CAN_F13R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
|
|
2773 #define CAN_F13R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
|
|
2774 #define CAN_F13R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
|
|
2775 #define CAN_F13R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
|
|
2776 #define CAN_F13R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
|
|
2777 #define CAN_F13R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
|
|
2778 #define CAN_F13R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
|
|
2779 #define CAN_F13R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
|
|
2780 #define CAN_F13R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
|
|
2781 #define CAN_F13R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
|
|
2782 #define CAN_F13R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
|
|
2783 #define CAN_F13R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
|
|
2784 #define CAN_F13R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
|
|
2785 #define CAN_F13R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
|
|
2786 #define CAN_F13R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
|
|
2787 #define CAN_F13R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
|
|
2788 #define CAN_F13R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
|
|
2789 #define CAN_F13R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
|
|
2790 #define CAN_F13R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
|
|
2791 #define CAN_F13R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
|
|
2792 #define CAN_F13R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
|
|
2793 #define CAN_F13R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
|
|
2794 #define CAN_F13R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
|
|
2795
|
|
2796 /******************* Bit definition for CAN_F0R2 register *******************/
|
|
2797 #define CAN_F0R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
|
|
2798 #define CAN_F0R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
|
|
2799 #define CAN_F0R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
|
|
2800 #define CAN_F0R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
|
|
2801 #define CAN_F0R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
|
|
2802 #define CAN_F0R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
|
|
2803 #define CAN_F0R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
|
|
2804 #define CAN_F0R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
|
|
2805 #define CAN_F0R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
|
|
2806 #define CAN_F0R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
|
|
2807 #define CAN_F0R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
|
|
2808 #define CAN_F0R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
|
|
2809 #define CAN_F0R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
|
|
2810 #define CAN_F0R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
|
|
2811 #define CAN_F0R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
|
|
2812 #define CAN_F0R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
|
|
2813 #define CAN_F0R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
|
|
2814 #define CAN_F0R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
|
|
2815 #define CAN_F0R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
|
|
2816 #define CAN_F0R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
|
|
2817 #define CAN_F0R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
|
|
2818 #define CAN_F0R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
|
|
2819 #define CAN_F0R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
|
|
2820 #define CAN_F0R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
|
|
2821 #define CAN_F0R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
|
|
2822 #define CAN_F0R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
|
|
2823 #define CAN_F0R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
|
|
2824 #define CAN_F0R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
|
|
2825 #define CAN_F0R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
|
|
2826 #define CAN_F0R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
|
|
2827 #define CAN_F0R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
|
|
2828 #define CAN_F0R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
|
|
2829
|
|
2830 /******************* Bit definition for CAN_F1R2 register *******************/
|
|
2831 #define CAN_F1R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
|
|
2832 #define CAN_F1R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
|
|
2833 #define CAN_F1R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
|
|
2834 #define CAN_F1R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
|
|
2835 #define CAN_F1R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
|
|
2836 #define CAN_F1R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
|
|
2837 #define CAN_F1R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
|
|
2838 #define CAN_F1R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
|
|
2839 #define CAN_F1R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
|
|
2840 #define CAN_F1R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
|
|
2841 #define CAN_F1R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
|
|
2842 #define CAN_F1R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
|
|
2843 #define CAN_F1R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
|
|
2844 #define CAN_F1R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
|
|
2845 #define CAN_F1R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
|
|
2846 #define CAN_F1R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
|
|
2847 #define CAN_F1R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
|
|
2848 #define CAN_F1R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
|
|
2849 #define CAN_F1R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
|
|
2850 #define CAN_F1R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
|
|
2851 #define CAN_F1R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
|
|
2852 #define CAN_F1R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
|
|
2853 #define CAN_F1R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
|
|
2854 #define CAN_F1R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
|
|
2855 #define CAN_F1R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
|
|
2856 #define CAN_F1R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
|
|
2857 #define CAN_F1R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
|
|
2858 #define CAN_F1R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
|
|
2859 #define CAN_F1R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
|
|
2860 #define CAN_F1R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
|
|
2861 #define CAN_F1R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
|
|
2862 #define CAN_F1R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
|
|
2863
|
|
2864 /******************* Bit definition for CAN_F2R2 register *******************/
|
|
2865 #define CAN_F2R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
|
|
2866 #define CAN_F2R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
|
|
2867 #define CAN_F2R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
|
|
2868 #define CAN_F2R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
|
|
2869 #define CAN_F2R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
|
|
2870 #define CAN_F2R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
|
|
2871 #define CAN_F2R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
|
|
2872 #define CAN_F2R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
|
|
2873 #define CAN_F2R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
|
|
2874 #define CAN_F2R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
|
|
2875 #define CAN_F2R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
|
|
2876 #define CAN_F2R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
|
|
2877 #define CAN_F2R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
|
|
2878 #define CAN_F2R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
|
|
2879 #define CAN_F2R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
|
|
2880 #define CAN_F2R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
|
|
2881 #define CAN_F2R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
|
|
2882 #define CAN_F2R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
|
|
2883 #define CAN_F2R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
|
|
2884 #define CAN_F2R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
|
|
2885 #define CAN_F2R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
|
|
2886 #define CAN_F2R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
|
|
2887 #define CAN_F2R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
|
|
2888 #define CAN_F2R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
|
|
2889 #define CAN_F2R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
|
|
2890 #define CAN_F2R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
|
|
2891 #define CAN_F2R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
|
|
2892 #define CAN_F2R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
|
|
2893 #define CAN_F2R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
|
|
2894 #define CAN_F2R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
|
|
2895 #define CAN_F2R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
|
|
2896 #define CAN_F2R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
|
|
2897
|
|
2898 /******************* Bit definition for CAN_F3R2 register *******************/
|
|
2899 #define CAN_F3R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
|
|
2900 #define CAN_F3R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
|
|
2901 #define CAN_F3R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
|
|
2902 #define CAN_F3R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
|
|
2903 #define CAN_F3R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
|
|
2904 #define CAN_F3R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
|
|
2905 #define CAN_F3R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
|
|
2906 #define CAN_F3R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
|
|
2907 #define CAN_F3R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
|
|
2908 #define CAN_F3R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
|
|
2909 #define CAN_F3R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
|
|
2910 #define CAN_F3R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
|
|
2911 #define CAN_F3R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
|
|
2912 #define CAN_F3R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
|
|
2913 #define CAN_F3R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
|
|
2914 #define CAN_F3R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
|
|
2915 #define CAN_F3R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
|
|
2916 #define CAN_F3R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
|
|
2917 #define CAN_F3R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
|
|
2918 #define CAN_F3R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
|
|
2919 #define CAN_F3R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
|
|
2920 #define CAN_F3R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
|
|
2921 #define CAN_F3R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
|
|
2922 #define CAN_F3R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
|
|
2923 #define CAN_F3R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
|
|
2924 #define CAN_F3R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
|
|
2925 #define CAN_F3R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
|
|
2926 #define CAN_F3R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
|
|
2927 #define CAN_F3R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
|
|
2928 #define CAN_F3R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
|
|
2929 #define CAN_F3R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
|
|
2930 #define CAN_F3R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
|
|
2931
|
|
2932 /******************* Bit definition for CAN_F4R2 register *******************/
|
|
2933 #define CAN_F4R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
|
|
2934 #define CAN_F4R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
|
|
2935 #define CAN_F4R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
|
|
2936 #define CAN_F4R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
|
|
2937 #define CAN_F4R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
|
|
2938 #define CAN_F4R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
|
|
2939 #define CAN_F4R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
|
|
2940 #define CAN_F4R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
|
|
2941 #define CAN_F4R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
|
|
2942 #define CAN_F4R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
|
|
2943 #define CAN_F4R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
|
|
2944 #define CAN_F4R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
|
|
2945 #define CAN_F4R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
|
|
2946 #define CAN_F4R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
|
|
2947 #define CAN_F4R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
|
|
2948 #define CAN_F4R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
|
|
2949 #define CAN_F4R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
|
|
2950 #define CAN_F4R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
|
|
2951 #define CAN_F4R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
|
|
2952 #define CAN_F4R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
|
|
2953 #define CAN_F4R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
|
|
2954 #define CAN_F4R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
|
|
2955 #define CAN_F4R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
|
|
2956 #define CAN_F4R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
|
|
2957 #define CAN_F4R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
|
|
2958 #define CAN_F4R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
|
|
2959 #define CAN_F4R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
|
|
2960 #define CAN_F4R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
|
|
2961 #define CAN_F4R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
|
|
2962 #define CAN_F4R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
|
|
2963 #define CAN_F4R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
|
|
2964 #define CAN_F4R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
|
|
2965
|
|
2966 /******************* Bit definition for CAN_F5R2 register *******************/
|
|
2967 #define CAN_F5R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
|
|
2968 #define CAN_F5R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
|
|
2969 #define CAN_F5R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
|
|
2970 #define CAN_F5R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
|
|
2971 #define CAN_F5R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
|
|
2972 #define CAN_F5R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
|
|
2973 #define CAN_F5R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
|
|
2974 #define CAN_F5R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
|
|
2975 #define CAN_F5R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
|
|
2976 #define CAN_F5R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
|
|
2977 #define CAN_F5R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
|
|
2978 #define CAN_F5R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
|
|
2979 #define CAN_F5R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
|
|
2980 #define CAN_F5R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
|
|
2981 #define CAN_F5R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
|
|
2982 #define CAN_F5R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
|
|
2983 #define CAN_F5R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
|
|
2984 #define CAN_F5R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
|
|
2985 #define CAN_F5R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
|
|
2986 #define CAN_F5R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
|
|
2987 #define CAN_F5R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
|
|
2988 #define CAN_F5R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
|
|
2989 #define CAN_F5R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
|
|
2990 #define CAN_F5R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
|
|
2991 #define CAN_F5R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
|
|
2992 #define CAN_F5R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
|
|
2993 #define CAN_F5R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
|
|
2994 #define CAN_F5R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
|
|
2995 #define CAN_F5R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
|
|
2996 #define CAN_F5R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
|
|
2997 #define CAN_F5R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
|
|
2998 #define CAN_F5R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
|
|
2999
|
|
3000 /******************* Bit definition for CAN_F6R2 register *******************/
|
|
3001 #define CAN_F6R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
|
|
3002 #define CAN_F6R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
|
|
3003 #define CAN_F6R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
|
|
3004 #define CAN_F6R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
|
|
3005 #define CAN_F6R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
|
|
3006 #define CAN_F6R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
|
|
3007 #define CAN_F6R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
|
|
3008 #define CAN_F6R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
|
|
3009 #define CAN_F6R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
|
|
3010 #define CAN_F6R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
|
|
3011 #define CAN_F6R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
|
|
3012 #define CAN_F6R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
|
|
3013 #define CAN_F6R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
|
|
3014 #define CAN_F6R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
|
|
3015 #define CAN_F6R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
|
|
3016 #define CAN_F6R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
|
|
3017 #define CAN_F6R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
|
|
3018 #define CAN_F6R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
|
|
3019 #define CAN_F6R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
|
|
3020 #define CAN_F6R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
|
|
3021 #define CAN_F6R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
|
|
3022 #define CAN_F6R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
|
|
3023 #define CAN_F6R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
|
|
3024 #define CAN_F6R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
|
|
3025 #define CAN_F6R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
|
|
3026 #define CAN_F6R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
|
|
3027 #define CAN_F6R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
|
|
3028 #define CAN_F6R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
|
|
3029 #define CAN_F6R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
|
|
3030 #define CAN_F6R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
|
|
3031 #define CAN_F6R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
|
|
3032 #define CAN_F6R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
|
|
3033
|
|
3034 /******************* Bit definition for CAN_F7R2 register *******************/
|
|
3035 #define CAN_F7R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
|
|
3036 #define CAN_F7R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
|
|
3037 #define CAN_F7R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
|
|
3038 #define CAN_F7R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
|
|
3039 #define CAN_F7R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
|
|
3040 #define CAN_F7R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
|
|
3041 #define CAN_F7R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
|
|
3042 #define CAN_F7R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
|
|
3043 #define CAN_F7R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
|
|
3044 #define CAN_F7R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
|
|
3045 #define CAN_F7R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
|
|
3046 #define CAN_F7R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
|
|
3047 #define CAN_F7R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
|
|
3048 #define CAN_F7R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
|
|
3049 #define CAN_F7R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
|
|
3050 #define CAN_F7R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
|
|
3051 #define CAN_F7R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
|
|
3052 #define CAN_F7R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
|
|
3053 #define CAN_F7R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
|
|
3054 #define CAN_F7R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
|
|
3055 #define CAN_F7R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
|
|
3056 #define CAN_F7R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
|
|
3057 #define CAN_F7R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
|
|
3058 #define CAN_F7R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
|
|
3059 #define CAN_F7R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
|
|
3060 #define CAN_F7R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
|
|
3061 #define CAN_F7R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
|
|
3062 #define CAN_F7R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
|
|
3063 #define CAN_F7R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
|
|
3064 #define CAN_F7R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
|
|
3065 #define CAN_F7R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
|
|
3066 #define CAN_F7R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
|
|
3067
|
|
3068 /******************* Bit definition for CAN_F8R2 register *******************/
|
|
3069 #define CAN_F8R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
|
|
3070 #define CAN_F8R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
|
|
3071 #define CAN_F8R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
|
|
3072 #define CAN_F8R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
|
|
3073 #define CAN_F8R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
|
|
3074 #define CAN_F8R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
|
|
3075 #define CAN_F8R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
|
|
3076 #define CAN_F8R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
|
|
3077 #define CAN_F8R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
|
|
3078 #define CAN_F8R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
|
|
3079 #define CAN_F8R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
|
|
3080 #define CAN_F8R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
|
|
3081 #define CAN_F8R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
|
|
3082 #define CAN_F8R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
|
|
3083 #define CAN_F8R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
|
|
3084 #define CAN_F8R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
|
|
3085 #define CAN_F8R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
|
|
3086 #define CAN_F8R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
|
|
3087 #define CAN_F8R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
|
|
3088 #define CAN_F8R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
|
|
3089 #define CAN_F8R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
|
|
3090 #define CAN_F8R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
|
|
3091 #define CAN_F8R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
|
|
3092 #define CAN_F8R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
|
|
3093 #define CAN_F8R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
|
|
3094 #define CAN_F8R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
|
|
3095 #define CAN_F8R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
|
|
3096 #define CAN_F8R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
|
|
3097 #define CAN_F8R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
|
|
3098 #define CAN_F8R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
|
|
3099 #define CAN_F8R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
|
|
3100 #define CAN_F8R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
|
|
3101
|
|
3102 /******************* Bit definition for CAN_F9R2 register *******************/
|
|
3103 #define CAN_F9R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
|
|
3104 #define CAN_F9R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
|
|
3105 #define CAN_F9R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
|
|
3106 #define CAN_F9R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
|
|
3107 #define CAN_F9R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
|
|
3108 #define CAN_F9R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
|
|
3109 #define CAN_F9R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
|
|
3110 #define CAN_F9R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
|
|
3111 #define CAN_F9R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
|
|
3112 #define CAN_F9R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
|
|
3113 #define CAN_F9R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
|
|
3114 #define CAN_F9R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
|
|
3115 #define CAN_F9R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
|
|
3116 #define CAN_F9R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
|
|
3117 #define CAN_F9R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
|
|
3118 #define CAN_F9R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
|
|
3119 #define CAN_F9R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
|
|
3120 #define CAN_F9R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
|
|
3121 #define CAN_F9R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
|
|
3122 #define CAN_F9R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
|
|
3123 #define CAN_F9R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
|
|
3124 #define CAN_F9R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
|
|
3125 #define CAN_F9R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
|
|
3126 #define CAN_F9R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
|
|
3127 #define CAN_F9R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
|
|
3128 #define CAN_F9R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
|
|
3129 #define CAN_F9R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
|
|
3130 #define CAN_F9R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
|
|
3131 #define CAN_F9R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
|
|
3132 #define CAN_F9R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
|
|
3133 #define CAN_F9R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
|
|
3134 #define CAN_F9R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
|
|
3135
|
|
3136 /******************* Bit definition for CAN_F10R2 register ******************/
|
|
3137 #define CAN_F10R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
|
|
3138 #define CAN_F10R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
|
|
3139 #define CAN_F10R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
|
|
3140 #define CAN_F10R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
|
|
3141 #define CAN_F10R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
|
|
3142 #define CAN_F10R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
|
|
3143 #define CAN_F10R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
|
|
3144 #define CAN_F10R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
|
|
3145 #define CAN_F10R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
|
|
3146 #define CAN_F10R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
|
|
3147 #define CAN_F10R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
|
|
3148 #define CAN_F10R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
|
|
3149 #define CAN_F10R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
|
|
3150 #define CAN_F10R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
|
|
3151 #define CAN_F10R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
|
|
3152 #define CAN_F10R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
|
|
3153 #define CAN_F10R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
|
|
3154 #define CAN_F10R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
|
|
3155 #define CAN_F10R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
|
|
3156 #define CAN_F10R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
|
|
3157 #define CAN_F10R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
|
|
3158 #define CAN_F10R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
|
|
3159 #define CAN_F10R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
|
|
3160 #define CAN_F10R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
|
|
3161 #define CAN_F10R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
|
|
3162 #define CAN_F10R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
|
|
3163 #define CAN_F10R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
|
|
3164 #define CAN_F10R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
|
|
3165 #define CAN_F10R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
|
|
3166 #define CAN_F10R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
|
|
3167 #define CAN_F10R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
|
|
3168 #define CAN_F10R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
|
|
3169
|
|
3170 /******************* Bit definition for CAN_F11R2 register ******************/
|
|
3171 #define CAN_F11R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
|
|
3172 #define CAN_F11R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
|
|
3173 #define CAN_F11R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
|
|
3174 #define CAN_F11R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
|
|
3175 #define CAN_F11R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
|
|
3176 #define CAN_F11R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
|
|
3177 #define CAN_F11R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
|
|
3178 #define CAN_F11R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
|
|
3179 #define CAN_F11R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
|
|
3180 #define CAN_F11R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
|
|
3181 #define CAN_F11R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
|
|
3182 #define CAN_F11R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
|
|
3183 #define CAN_F11R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
|
|
3184 #define CAN_F11R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
|
|
3185 #define CAN_F11R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
|
|
3186 #define CAN_F11R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
|
|
3187 #define CAN_F11R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
|
|
3188 #define CAN_F11R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
|
|
3189 #define CAN_F11R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
|
|
3190 #define CAN_F11R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
|
|
3191 #define CAN_F11R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
|
|
3192 #define CAN_F11R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
|
|
3193 #define CAN_F11R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
|
|
3194 #define CAN_F11R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
|
|
3195 #define CAN_F11R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
|
|
3196 #define CAN_F11R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
|
|
3197 #define CAN_F11R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
|
|
3198 #define CAN_F11R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
|
|
3199 #define CAN_F11R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
|
|
3200 #define CAN_F11R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
|
|
3201 #define CAN_F11R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
|
|
3202 #define CAN_F11R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
|
|
3203
|
|
3204 /******************* Bit definition for CAN_F12R2 register ******************/
|
|
3205 #define CAN_F12R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
|
|
3206 #define CAN_F12R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
|
|
3207 #define CAN_F12R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
|
|
3208 #define CAN_F12R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
|
|
3209 #define CAN_F12R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
|
|
3210 #define CAN_F12R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
|
|
3211 #define CAN_F12R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
|
|
3212 #define CAN_F12R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
|
|
3213 #define CAN_F12R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
|
|
3214 #define CAN_F12R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
|
|
3215 #define CAN_F12R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
|
|
3216 #define CAN_F12R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
|
|
3217 #define CAN_F12R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
|
|
3218 #define CAN_F12R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
|
|
3219 #define CAN_F12R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
|
|
3220 #define CAN_F12R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
|
|
3221 #define CAN_F12R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
|
|
3222 #define CAN_F12R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
|
|
3223 #define CAN_F12R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
|
|
3224 #define CAN_F12R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
|
|
3225 #define CAN_F12R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
|
|
3226 #define CAN_F12R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
|
|
3227 #define CAN_F12R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
|
|
3228 #define CAN_F12R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
|
|
3229 #define CAN_F12R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
|
|
3230 #define CAN_F12R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
|
|
3231 #define CAN_F12R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
|
|
3232 #define CAN_F12R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
|
|
3233 #define CAN_F12R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
|
|
3234 #define CAN_F12R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
|
|
3235 #define CAN_F12R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
|
|
3236 #define CAN_F12R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
|
|
3237
|
|
3238 /******************* Bit definition for CAN_F13R2 register ******************/
|
|
3239 #define CAN_F13R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
|
|
3240 #define CAN_F13R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
|
|
3241 #define CAN_F13R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
|
|
3242 #define CAN_F13R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
|
|
3243 #define CAN_F13R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
|
|
3244 #define CAN_F13R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
|
|
3245 #define CAN_F13R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
|
|
3246 #define CAN_F13R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
|
|
3247 #define CAN_F13R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
|
|
3248 #define CAN_F13R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
|
|
3249 #define CAN_F13R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
|
|
3250 #define CAN_F13R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
|
|
3251 #define CAN_F13R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
|
|
3252 #define CAN_F13R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
|
|
3253 #define CAN_F13R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
|
|
3254 #define CAN_F13R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
|
|
3255 #define CAN_F13R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
|
|
3256 #define CAN_F13R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
|
|
3257 #define CAN_F13R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
|
|
3258 #define CAN_F13R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
|
|
3259 #define CAN_F13R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
|
|
3260 #define CAN_F13R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
|
|
3261 #define CAN_F13R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
|
|
3262 #define CAN_F13R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
|
|
3263 #define CAN_F13R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
|
|
3264 #define CAN_F13R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
|
|
3265 #define CAN_F13R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
|
|
3266 #define CAN_F13R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
|
|
3267 #define CAN_F13R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
|
|
3268 #define CAN_F13R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
|
|
3269 #define CAN_F13R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
|
|
3270 #define CAN_F13R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
|
|
3271
|
|
3272 /******************************************************************************/
|
|
3273 /* */
|
|
3274 /* CRC calculation unit */
|
|
3275 /* */
|
|
3276 /******************************************************************************/
|
|
3277 /******************* Bit definition for CRC_DR register *********************/
|
|
3278 #define CRC_DR_DR ((uint32_t)0xFFFFFFFFU) /*!< Data register bits */
|
|
3279
|
|
3280 /******************* Bit definition for CRC_IDR register ********************/
|
|
3281 #define CRC_IDR_IDR ((uint8_t)0xFFU) /*!< General-purpose 8-bit data register bits */
|
|
3282
|
|
3283 /******************** Bit definition for CRC_CR register ********************/
|
|
3284 #define CRC_CR_RESET ((uint32_t)0x00000001U) /*!< RESET the CRC computation unit bit */
|
|
3285 #define CRC_CR_POLYSIZE ((uint32_t)0x00000018U) /*!< Polynomial size bits */
|
|
3286 #define CRC_CR_POLYSIZE_0 ((uint32_t)0x00000008U) /*!< Polynomial size bit 0 */
|
|
3287 #define CRC_CR_POLYSIZE_1 ((uint32_t)0x00000010U) /*!< Polynomial size bit 1 */
|
|
3288 #define CRC_CR_REV_IN ((uint32_t)0x00000060U) /*!< REV_IN Reverse Input Data bits */
|
|
3289 #define CRC_CR_REV_IN_0 ((uint32_t)0x00000020U) /*!< Bit 0 */
|
|
3290 #define CRC_CR_REV_IN_1 ((uint32_t)0x00000040U) /*!< Bit 1 */
|
|
3291 #define CRC_CR_REV_OUT ((uint32_t)0x00000080U) /*!< REV_OUT Reverse Output Data bits */
|
|
3292
|
|
3293 /******************* Bit definition for CRC_INIT register *******************/
|
|
3294 #define CRC_INIT_INIT ((uint32_t)0xFFFFFFFFU) /*!< Initial CRC value bits */
|
|
3295
|
|
3296 /******************* Bit definition for CRC_POL register ********************/
|
|
3297 #define CRC_POL_POL ((uint32_t)0xFFFFFFFFU) /*!< Coefficients of the polynomial */
|
|
3298
|
|
3299 /******************************************************************************/
|
|
3300 /* */
|
|
3301 /* CRS Clock Recovery System */
|
|
3302 /******************************************************************************/
|
|
3303
|
|
3304 /******************* Bit definition for CRS_CR register *********************/
|
|
3305 #define CRS_CR_SYNCOKIE ((uint32_t)0x00000001U) /*!< SYNC event OK interrupt enable */
|
|
3306 #define CRS_CR_SYNCWARNIE ((uint32_t)0x00000002U) /*!< SYNC warning interrupt enable */
|
|
3307 #define CRS_CR_ERRIE ((uint32_t)0x00000004U) /*!< SYNC error or trimming error interrupt enable */
|
|
3308 #define CRS_CR_ESYNCIE ((uint32_t)0x00000008U) /*!< Expected SYNC interrupt enable */
|
|
3309 #define CRS_CR_CEN ((uint32_t)0x00000020U) /*!< Frequency error counter enable */
|
|
3310 #define CRS_CR_AUTOTRIMEN ((uint32_t)0x00000040U) /*!< Automatic trimming enable */
|
|
3311 #define CRS_CR_SWSYNC ((uint32_t)0x00000080U) /*!< Generate software SYNC event */
|
|
3312 #define CRS_CR_TRIM ((uint32_t)0x00003F00U) /*!< HSI48 oscillator smooth trimming */
|
|
3313
|
|
3314 /******************* Bit definition for CRS_CFGR register *********************/
|
|
3315 #define CRS_CFGR_RELOAD ((uint32_t)0x0000FFFFU) /*!< Counter reload value */
|
|
3316 #define CRS_CFGR_FELIM ((uint32_t)0x00FF0000U) /*!< Frequency error limit */
|
|
3317
|
|
3318 #define CRS_CFGR_SYNCDIV ((uint32_t)0x07000000U) /*!< SYNC divider */
|
|
3319 #define CRS_CFGR_SYNCDIV_0 ((uint32_t)0x01000000U) /*!< SYNC divider bit 0 */
|
|
3320 #define CRS_CFGR_SYNCDIV_1 ((uint32_t)0x02000000U) /*!< SYNC divider bit 1 */
|
|
3321 #define CRS_CFGR_SYNCDIV_2 ((uint32_t)0x04000000U) /*!< SYNC divider bit 2 */
|
|
3322
|
|
3323 #define CRS_CFGR_SYNCSRC ((uint32_t)0x30000000U) /*!< SYNC signal source selection */
|
|
3324 #define CRS_CFGR_SYNCSRC_0 ((uint32_t)0x10000000U) /*!< SYNC signal source selection bit 0 */
|
|
3325 #define CRS_CFGR_SYNCSRC_1 ((uint32_t)0x20000000U) /*!< SYNC signal source selection bit 1 */
|
|
3326
|
|
3327 #define CRS_CFGR_SYNCPOL ((uint32_t)0x80000000U) /*!< SYNC polarity selection */
|
|
3328
|
|
3329 /******************* Bit definition for CRS_ISR register *********************/
|
|
3330 #define CRS_ISR_SYNCOKF ((uint32_t)0x00000001U) /*!< SYNC event OK flag */
|
|
3331 #define CRS_ISR_SYNCWARNF ((uint32_t)0x00000002U) /*!< SYNC warning flag */
|
|
3332 #define CRS_ISR_ERRF ((uint32_t)0x00000004U) /*!< Error flag */
|
|
3333 #define CRS_ISR_ESYNCF ((uint32_t)0x00000008U) /*!< Expected SYNC flag */
|
|
3334 #define CRS_ISR_SYNCERR ((uint32_t)0x00000100U) /*!< SYNC error */
|
|
3335 #define CRS_ISR_SYNCMISS ((uint32_t)0x00000200U) /*!< SYNC missed */
|
|
3336 #define CRS_ISR_TRIMOVF ((uint32_t)0x00000400U) /*!< Trimming overflow or underflow */
|
|
3337 #define CRS_ISR_FEDIR ((uint32_t)0x00008000U) /*!< Frequency error direction */
|
|
3338 #define CRS_ISR_FECAP ((uint32_t)0xFFFF0000U) /*!< Frequency error capture */
|
|
3339
|
|
3340 /******************* Bit definition for CRS_ICR register *********************/
|
|
3341 #define CRS_ICR_SYNCOKC ((uint32_t)0x00000001U) /*!< SYNC event OK clear flag */
|
|
3342 #define CRS_ICR_SYNCWARNC ((uint32_t)0x00000002U) /*!< SYNC warning clear flag */
|
|
3343 #define CRS_ICR_ERRC ((uint32_t)0x00000004U) /*!< Error clear flag */
|
|
3344 #define CRS_ICR_ESYNCC ((uint32_t)0x00000008U) /*!< Expected SYNC clear flag */
|
|
3345
|
|
3346 /******************************************************************************/
|
|
3347 /* */
|
|
3348 /* Advanced Encryption Standard (AES) */
|
|
3349 /* */
|
|
3350 /******************************************************************************/
|
|
3351 /******************* Bit definition for AES_CR register *********************/
|
|
3352 #define AES_CR_EN ((uint32_t)0x00000001U) /*!< AES Enable */
|
|
3353 #define AES_CR_DATATYPE ((uint32_t)0x00000006U) /*!< Data type selection */
|
|
3354 #define AES_CR_DATATYPE_0 ((uint32_t)0x00000002U) /*!< Bit 0 */
|
|
3355 #define AES_CR_DATATYPE_1 ((uint32_t)0x00000004U) /*!< Bit 1 */
|
|
3356
|
|
3357 #define AES_CR_MODE ((uint32_t)0x00000018U) /*!< AES Mode Of Operation */
|
|
3358 #define AES_CR_MODE_0 ((uint32_t)0x00000008U) /*!< Bit 0 */
|
|
3359 #define AES_CR_MODE_1 ((uint32_t)0x00000010U) /*!< Bit 1 */
|
|
3360
|
|
3361 #define AES_CR_CHMOD ((uint32_t)0x00010060U) /*!< AES Chaining Mode */
|
|
3362 #define AES_CR_CHMOD_0 ((uint32_t)0x00000020U) /*!< Bit 0 */
|
|
3363 #define AES_CR_CHMOD_1 ((uint32_t)0x00000040U) /*!< Bit 1 */
|
|
3364 #define AES_CR_CHMOD_2 ((uint32_t)0x00010000U) /*!< Bit 2 */
|
|
3365
|
|
3366 #define AES_CR_CCFC ((uint32_t)0x00000080U) /*!< Computation Complete Flag Clear */
|
|
3367 #define AES_CR_ERRC ((uint32_t)0x00000100U) /*!< Error Clear */
|
|
3368 #define AES_CR_CCFIE ((uint32_t)0x00000200U) /*!< Computation Complete Flag Interrupt Enable */
|
|
3369 #define AES_CR_ERRIE ((uint32_t)0x00000400U) /*!< Error Interrupt Enable */
|
|
3370 #define AES_CR_DMAINEN ((uint32_t)0x00000800U) /*!< Enable data input phase DMA management */
|
|
3371 #define AES_CR_DMAOUTEN ((uint32_t)0x00001000U) /*!< Enable data output phase DMA management */
|
|
3372
|
|
3373 #define AES_CR_GCMPH ((uint32_t)0x00006000U) /*!< GCM Phase */
|
|
3374 #define AES_CR_GCMPH_0 ((uint32_t)0x00002000U) /*!< Bit 0 */
|
|
3375 #define AES_CR_GCMPH_1 ((uint32_t)0x00004000U) /*!< Bit 1 */
|
|
3376
|
|
3377 #define AES_CR_KEYSIZE ((uint32_t)0x00040000U) /*!< Key size selection */
|
|
3378
|
|
3379 /******************* Bit definition for AES_SR register *********************/
|
|
3380 #define AES_SR_CCF ((uint32_t)0x00000001U) /*!< Computation Complete Flag */
|
|
3381 #define AES_SR_RDERR ((uint32_t)0x00000002U) /*!< Read Error Flag */
|
|
3382 #define AES_SR_WRERR ((uint32_t)0x00000004U) /*!< Write Error Flag */
|
|
3383 #define AES_SR_BUSY ((uint32_t)0x00000008U) /*!< Busy Flag */
|
|
3384
|
|
3385 /******************* Bit definition for AES_DINR register *******************/
|
|
3386 #define AES_DINR ((uint32_t)0xFFFFFFFFU) /*!< AES Data Input Register */
|
|
3387
|
|
3388 /******************* Bit definition for AES_DOUTR register ******************/
|
|
3389 #define AES_DOUTR ((uint32_t)0xFFFFFFFFU) /*!< AES Data Output Register */
|
|
3390
|
|
3391 /******************* Bit definition for AES_KEYR0 register ******************/
|
|
3392 #define AES_KEYR0 ((uint32_t)0xFFFFFFFFU) /*!< AES Key Register 0 */
|
|
3393
|
|
3394 /******************* Bit definition for AES_KEYR1 register ******************/
|
|
3395 #define AES_KEYR1 ((uint32_t)0xFFFFFFFFU) /*!< AES Key Register 1 */
|
|
3396
|
|
3397 /******************* Bit definition for AES_KEYR2 register ******************/
|
|
3398 #define AES_KEYR2 ((uint32_t)0xFFFFFFFFU) /*!< AES Key Register 2 */
|
|
3399
|
|
3400 /******************* Bit definition for AES_KEYR3 register ******************/
|
|
3401 #define AES_KEYR3 ((uint32_t)0xFFFFFFFFU) /*!< AES Key Register 3 */
|
|
3402
|
|
3403 /******************* Bit definition for AES_KEYR4 register ******************/
|
|
3404 #define AES_KEYR4 ((uint32_t)0xFFFFFFFFU) /*!< AES Key Register 4 */
|
|
3405
|
|
3406 /******************* Bit definition for AES_KEYR5 register ******************/
|
|
3407 #define AES_KEYR5 ((uint32_t)0xFFFFFFFFU) /*!< AES Key Register 5 */
|
|
3408
|
|
3409 /******************* Bit definition for AES_KEYR6 register ******************/
|
|
3410 #define AES_KEYR6 ((uint32_t)0xFFFFFFFFU) /*!< AES Key Register 6 */
|
|
3411
|
|
3412 /******************* Bit definition for AES_KEYR7 register ******************/
|
|
3413 #define AES_KEYR7 ((uint32_t)0xFFFFFFFFU) /*!< AES Key Register 7 */
|
|
3414
|
|
3415 /******************* Bit definition for AES_IVR0 register ******************/
|
|
3416 #define AES_IVR0 ((uint32_t)0xFFFFFFFFU) /*!< AES Initialization Vector Register 0 */
|
|
3417
|
|
3418 /******************* Bit definition for AES_IVR1 register ******************/
|
|
3419 #define AES_IVR1 ((uint32_t)0xFFFFFFFFU) /*!< AES Initialization Vector Register 1 */
|
|
3420
|
|
3421 /******************* Bit definition for AES_IVR2 register ******************/
|
|
3422 #define AES_IVR2 ((uint32_t)0xFFFFFFFFU) /*!< AES Initialization Vector Register 2 */
|
|
3423
|
|
3424 /******************* Bit definition for AES_IVR3 register ******************/
|
|
3425 #define AES_IVR3 ((uint32_t)0xFFFFFFFFU) /*!< AES Initialization Vector Register 3 */
|
|
3426
|
|
3427 /******************* Bit definition for AES_SUSP0R register ******************/
|
|
3428 #define AES_SUSP0R ((uint32_t)0xFFFFFFFFU) /*!< AES Suspend registers 0 */
|
|
3429
|
|
3430 /******************* Bit definition for AES_SUSP1R register ******************/
|
|
3431 #define AES_SUSP1R ((uint32_t)0xFFFFFFFFU) /*!< AES Suspend registers 1 */
|
|
3432
|
|
3433 /******************* Bit definition for AES_SUSP2R register ******************/
|
|
3434 #define AES_SUSP2R ((uint32_t)0xFFFFFFFFU) /*!< AES Suspend registers 2 */
|
|
3435
|
|
3436 /******************* Bit definition for AES_SUSP3R register ******************/
|
|
3437 #define AES_SUSP3R ((uint32_t)0xFFFFFFFFU) /*!< AES Suspend registers 3 */
|
|
3438
|
|
3439 /******************* Bit definition for AES_SUSP4R register ******************/
|
|
3440 #define AES_SUSP4R ((uint32_t)0xFFFFFFFFU) /*!< AES Suspend registers 4 */
|
|
3441
|
|
3442 /******************* Bit definition for AES_SUSP5R register ******************/
|
|
3443 #define AES_SUSP5R ((uint32_t)0xFFFFFFFFU) /*!< AES Suspend registers 5 */
|
|
3444
|
|
3445 /******************* Bit definition for AES_SUSP6R register ******************/
|
|
3446 #define AES_SUSP6R ((uint32_t)0xFFFFFFFFU) /*!< AES Suspend registers 6 */
|
|
3447
|
|
3448 /******************* Bit definition for AES_SUSP7R register ******************/
|
|
3449 #define AES_SUSP7R ((uint32_t)0xFFFFFFFFU) /*!< AES Suspend registers 7 */
|
|
3450
|
|
3451 /******************************************************************************/
|
|
3452 /* */
|
|
3453 /* Digital to Analog Converter */
|
|
3454 /* */
|
|
3455 /******************************************************************************/
|
|
3456 /******************** Bit definition for DAC_CR register ********************/
|
|
3457 #define DAC_CR_EN1 ((uint32_t)0x00000001U) /*!<DAC channel1 enable */
|
|
3458 #define DAC_CR_TEN1 ((uint32_t)0x00000004U) /*!<DAC channel1 Trigger enable */
|
|
3459
|
|
3460 #define DAC_CR_TSEL1 ((uint32_t)0x00000038U) /*!<TSEL1[2:0] (DAC channel1 Trigger selection) */
|
|
3461 #define DAC_CR_TSEL1_0 ((uint32_t)0x00000008U) /*!<Bit 0 */
|
|
3462 #define DAC_CR_TSEL1_1 ((uint32_t)0x00000010U) /*!<Bit 1 */
|
|
3463 #define DAC_CR_TSEL1_2 ((uint32_t)0x00000020U) /*!<Bit 2 */
|
|
3464
|
|
3465 #define DAC_CR_WAVE1 ((uint32_t)0x000000C0U) /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */
|
|
3466 #define DAC_CR_WAVE1_0 ((uint32_t)0x00000040U) /*!<Bit 0 */
|
|
3467 #define DAC_CR_WAVE1_1 ((uint32_t)0x00000080U) /*!<Bit 1 */
|
|
3468
|
|
3469 #define DAC_CR_MAMP1 ((uint32_t)0x00000F00U) /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */
|
|
3470 #define DAC_CR_MAMP1_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
|
|
3471 #define DAC_CR_MAMP1_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
|
|
3472 #define DAC_CR_MAMP1_2 ((uint32_t)0x00000400U) /*!<Bit 2 */
|
|
3473 #define DAC_CR_MAMP1_3 ((uint32_t)0x00000800U) /*!<Bit 3 */
|
|
3474
|
|
3475 #define DAC_CR_DMAEN1 ((uint32_t)0x00001000U) /*!<DAC channel1 DMA enable */
|
|
3476 #define DAC_CR_DMAUDRIE1 ((uint32_t)0x00002000U) /*!<DAC channel 1 DMA underrun interrupt enable >*/
|
|
3477 #define DAC_CR_CEN1 ((uint32_t)0x00004000U) /*!<DAC channel 1 calibration enable >*/
|
|
3478
|
|
3479 #define DAC_CR_EN2 ((uint32_t)0x00010000U) /*!<DAC channel2 enable */
|
|
3480 #define DAC_CR_TEN2 ((uint32_t)0x00040000U) /*!<DAC channel2 Trigger enable */
|
|
3481
|
|
3482 #define DAC_CR_TSEL2 ((uint32_t)0x00380000U) /*!<TSEL2[2:0] (DAC channel2 Trigger selection) */
|
|
3483 #define DAC_CR_TSEL2_0 ((uint32_t)0x00080000U) /*!<Bit 0 */
|
|
3484 #define DAC_CR_TSEL2_1 ((uint32_t)0x00100000U) /*!<Bit 1 */
|
|
3485 #define DAC_CR_TSEL2_2 ((uint32_t)0x00200000U) /*!<Bit 2 */
|
|
3486
|
|
3487 #define DAC_CR_WAVE2 ((uint32_t)0x00C00000U) /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */
|
|
3488 #define DAC_CR_WAVE2_0 ((uint32_t)0x00400000U) /*!<Bit 0 */
|
|
3489 #define DAC_CR_WAVE2_1 ((uint32_t)0x00800000U) /*!<Bit 1 */
|
|
3490
|
|
3491 #define DAC_CR_MAMP2 ((uint32_t)0x0F000000U) /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */
|
|
3492 #define DAC_CR_MAMP2_0 ((uint32_t)0x01000000U) /*!<Bit 0 */
|
|
3493 #define DAC_CR_MAMP2_1 ((uint32_t)0x02000000U) /*!<Bit 1 */
|
|
3494 #define DAC_CR_MAMP2_2 ((uint32_t)0x04000000U) /*!<Bit 2 */
|
|
3495 #define DAC_CR_MAMP2_3 ((uint32_t)0x08000000U) /*!<Bit 3 */
|
|
3496
|
|
3497 #define DAC_CR_DMAEN2 ((uint32_t)0x10000000U) /*!<DAC channel2 DMA enabled */
|
|
3498 #define DAC_CR_DMAUDRIE2 ((uint32_t)0x20000000U) /*!<DAC channel2 DMA underrun interrupt enable >*/
|
|
3499 #define DAC_CR_CEN2 ((uint32_t)0x40000000U) /*!<DAC channel2 calibration enable >*/
|
|
3500
|
|
3501 /***************** Bit definition for DAC_SWTRIGR register ******************/
|
|
3502 #define DAC_SWTRIGR_SWTRIG1 ((uint32_t)0x00000001U) /*!<DAC channel1 software trigger */
|
|
3503 #define DAC_SWTRIGR_SWTRIG2 ((uint32_t)0x00000002U) /*!<DAC channel2 software trigger */
|
|
3504
|
|
3505 /***************** Bit definition for DAC_DHR12R1 register ******************/
|
|
3506 #define DAC_DHR12R1_DACC1DHR ((uint32_t)0x00000FFFU) /*!<DAC channel1 12-bit Right aligned data */
|
|
3507
|
|
3508 /***************** Bit definition for DAC_DHR12L1 register ******************/
|
|
3509 #define DAC_DHR12L1_DACC1DHR ((uint32_t)0x0000FFF0U) /*!<DAC channel1 12-bit Left aligned data */
|
|
3510
|
|
3511 /****************** Bit definition for DAC_DHR8R1 register ******************/
|
|
3512 #define DAC_DHR8R1_DACC1DHR ((uint32_t)0x000000FFU) /*!<DAC channel1 8-bit Right aligned data */
|
|
3513
|
|
3514 /***************** Bit definition for DAC_DHR12R2 register ******************/
|
|
3515 #define DAC_DHR12R2_DACC2DHR ((uint32_t)0x00000FFFU) /*!<DAC channel2 12-bit Right aligned data */
|
|
3516
|
|
3517 /***************** Bit definition for DAC_DHR12L2 register ******************/
|
|
3518 #define DAC_DHR12L2_DACC2DHR ((uint32_t)0x0000FFF0U) /*!<DAC channel2 12-bit Left aligned data */
|
|
3519
|
|
3520 /****************** Bit definition for DAC_DHR8R2 register ******************/
|
|
3521 #define DAC_DHR8R2_DACC2DHR ((uint32_t)0x000000FFU) /*!<DAC channel2 8-bit Right aligned data */
|
|
3522
|
|
3523 /***************** Bit definition for DAC_DHR12RD register ******************/
|
|
3524 #define DAC_DHR12RD_DACC1DHR ((uint32_t)0x00000FFFU) /*!<DAC channel1 12-bit Right aligned data */
|
|
3525 #define DAC_DHR12RD_DACC2DHR ((uint32_t)0x0FFF0000U) /*!<DAC channel2 12-bit Right aligned data */
|
|
3526
|
|
3527 /***************** Bit definition for DAC_DHR12LD register ******************/
|
|
3528 #define DAC_DHR12LD_DACC1DHR ((uint32_t)0x0000FFF0U) /*!<DAC channel1 12-bit Left aligned data */
|
|
3529 #define DAC_DHR12LD_DACC2DHR ((uint32_t)0xFFF00000U) /*!<DAC channel2 12-bit Left aligned data */
|
|
3530
|
|
3531 /****************** Bit definition for DAC_DHR8RD register ******************/
|
|
3532 #define DAC_DHR8RD_DACC1DHR ((uint32_t)0x000000FFU) /*!<DAC channel1 8-bit Right aligned data */
|
|
3533 #define DAC_DHR8RD_DACC2DHR ((uint32_t)0x0000FF00U) /*!<DAC channel2 8-bit Right aligned data */
|
|
3534
|
|
3535 /******************* Bit definition for DAC_DOR1 register *******************/
|
|
3536 #define DAC_DOR1_DACC1DOR ((uint32_t)0x00000FFFU) /*!<DAC channel1 data output */
|
|
3537
|
|
3538 /******************* Bit definition for DAC_DOR2 register *******************/
|
|
3539 #define DAC_DOR2_DACC2DOR ((uint32_t)0x00000FFFU) /*!<DAC channel2 data output */
|
|
3540
|
|
3541 /******************** Bit definition for DAC_SR register ********************/
|
|
3542 #define DAC_SR_DMAUDR1 ((uint32_t)0x00002000U) /*!<DAC channel1 DMA underrun flag */
|
|
3543 #define DAC_SR_CAL_FLAG1 ((uint32_t)0x00004000U) /*!<DAC channel1 calibration offset status */
|
|
3544 #define DAC_SR_BWST1 ((uint32_t)0x20008000U) /*!<DAC channel1 busy writing sample time flag */
|
|
3545
|
|
3546 #define DAC_SR_DMAUDR2 ((uint32_t)0x20000000U) /*!<DAC channel2 DMA underrun flag */
|
|
3547 #define DAC_SR_CAL_FLAG2 ((uint32_t)0x40000000U) /*!<DAC channel2 calibration offset status */
|
|
3548 #define DAC_SR_BWST2 ((uint32_t)0x80000000U) /*!<DAC channel2 busy writing sample time flag */
|
|
3549
|
|
3550 /******************* Bit definition for DAC_CCR register ********************/
|
|
3551 #define DAC_CCR_OTRIM1 ((uint32_t)0x0000001FU) /*!<DAC channel1 offset trimming value */
|
|
3552 #define DAC_CCR_OTRIM2 ((uint32_t)0x001F0000U) /*!<DAC channel2 offset trimming value */
|
|
3553
|
|
3554 /******************* Bit definition for DAC_MCR register *******************/
|
|
3555 #define DAC_MCR_MODE1 ((uint32_t)0x00000007U) /*!<MODE1[2:0] (DAC channel1 mode) */
|
|
3556 #define DAC_MCR_MODE1_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
|
|
3557 #define DAC_MCR_MODE1_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
|
|
3558 #define DAC_MCR_MODE1_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
|
|
3559
|
|
3560 #define DAC_MCR_MODE2 ((uint32_t)0x00070000U) /*!<MODE2[2:0] (DAC channel2 mode) */
|
|
3561 #define DAC_MCR_MODE2_0 ((uint32_t)0x00010000U) /*!<Bit 0 */
|
|
3562 #define DAC_MCR_MODE2_1 ((uint32_t)0x00020000U) /*!<Bit 1 */
|
|
3563 #define DAC_MCR_MODE2_2 ((uint32_t)0x00040000U) /*!<Bit 2 */
|
|
3564
|
|
3565 /****************** Bit definition for DAC_SHSR1 register ******************/
|
|
3566 #define DAC_SHSR1_TSAMPLE1 ((uint32_t)0x000003FFU) /*!<DAC channel1 sample time */
|
|
3567
|
|
3568 /****************** Bit definition for DAC_SHSR2 register ******************/
|
|
3569 #define DAC_SHSR2_TSAMPLE2 ((uint32_t)0x000003FFU) /*!<DAC channel2 sample time */
|
|
3570
|
|
3571 /****************** Bit definition for DAC_SHHR register ******************/
|
|
3572 #define DAC_SHHR_THOLD1 ((uint32_t)0x000003FFU) /*!<DAC channel1 hold time */
|
|
3573 #define DAC_SHHR_THOLD2 ((uint32_t)0x03FF0000U) /*!<DAC channel2 hold time */
|
|
3574
|
|
3575 /****************** Bit definition for DAC_SHRR register ******************/
|
|
3576 #define DAC_SHRR_TREFRESH1 ((uint32_t)0x000000FFU) /*!<DAC channel1 refresh time */
|
|
3577 #define DAC_SHRR_TREFRESH2 ((uint32_t)0x00FF0000U) /*!<DAC channel2 refresh time */
|
|
3578
|
|
3579
|
|
3580
|
|
3581 /******************************************************************************/
|
|
3582 /* */
|
|
3583 /* DMA Controller (DMA) */
|
|
3584 /* */
|
|
3585 /******************************************************************************/
|
|
3586
|
|
3587 /******************* Bit definition for DMA_ISR register ********************/
|
|
3588 #define DMA_ISR_GIF1 ((uint32_t)0x00000001U) /*!< Channel 1 Global interrupt flag */
|
|
3589 #define DMA_ISR_TCIF1 ((uint32_t)0x00000002U) /*!< Channel 1 Transfer Complete flag */
|
|
3590 #define DMA_ISR_HTIF1 ((uint32_t)0x00000004U) /*!< Channel 1 Half Transfer flag */
|
|
3591 #define DMA_ISR_TEIF1 ((uint32_t)0x00000008U) /*!< Channel 1 Transfer Error flag */
|
|
3592 #define DMA_ISR_GIF2 ((uint32_t)0x00000010U) /*!< Channel 2 Global interrupt flag */
|
|
3593 #define DMA_ISR_TCIF2 ((uint32_t)0x00000020U) /*!< Channel 2 Transfer Complete flag */
|
|
3594 #define DMA_ISR_HTIF2 ((uint32_t)0x00000040U) /*!< Channel 2 Half Transfer flag */
|
|
3595 #define DMA_ISR_TEIF2 ((uint32_t)0x00000080U) /*!< Channel 2 Transfer Error flag */
|
|
3596 #define DMA_ISR_GIF3 ((uint32_t)0x00000100U) /*!< Channel 3 Global interrupt flag */
|
|
3597 #define DMA_ISR_TCIF3 ((uint32_t)0x00000200U) /*!< Channel 3 Transfer Complete flag */
|
|
3598 #define DMA_ISR_HTIF3 ((uint32_t)0x00000400U) /*!< Channel 3 Half Transfer flag */
|
|
3599 #define DMA_ISR_TEIF3 ((uint32_t)0x00000800U) /*!< Channel 3 Transfer Error flag */
|
|
3600 #define DMA_ISR_GIF4 ((uint32_t)0x00001000U) /*!< Channel 4 Global interrupt flag */
|
|
3601 #define DMA_ISR_TCIF4 ((uint32_t)0x00002000U) /*!< Channel 4 Transfer Complete flag */
|
|
3602 #define DMA_ISR_HTIF4 ((uint32_t)0x00004000U) /*!< Channel 4 Half Transfer flag */
|
|
3603 #define DMA_ISR_TEIF4 ((uint32_t)0x00008000U) /*!< Channel 4 Transfer Error flag */
|
|
3604 #define DMA_ISR_GIF5 ((uint32_t)0x00010000U) /*!< Channel 5 Global interrupt flag */
|
|
3605 #define DMA_ISR_TCIF5 ((uint32_t)0x00020000U) /*!< Channel 5 Transfer Complete flag */
|
|
3606 #define DMA_ISR_HTIF5 ((uint32_t)0x00040000U) /*!< Channel 5 Half Transfer flag */
|
|
3607 #define DMA_ISR_TEIF5 ((uint32_t)0x00080000U) /*!< Channel 5 Transfer Error flag */
|
|
3608 #define DMA_ISR_GIF6 ((uint32_t)0x00100000U) /*!< Channel 6 Global interrupt flag */
|
|
3609 #define DMA_ISR_TCIF6 ((uint32_t)0x00200000U) /*!< Channel 6 Transfer Complete flag */
|
|
3610 #define DMA_ISR_HTIF6 ((uint32_t)0x00400000U) /*!< Channel 6 Half Transfer flag */
|
|
3611 #define DMA_ISR_TEIF6 ((uint32_t)0x00800000U) /*!< Channel 6 Transfer Error flag */
|
|
3612 #define DMA_ISR_GIF7 ((uint32_t)0x01000000U) /*!< Channel 7 Global interrupt flag */
|
|
3613 #define DMA_ISR_TCIF7 ((uint32_t)0x02000000U) /*!< Channel 7 Transfer Complete flag */
|
|
3614 #define DMA_ISR_HTIF7 ((uint32_t)0x04000000U) /*!< Channel 7 Half Transfer flag */
|
|
3615 #define DMA_ISR_TEIF7 ((uint32_t)0x08000000U) /*!< Channel 7 Transfer Error flag */
|
|
3616
|
|
3617 /******************* Bit definition for DMA_IFCR register *******************/
|
|
3618 #define DMA_IFCR_CGIF1 ((uint32_t)0x00000001U) /*!< Channel 1 Global interrupt clearr */
|
|
3619 #define DMA_IFCR_CTCIF1 ((uint32_t)0x00000002U) /*!< Channel 1 Transfer Complete clear */
|
|
3620 #define DMA_IFCR_CHTIF1 ((uint32_t)0x00000004U) /*!< Channel 1 Half Transfer clear */
|
|
3621 #define DMA_IFCR_CTEIF1 ((uint32_t)0x00000008U) /*!< Channel 1 Transfer Error clear */
|
|
3622 #define DMA_IFCR_CGIF2 ((uint32_t)0x00000010U) /*!< Channel 2 Global interrupt clear */
|
|
3623 #define DMA_IFCR_CTCIF2 ((uint32_t)0x00000020U) /*!< Channel 2 Transfer Complete clear */
|
|
3624 #define DMA_IFCR_CHTIF2 ((uint32_t)0x00000040U) /*!< Channel 2 Half Transfer clear */
|
|
3625 #define DMA_IFCR_CTEIF2 ((uint32_t)0x00000080U) /*!< Channel 2 Transfer Error clear */
|
|
3626 #define DMA_IFCR_CGIF3 ((uint32_t)0x00000100U) /*!< Channel 3 Global interrupt clear */
|
|
3627 #define DMA_IFCR_CTCIF3 ((uint32_t)0x00000200U) /*!< Channel 3 Transfer Complete clear */
|
|
3628 #define DMA_IFCR_CHTIF3 ((uint32_t)0x00000400U) /*!< Channel 3 Half Transfer clear */
|
|
3629 #define DMA_IFCR_CTEIF3 ((uint32_t)0x00000800U) /*!< Channel 3 Transfer Error clear */
|
|
3630 #define DMA_IFCR_CGIF4 ((uint32_t)0x00001000U) /*!< Channel 4 Global interrupt clear */
|
|
3631 #define DMA_IFCR_CTCIF4 ((uint32_t)0x00002000U) /*!< Channel 4 Transfer Complete clear */
|
|
3632 #define DMA_IFCR_CHTIF4 ((uint32_t)0x00004000U) /*!< Channel 4 Half Transfer clear */
|
|
3633 #define DMA_IFCR_CTEIF4 ((uint32_t)0x00008000U) /*!< Channel 4 Transfer Error clear */
|
|
3634 #define DMA_IFCR_CGIF5 ((uint32_t)0x00010000U) /*!< Channel 5 Global interrupt clear */
|
|
3635 #define DMA_IFCR_CTCIF5 ((uint32_t)0x00020000U) /*!< Channel 5 Transfer Complete clear */
|
|
3636 #define DMA_IFCR_CHTIF5 ((uint32_t)0x00040000U) /*!< Channel 5 Half Transfer clear */
|
|
3637 #define DMA_IFCR_CTEIF5 ((uint32_t)0x00080000U) /*!< Channel 5 Transfer Error clear */
|
|
3638 #define DMA_IFCR_CGIF6 ((uint32_t)0x00100000U) /*!< Channel 6 Global interrupt clear */
|
|
3639 #define DMA_IFCR_CTCIF6 ((uint32_t)0x00200000U) /*!< Channel 6 Transfer Complete clear */
|
|
3640 #define DMA_IFCR_CHTIF6 ((uint32_t)0x00400000U) /*!< Channel 6 Half Transfer clear */
|
|
3641 #define DMA_IFCR_CTEIF6 ((uint32_t)0x00800000U) /*!< Channel 6 Transfer Error clear */
|
|
3642 #define DMA_IFCR_CGIF7 ((uint32_t)0x01000000U) /*!< Channel 7 Global interrupt clear */
|
|
3643 #define DMA_IFCR_CTCIF7 ((uint32_t)0x02000000U) /*!< Channel 7 Transfer Complete clear */
|
|
3644 #define DMA_IFCR_CHTIF7 ((uint32_t)0x04000000U) /*!< Channel 7 Half Transfer clear */
|
|
3645 #define DMA_IFCR_CTEIF7 ((uint32_t)0x08000000U) /*!< Channel 7 Transfer Error clear */
|
|
3646
|
|
3647 /******************* Bit definition for DMA_CCR register ********************/
|
|
3648 #define DMA_CCR_EN ((uint32_t)0x00000001U) /*!< Channel enable */
|
|
3649 #define DMA_CCR_TCIE ((uint32_t)0x00000002U) /*!< Transfer complete interrupt enable */
|
|
3650 #define DMA_CCR_HTIE ((uint32_t)0x00000004U) /*!< Half Transfer interrupt enable */
|
|
3651 #define DMA_CCR_TEIE ((uint32_t)0x00000008U) /*!< Transfer error interrupt enable */
|
|
3652 #define DMA_CCR_DIR ((uint32_t)0x00000010U) /*!< Data transfer direction */
|
|
3653 #define DMA_CCR_CIRC ((uint32_t)0x00000020U) /*!< Circular mode */
|
|
3654 #define DMA_CCR_PINC ((uint32_t)0x00000040U) /*!< Peripheral increment mode */
|
|
3655 #define DMA_CCR_MINC ((uint32_t)0x00000080U) /*!< Memory increment mode */
|
|
3656
|
|
3657 #define DMA_CCR_PSIZE ((uint32_t)0x00000300U) /*!< PSIZE[1:0] bits (Peripheral size) */
|
|
3658 #define DMA_CCR_PSIZE_0 ((uint32_t)0x00000100U) /*!< Bit 0 */
|
|
3659 #define DMA_CCR_PSIZE_1 ((uint32_t)0x00000200U) /*!< Bit 1 */
|
|
3660
|
|
3661 #define DMA_CCR_MSIZE ((uint32_t)0x00000C00U) /*!< MSIZE[1:0] bits (Memory size) */
|
|
3662 #define DMA_CCR_MSIZE_0 ((uint32_t)0x00000400U) /*!< Bit 0 */
|
|
3663 #define DMA_CCR_MSIZE_1 ((uint32_t)0x00000800U) /*!< Bit 1 */
|
|
3664
|
|
3665 #define DMA_CCR_PL ((uint32_t)0x00003000U) /*!< PL[1:0] bits(Channel Priority level)*/
|
|
3666 #define DMA_CCR_PL_0 ((uint32_t)0x00001000U) /*!< Bit 0 */
|
|
3667 #define DMA_CCR_PL_1 ((uint32_t)0x00002000U) /*!< Bit 1 */
|
|
3668
|
|
3669 #define DMA_CCR_MEM2MEM ((uint32_t)0x00004000U) /*!< Memory to memory mode */
|
|
3670
|
|
3671 /****************** Bit definition for DMA_CNDTR register *******************/
|
|
3672 #define DMA_CNDTR_NDT ((uint32_t)0x0000FFFFU) /*!< Number of data to Transfer */
|
|
3673
|
|
3674 /****************** Bit definition for DMA_CPAR register ********************/
|
|
3675 #define DMA_CPAR_PA ((uint32_t)0xFFFFFFFFU) /*!< Peripheral Address */
|
|
3676
|
|
3677 /****************** Bit definition for DMA_CMAR register ********************/
|
|
3678 #define DMA_CMAR_MA ((uint32_t)0xFFFFFFFFU) /*!< Memory Address */
|
|
3679
|
|
3680
|
|
3681 /******************* Bit definition for DMA_CSELR register *******************/
|
|
3682 #define DMA_CSELR_C1S ((uint32_t)0x0000000FU) /*!< Channel 1 Selection */
|
|
3683 #define DMA_CSELR_C2S ((uint32_t)0x000000F0U) /*!< Channel 2 Selection */
|
|
3684 #define DMA_CSELR_C3S ((uint32_t)0x00000F00U) /*!< Channel 3 Selection */
|
|
3685 #define DMA_CSELR_C4S ((uint32_t)0x0000F000U) /*!< Channel 4 Selection */
|
|
3686 #define DMA_CSELR_C5S ((uint32_t)0x000F0000U) /*!< Channel 5 Selection */
|
|
3687 #define DMA_CSELR_C6S ((uint32_t)0x00F00000U) /*!< Channel 6 Selection */
|
|
3688 #define DMA_CSELR_C7S ((uint32_t)0x0F000000U) /*!< Channel 7 Selection */
|
|
3689
|
|
3690
|
|
3691 /******************************************************************************/
|
|
3692 /* */
|
|
3693 /* External Interrupt/Event Controller */
|
|
3694 /* */
|
|
3695 /******************************************************************************/
|
|
3696 /******************* Bit definition for EXTI_IMR1 register ******************/
|
|
3697 #define EXTI_IMR1_IM0 ((uint32_t)0x00000001U) /*!< Interrupt Mask on line 0 */
|
|
3698 #define EXTI_IMR1_IM1 ((uint32_t)0x00000002U) /*!< Interrupt Mask on line 1 */
|
|
3699 #define EXTI_IMR1_IM2 ((uint32_t)0x00000004U) /*!< Interrupt Mask on line 2 */
|
|
3700 #define EXTI_IMR1_IM3 ((uint32_t)0x00000008U) /*!< Interrupt Mask on line 3 */
|
|
3701 #define EXTI_IMR1_IM4 ((uint32_t)0x00000010U) /*!< Interrupt Mask on line 4 */
|
|
3702 #define EXTI_IMR1_IM5 ((uint32_t)0x00000020U) /*!< Interrupt Mask on line 5 */
|
|
3703 #define EXTI_IMR1_IM6 ((uint32_t)0x00000040U) /*!< Interrupt Mask on line 6 */
|
|
3704 #define EXTI_IMR1_IM7 ((uint32_t)0x00000080U) /*!< Interrupt Mask on line 7 */
|
|
3705 #define EXTI_IMR1_IM8 ((uint32_t)0x00000100U) /*!< Interrupt Mask on line 8 */
|
|
3706 #define EXTI_IMR1_IM9 ((uint32_t)0x00000200U) /*!< Interrupt Mask on line 9 */
|
|
3707 #define EXTI_IMR1_IM10 ((uint32_t)0x00000400U) /*!< Interrupt Mask on line 10 */
|
|
3708 #define EXTI_IMR1_IM11 ((uint32_t)0x00000800U) /*!< Interrupt Mask on line 11 */
|
|
3709 #define EXTI_IMR1_IM12 ((uint32_t)0x00001000U) /*!< Interrupt Mask on line 12 */
|
|
3710 #define EXTI_IMR1_IM13 ((uint32_t)0x00002000U) /*!< Interrupt Mask on line 13 */
|
|
3711 #define EXTI_IMR1_IM14 ((uint32_t)0x00004000U) /*!< Interrupt Mask on line 14 */
|
|
3712 #define EXTI_IMR1_IM15 ((uint32_t)0x00008000U) /*!< Interrupt Mask on line 15 */
|
|
3713 #define EXTI_IMR1_IM16 ((uint32_t)0x00010000U) /*!< Interrupt Mask on line 16 */
|
|
3714 #define EXTI_IMR1_IM17 ((uint32_t)0x00020000U) /*!< Interrupt Mask on line 17 */
|
|
3715 #define EXTI_IMR1_IM18 ((uint32_t)0x00040000U) /*!< Interrupt Mask on line 18 */
|
|
3716 #define EXTI_IMR1_IM19 ((uint32_t)0x00080000U) /*!< Interrupt Mask on line 19 */
|
|
3717 #define EXTI_IMR1_IM20 ((uint32_t)0x00100000U) /*!< Interrupt Mask on line 20 */
|
|
3718 #define EXTI_IMR1_IM21 ((uint32_t)0x00200000U) /*!< Interrupt Mask on line 21 */
|
|
3719 #define EXTI_IMR1_IM22 ((uint32_t)0x00400000U) /*!< Interrupt Mask on line 22 */
|
|
3720 #define EXTI_IMR1_IM23 ((uint32_t)0x00800000U) /*!< Interrupt Mask on line 23 */
|
|
3721 #define EXTI_IMR1_IM24 ((uint32_t)0x01000000U) /*!< Interrupt Mask on line 24 */
|
|
3722 #define EXTI_IMR1_IM25 ((uint32_t)0x02000000U) /*!< Interrupt Mask on line 25 */
|
|
3723 #define EXTI_IMR1_IM26 ((uint32_t)0x04000000U) /*!< Interrupt Mask on line 26 */
|
|
3724 #define EXTI_IMR1_IM27 ((uint32_t)0x08000000U) /*!< Interrupt Mask on line 27 */
|
|
3725 #define EXTI_IMR1_IM28 ((uint32_t)0x10000000U) /*!< Interrupt Mask on line 28 */
|
|
3726 #define EXTI_IMR1_IM31 ((uint32_t)0x80000000U) /*!< Interrupt Mask on line 31 */
|
|
3727 #define EXTI_IMR1_IM ((uint32_t)0x3FFFFFFFU) /*!< Interrupt Mask All */
|
|
3728
|
|
3729 /******************* Bit definition for EXTI_EMR1 register ******************/
|
|
3730 #define EXTI_EMR1_EM0 ((uint32_t)0x00000001U) /*!< Event Mask on line 0 */
|
|
3731 #define EXTI_EMR1_EM1 ((uint32_t)0x00000002U) /*!< Event Mask on line 1 */
|
|
3732 #define EXTI_EMR1_EM2 ((uint32_t)0x00000004U) /*!< Event Mask on line 2 */
|
|
3733 #define EXTI_EMR1_EM3 ((uint32_t)0x00000008U) /*!< Event Mask on line 3 */
|
|
3734 #define EXTI_EMR1_EM4 ((uint32_t)0x00000010U) /*!< Event Mask on line 4 */
|
|
3735 #define EXTI_EMR1_EM5 ((uint32_t)0x00000020U) /*!< Event Mask on line 5 */
|
|
3736 #define EXTI_EMR1_EM6 ((uint32_t)0x00000040U) /*!< Event Mask on line 6 */
|
|
3737 #define EXTI_EMR1_EM7 ((uint32_t)0x00000080U) /*!< Event Mask on line 7 */
|
|
3738 #define EXTI_EMR1_EM8 ((uint32_t)0x00000100U) /*!< Event Mask on line 8 */
|
|
3739 #define EXTI_EMR1_EM9 ((uint32_t)0x00000200U) /*!< Event Mask on line 9 */
|
|
3740 #define EXTI_EMR1_EM10 ((uint32_t)0x00000400U) /*!< Event Mask on line 10 */
|
|
3741 #define EXTI_EMR1_EM11 ((uint32_t)0x00000800U) /*!< Event Mask on line 11 */
|
|
3742 #define EXTI_EMR1_EM12 ((uint32_t)0x00001000U) /*!< Event Mask on line 12 */
|
|
3743 #define EXTI_EMR1_EM13 ((uint32_t)0x00002000U) /*!< Event Mask on line 13 */
|
|
3744 #define EXTI_EMR1_EM14 ((uint32_t)0x00004000U) /*!< Event Mask on line 14 */
|
|
3745 #define EXTI_EMR1_EM15 ((uint32_t)0x00008000U) /*!< Event Mask on line 15 */
|
|
3746 #define EXTI_EMR1_EM16 ((uint32_t)0x00010000U) /*!< Event Mask on line 16 */
|
|
3747 #define EXTI_EMR1_EM17 ((uint32_t)0x00020000U) /*!< Event Mask on line 17 */
|
|
3748 #define EXTI_EMR1_EM18 ((uint32_t)0x00040000U) /*!< Event Mask on line 18 */
|
|
3749 #define EXTI_EMR1_EM19 ((uint32_t)0x00080000U) /*!< Event Mask on line 19 */
|
|
3750 #define EXTI_EMR1_EM20 ((uint32_t)0x00100000U) /*!< Event Mask on line 20 */
|
|
3751 #define EXTI_EMR1_EM21 ((uint32_t)0x00200000U) /*!< Event Mask on line 21 */
|
|
3752 #define EXTI_EMR1_EM22 ((uint32_t)0x00400000U) /*!< Event Mask on line 22 */
|
|
3753 #define EXTI_EMR1_EM23 ((uint32_t)0x00800000U) /*!< Event Mask on line 23 */
|
|
3754 #define EXTI_EMR1_EM24 ((uint32_t)0x01000000U) /*!< Event Mask on line 24 */
|
|
3755 #define EXTI_EMR1_EM25 ((uint32_t)0x02000000U) /*!< Event Mask on line 25 */
|
|
3756 #define EXTI_EMR1_EM26 ((uint32_t)0x04000000U) /*!< Event Mask on line 26 */
|
|
3757 #define EXTI_EMR1_EM27 ((uint32_t)0x08000000U) /*!< Event Mask on line 27 */
|
|
3758 #define EXTI_EMR1_EM28 ((uint32_t)0x10000000U) /*!< Event Mask on line 28 */
|
|
3759 #define EXTI_EMR1_EM31 ((uint32_t)0x80000000U) /*!< Event Mask on line 31 */
|
|
3760
|
|
3761 /****************** Bit definition for EXTI_RTSR1 register ******************/
|
|
3762 #define EXTI_RTSR1_RT0 ((uint32_t)0x00000001U) /*!< Rising trigger event configuration bit of line 0 */
|
|
3763 #define EXTI_RTSR1_RT1 ((uint32_t)0x00000002U) /*!< Rising trigger event configuration bit of line 1 */
|
|
3764 #define EXTI_RTSR1_RT2 ((uint32_t)0x00000004U) /*!< Rising trigger event configuration bit of line 2 */
|
|
3765 #define EXTI_RTSR1_RT3 ((uint32_t)0x00000008U) /*!< Rising trigger event configuration bit of line 3 */
|
|
3766 #define EXTI_RTSR1_RT4 ((uint32_t)0x00000010U) /*!< Rising trigger event configuration bit of line 4 */
|
|
3767 #define EXTI_RTSR1_RT5 ((uint32_t)0x00000020U) /*!< Rising trigger event configuration bit of line 5 */
|
|
3768 #define EXTI_RTSR1_RT6 ((uint32_t)0x00000040U) /*!< Rising trigger event configuration bit of line 6 */
|
|
3769 #define EXTI_RTSR1_RT7 ((uint32_t)0x00000080U) /*!< Rising trigger event configuration bit of line 7 */
|
|
3770 #define EXTI_RTSR1_RT8 ((uint32_t)0x00000100U) /*!< Rising trigger event configuration bit of line 8 */
|
|
3771 #define EXTI_RTSR1_RT9 ((uint32_t)0x00000200U) /*!< Rising trigger event configuration bit of line 9 */
|
|
3772 #define EXTI_RTSR1_RT10 ((uint32_t)0x00000400U) /*!< Rising trigger event configuration bit of line 10 */
|
|
3773 #define EXTI_RTSR1_RT11 ((uint32_t)0x00000800U) /*!< Rising trigger event configuration bit of line 11 */
|
|
3774 #define EXTI_RTSR1_RT12 ((uint32_t)0x00001000U) /*!< Rising trigger event configuration bit of line 12 */
|
|
3775 #define EXTI_RTSR1_RT13 ((uint32_t)0x00002000U) /*!< Rising trigger event configuration bit of line 13 */
|
|
3776 #define EXTI_RTSR1_RT14 ((uint32_t)0x00004000U) /*!< Rising trigger event configuration bit of line 14 */
|
|
3777 #define EXTI_RTSR1_RT15 ((uint32_t)0x00008000U) /*!< Rising trigger event configuration bit of line 15 */
|
|
3778 #define EXTI_RTSR1_RT16 ((uint32_t)0x00010000U) /*!< Rising trigger event configuration bit of line 16 */
|
|
3779 #define EXTI_RTSR1_RT18 ((uint32_t)0x00040000U) /*!< Rising trigger event configuration bit of line 18 */
|
|
3780 #define EXTI_RTSR1_RT19 ((uint32_t)0x00080000U) /*!< Rising trigger event configuration bit of line 19 */
|
|
3781 #define EXTI_RTSR1_RT20 ((uint32_t)0x00100000U) /*!< Rising trigger event configuration bit of line 20 */
|
|
3782 #define EXTI_RTSR1_RT21 ((uint32_t)0x00200000U) /*!< Rising trigger event configuration bit of line 21 */
|
|
3783 #define EXTI_RTSR1_RT22 ((uint32_t)0x00400000U) /*!< Rising trigger event configuration bit of line 22 */
|
|
3784
|
|
3785 /****************** Bit definition for EXTI_FTSR1 register ******************/
|
|
3786 #define EXTI_FTSR1_FT0 ((uint32_t)0x00000001U) /*!< Falling trigger event configuration bit of line 0 */
|
|
3787 #define EXTI_FTSR1_FT1 ((uint32_t)0x00000002U) /*!< Falling trigger event configuration bit of line 1 */
|
|
3788 #define EXTI_FTSR1_FT2 ((uint32_t)0x00000004U) /*!< Falling trigger event configuration bit of line 2 */
|
|
3789 #define EXTI_FTSR1_FT3 ((uint32_t)0x00000008U) /*!< Falling trigger event configuration bit of line 3 */
|
|
3790 #define EXTI_FTSR1_FT4 ((uint32_t)0x00000010U) /*!< Falling trigger event configuration bit of line 4 */
|
|
3791 #define EXTI_FTSR1_FT5 ((uint32_t)0x00000020U) /*!< Falling trigger event configuration bit of line 5 */
|
|
3792 #define EXTI_FTSR1_FT6 ((uint32_t)0x00000040U) /*!< Falling trigger event configuration bit of line 6 */
|
|
3793 #define EXTI_FTSR1_FT7 ((uint32_t)0x00000080U) /*!< Falling trigger event configuration bit of line 7 */
|
|
3794 #define EXTI_FTSR1_FT8 ((uint32_t)0x00000100U) /*!< Falling trigger event configuration bit of line 8 */
|
|
3795 #define EXTI_FTSR1_FT9 ((uint32_t)0x00000200U) /*!< Falling trigger event configuration bit of line 9 */
|
|
3796 #define EXTI_FTSR1_FT10 ((uint32_t)0x00000400U) /*!< Falling trigger event configuration bit of line 10 */
|
|
3797 #define EXTI_FTSR1_FT11 ((uint32_t)0x00000800U) /*!< Falling trigger event configuration bit of line 11 */
|
|
3798 #define EXTI_FTSR1_FT12 ((uint32_t)0x00001000U) /*!< Falling trigger event configuration bit of line 12 */
|
|
3799 #define EXTI_FTSR1_FT13 ((uint32_t)0x00002000U) /*!< Falling trigger event configuration bit of line 13 */
|
|
3800 #define EXTI_FTSR1_FT14 ((uint32_t)0x00004000U) /*!< Falling trigger event configuration bit of line 14 */
|
|
3801 #define EXTI_FTSR1_FT15 ((uint32_t)0x00008000U) /*!< Falling trigger event configuration bit of line 15 */
|
|
3802 #define EXTI_FTSR1_FT16 ((uint32_t)0x00010000U) /*!< Falling trigger event configuration bit of line 16 */
|
|
3803 #define EXTI_FTSR1_FT18 ((uint32_t)0x00040000U) /*!< Falling trigger event configuration bit of line 18 */
|
|
3804 #define EXTI_FTSR1_FT19 ((uint32_t)0x00080000U) /*!< Falling trigger event configuration bit of line 19 */
|
|
3805 #define EXTI_FTSR1_FT20 ((uint32_t)0x00100000U) /*!< Falling trigger event configuration bit of line 20 */
|
|
3806 #define EXTI_FTSR1_FT21 ((uint32_t)0x00200000U) /*!< Falling trigger event configuration bit of line 21 */
|
|
3807 #define EXTI_FTSR1_FT22 ((uint32_t)0x00400000U) /*!< Falling trigger event configuration bit of line 22 */
|
|
3808
|
|
3809 /****************** Bit definition for EXTI_SWIER1 register *****************/
|
|
3810 #define EXTI_SWIER1_SWI0 ((uint32_t)0x00000001U) /*!< Software Interrupt on line 0 */
|
|
3811 #define EXTI_SWIER1_SWI1 ((uint32_t)0x00000002U) /*!< Software Interrupt on line 1 */
|
|
3812 #define EXTI_SWIER1_SWI2 ((uint32_t)0x00000004U) /*!< Software Interrupt on line 2 */
|
|
3813 #define EXTI_SWIER1_SWI3 ((uint32_t)0x00000008U) /*!< Software Interrupt on line 3 */
|
|
3814 #define EXTI_SWIER1_SWI4 ((uint32_t)0x00000010U) /*!< Software Interrupt on line 4 */
|
|
3815 #define EXTI_SWIER1_SWI5 ((uint32_t)0x00000020U) /*!< Software Interrupt on line 5 */
|
|
3816 #define EXTI_SWIER1_SWI6 ((uint32_t)0x00000040U) /*!< Software Interrupt on line 6 */
|
|
3817 #define EXTI_SWIER1_SWI7 ((uint32_t)0x00000080U) /*!< Software Interrupt on line 7 */
|
|
3818 #define EXTI_SWIER1_SWI8 ((uint32_t)0x00000100U) /*!< Software Interrupt on line 8 */
|
|
3819 #define EXTI_SWIER1_SWI9 ((uint32_t)0x00000200U) /*!< Software Interrupt on line 9 */
|
|
3820 #define EXTI_SWIER1_SWI10 ((uint32_t)0x00000400U) /*!< Software Interrupt on line 10 */
|
|
3821 #define EXTI_SWIER1_SWI11 ((uint32_t)0x00000800U) /*!< Software Interrupt on line 11 */
|
|
3822 #define EXTI_SWIER1_SWI12 ((uint32_t)0x00001000U) /*!< Software Interrupt on line 12 */
|
|
3823 #define EXTI_SWIER1_SWI13 ((uint32_t)0x00002000U) /*!< Software Interrupt on line 13 */
|
|
3824 #define EXTI_SWIER1_SWI14 ((uint32_t)0x00004000U) /*!< Software Interrupt on line 14 */
|
|
3825 #define EXTI_SWIER1_SWI15 ((uint32_t)0x00008000U) /*!< Software Interrupt on line 15 */
|
|
3826 #define EXTI_SWIER1_SWI16 ((uint32_t)0x00010000U) /*!< Software Interrupt on line 16 */
|
|
3827 #define EXTI_SWIER1_SWI18 ((uint32_t)0x00040000U) /*!< Software Interrupt on line 18 */
|
|
3828 #define EXTI_SWIER1_SWI19 ((uint32_t)0x00080000U) /*!< Software Interrupt on line 19 */
|
|
3829 #define EXTI_SWIER1_SWI20 ((uint32_t)0x00100000U) /*!< Software Interrupt on line 20 */
|
|
3830 #define EXTI_SWIER1_SWI21 ((uint32_t)0x00200000U) /*!< Software Interrupt on line 21 */
|
|
3831 #define EXTI_SWIER1_SWI22 ((uint32_t)0x00400000U) /*!< Software Interrupt on line 22 */
|
|
3832
|
|
3833 /******************* Bit definition for EXTI_PR1 register *******************/
|
|
3834 #define EXTI_PR1_PIF0 ((uint32_t)0x00000001U) /*!< Pending bit for line 0 */
|
|
3835 #define EXTI_PR1_PIF1 ((uint32_t)0x00000002U) /*!< Pending bit for line 1 */
|
|
3836 #define EXTI_PR1_PIF2 ((uint32_t)0x00000004U) /*!< Pending bit for line 2 */
|
|
3837 #define EXTI_PR1_PIF3 ((uint32_t)0x00000008U) /*!< Pending bit for line 3 */
|
|
3838 #define EXTI_PR1_PIF4 ((uint32_t)0x00000010U) /*!< Pending bit for line 4 */
|
|
3839 #define EXTI_PR1_PIF5 ((uint32_t)0x00000020U) /*!< Pending bit for line 5 */
|
|
3840 #define EXTI_PR1_PIF6 ((uint32_t)0x00000040U) /*!< Pending bit for line 6 */
|
|
3841 #define EXTI_PR1_PIF7 ((uint32_t)0x00000080U) /*!< Pending bit for line 7 */
|
|
3842 #define EXTI_PR1_PIF8 ((uint32_t)0x00000100U) /*!< Pending bit for line 8 */
|
|
3843 #define EXTI_PR1_PIF9 ((uint32_t)0x00000200U) /*!< Pending bit for line 9 */
|
|
3844 #define EXTI_PR1_PIF10 ((uint32_t)0x00000400U) /*!< Pending bit for line 10 */
|
|
3845 #define EXTI_PR1_PIF11 ((uint32_t)0x00000800U) /*!< Pending bit for line 11 */
|
|
3846 #define EXTI_PR1_PIF12 ((uint32_t)0x00001000U) /*!< Pending bit for line 12 */
|
|
3847 #define EXTI_PR1_PIF13 ((uint32_t)0x00002000U) /*!< Pending bit for line 13 */
|
|
3848 #define EXTI_PR1_PIF14 ((uint32_t)0x00004000U) /*!< Pending bit for line 14 */
|
|
3849 #define EXTI_PR1_PIF15 ((uint32_t)0x00008000U) /*!< Pending bit for line 15 */
|
|
3850 #define EXTI_PR1_PIF16 ((uint32_t)0x00010000U) /*!< Pending bit for line 16 */
|
|
3851 #define EXTI_PR1_PIF18 ((uint32_t)0x00040000U) /*!< Pending bit for line 18 */
|
|
3852 #define EXTI_PR1_PIF19 ((uint32_t)0x00080000U) /*!< Pending bit for line 19 */
|
|
3853 #define EXTI_PR1_PIF20 ((uint32_t)0x00100000U) /*!< Pending bit for line 20 */
|
|
3854 #define EXTI_PR1_PIF21 ((uint32_t)0x00200000U) /*!< Pending bit for line 21 */
|
|
3855 #define EXTI_PR1_PIF22 ((uint32_t)0x00400000U) /*!< Pending bit for line 22 */
|
|
3856
|
|
3857 /******************* Bit definition for EXTI_IMR2 register ******************/
|
|
3858 #define EXTI_IMR2_IM32 ((uint32_t)0x00000001U) /*!< Interrupt Mask on line 32 */
|
|
3859 #define EXTI_IMR2_IM33 ((uint32_t)0x00000002U) /*!< Interrupt Mask on line 33 */
|
|
3860 #define EXTI_IMR2_IM34 ((uint32_t)0x00000004U) /*!< Interrupt Mask on line 34 */
|
|
3861 #define EXTI_IMR2_IM35 ((uint32_t)0x00000008U) /*!< Interrupt Mask on line 35 */
|
|
3862 #define EXTI_IMR2_IM36 ((uint32_t)0x00000010U) /*!< Interrupt Mask on line 36 */
|
|
3863 #define EXTI_IMR2_IM37 ((uint32_t)0x00000020U) /*!< Interrupt Mask on line 37 */
|
|
3864 #define EXTI_IMR2_IM38 ((uint32_t)0x00000040U) /*!< Interrupt Mask on line 38 */
|
|
3865 #define EXTI_IMR2_IM39 ((uint32_t)0x00000080U) /*!< Interrupt Mask on line 39 */
|
|
3866 #define EXTI_IMR2_IM ((uint32_t)0x000000FFU) /*!< Interrupt Mask on line 39 */
|
|
3867
|
|
3868 /******************* Bit definition for EXTI_EMR2 register ******************/
|
|
3869 #define EXTI_EMR2_EM32 ((uint32_t)0x00000001U) /*!< Event Mask on line 32 */
|
|
3870 #define EXTI_EMR2_EM33 ((uint32_t)0x00000002U) /*!< Event Mask on line 33 */
|
|
3871 #define EXTI_EMR2_EM34 ((uint32_t)0x00000004U) /*!< Event Mask on line 34 */
|
|
3872 #define EXTI_EMR2_EM35 ((uint32_t)0x00000008U) /*!< Event Mask on line 35 */
|
|
3873 #define EXTI_EMR2_EM36 ((uint32_t)0x00000010U) /*!< Event Mask on line 36 */
|
|
3874 #define EXTI_EMR2_EM37 ((uint32_t)0x00000020U) /*!< Event Mask on line 37 */
|
|
3875 #define EXTI_EMR2_EM38 ((uint32_t)0x00000040U) /*!< Event Mask on line 38 */
|
|
3876 #define EXTI_EMR2_EM39 ((uint32_t)0x00000080U) /*!< Event Mask on line 39 */
|
|
3877
|
|
3878 /****************** Bit definition for EXTI_RTSR2 register ******************/
|
|
3879 #define EXTI_RTSR2_RT35 ((uint32_t)0x00000008U) /*!< Rising trigger event configuration bit of line 35 */
|
|
3880 #define EXTI_RTSR2_RT36 ((uint32_t)0x00000010U) /*!< Rising trigger event configuration bit of line 36 */
|
|
3881 #define EXTI_RTSR2_RT37 ((uint32_t)0x00000020U) /*!< Rising trigger event configuration bit of line 37 */
|
|
3882 #define EXTI_RTSR2_RT38 ((uint32_t)0x00000040U) /*!< Rising trigger event configuration bit of line 38 */
|
|
3883
|
|
3884 /****************** Bit definition for EXTI_FTSR2 register ******************/
|
|
3885 #define EXTI_FTSR2_FT35 ((uint32_t)0x00000008U) /*!< Falling trigger event configuration bit of line 35 */
|
|
3886 #define EXTI_FTSR2_FT36 ((uint32_t)0x00000010U) /*!< Falling trigger event configuration bit of line 36 */
|
|
3887 #define EXTI_FTSR2_FT37 ((uint32_t)0x00000020U) /*!< Falling trigger event configuration bit of line 37 */
|
|
3888 #define EXTI_FTSR2_FT38 ((uint32_t)0x00000040U) /*!< Falling trigger event configuration bit of line 38 */
|
|
3889
|
|
3890 /****************** Bit definition for EXTI_SWIER2 register *****************/
|
|
3891 #define EXTI_SWIER2_SWI35 ((uint32_t)0x00000008U) /*!< Software Interrupt on line 35 */
|
|
3892 #define EXTI_SWIER2_SWI36 ((uint32_t)0x00000010U) /*!< Software Interrupt on line 36 */
|
|
3893 #define EXTI_SWIER2_SWI37 ((uint32_t)0x00000020U) /*!< Software Interrupt on line 37 */
|
|
3894 #define EXTI_SWIER2_SWI38 ((uint32_t)0x00000040U) /*!< Software Interrupt on line 38 */
|
|
3895
|
|
3896 /******************* Bit definition for EXTI_PR2 register *******************/
|
|
3897 #define EXTI_PR2_PIF35 ((uint32_t)0x00000008U) /*!< Pending bit for line 35 */
|
|
3898 #define EXTI_PR2_PIF36 ((uint32_t)0x00000010U) /*!< Pending bit for line 36 */
|
|
3899 #define EXTI_PR2_PIF37 ((uint32_t)0x00000020U) /*!< Pending bit for line 37 */
|
|
3900 #define EXTI_PR2_PIF38 ((uint32_t)0x00000040U) /*!< Pending bit for line 38 */
|
|
3901
|
|
3902
|
|
3903 /******************************************************************************/
|
|
3904 /* */
|
|
3905 /* FLASH */
|
|
3906 /* */
|
|
3907 /******************************************************************************/
|
|
3908 /******************* Bits definition for FLASH_ACR register *****************/
|
|
3909 #define FLASH_ACR_LATENCY ((uint32_t)0x00000007U)
|
|
3910 #define FLASH_ACR_LATENCY_0WS ((uint32_t)0x00000000U)
|
|
3911 #define FLASH_ACR_LATENCY_1WS ((uint32_t)0x00000001U)
|
|
3912 #define FLASH_ACR_LATENCY_2WS ((uint32_t)0x00000002U)
|
|
3913 #define FLASH_ACR_LATENCY_3WS ((uint32_t)0x00000003U)
|
|
3914 #define FLASH_ACR_LATENCY_4WS ((uint32_t)0x00000004U)
|
|
3915 #define FLASH_ACR_PRFTEN ((uint32_t)0x00000100U)
|
|
3916 #define FLASH_ACR_ICEN ((uint32_t)0x00000200U)
|
|
3917 #define FLASH_ACR_DCEN ((uint32_t)0x00000400U)
|
|
3918 #define FLASH_ACR_ICRST ((uint32_t)0x00000800U)
|
|
3919 #define FLASH_ACR_DCRST ((uint32_t)0x00001000U)
|
|
3920 #define FLASH_ACR_RUN_PD ((uint32_t)0x00002000U) /*!< Flash power down mode during run */
|
|
3921 #define FLASH_ACR_SLEEP_PD ((uint32_t)0x00004000U) /*!< Flash power down mode during sleep */
|
|
3922
|
|
3923 /******************* Bits definition for FLASH_SR register ******************/
|
|
3924 #define FLASH_SR_EOP ((uint32_t)0x00000001U)
|
|
3925 #define FLASH_SR_OPERR ((uint32_t)0x00000002U)
|
|
3926 #define FLASH_SR_PROGERR ((uint32_t)0x00000008U)
|
|
3927 #define FLASH_SR_WRPERR ((uint32_t)0x00000010U)
|
|
3928 #define FLASH_SR_PGAERR ((uint32_t)0x00000020U)
|
|
3929 #define FLASH_SR_SIZERR ((uint32_t)0x00000040U)
|
|
3930 #define FLASH_SR_PGSERR ((uint32_t)0x00000080U)
|
|
3931 #define FLASH_SR_MISERR ((uint32_t)0x00000100U)
|
|
3932 #define FLASH_SR_FASTERR ((uint32_t)0x00000200U)
|
|
3933 #define FLASH_SR_RDERR ((uint32_t)0x00004000U)
|
|
3934 #define FLASH_SR_OPTVERR ((uint32_t)0x00008000U)
|
|
3935 #define FLASH_SR_BSY ((uint32_t)0x00010000U)
|
|
3936 #define FLASH_SR_PEMPTY ((uint32_t)0x00020000U)
|
|
3937
|
|
3938 /******************* Bits definition for FLASH_CR register ******************/
|
|
3939 #define FLASH_CR_PG ((uint32_t)0x00000001U)
|
|
3940 #define FLASH_CR_PER ((uint32_t)0x00000002U)
|
|
3941 #define FLASH_CR_MER1 ((uint32_t)0x00000004U)
|
|
3942 #define FLASH_CR_PNB ((uint32_t)0x000007F8U)
|
|
3943 #define FLASH_CR_STRT ((uint32_t)0x00010000U)
|
|
3944 #define FLASH_CR_OPTSTRT ((uint32_t)0x00020000U)
|
|
3945 #define FLASH_CR_FSTPG ((uint32_t)0x00040000U)
|
|
3946 #define FLASH_CR_EOPIE ((uint32_t)0x01000000U)
|
|
3947 #define FLASH_CR_ERRIE ((uint32_t)0x02000000U)
|
|
3948 #define FLASH_CR_RDERRIE ((uint32_t)0x04000000U)
|
|
3949 #define FLASH_CR_OBL_LAUNCH ((uint32_t)0x08000000U)
|
|
3950 #define FLASH_CR_OPTLOCK ((uint32_t)0x40000000U)
|
|
3951 #define FLASH_CR_LOCK ((uint32_t)0x80000000U)
|
|
3952
|
|
3953 /******************* Bits definition for FLASH_ECCR register ***************/
|
|
3954 #define FLASH_ECCR_ADDR_ECC ((uint32_t)0x0007FFFFU)
|
|
3955 #define FLASH_ECCR_SYSF_ECC ((uint32_t)0x00100000U)
|
|
3956 #define FLASH_ECCR_ECCIE ((uint32_t)0x01000000U)
|
|
3957 #define FLASH_ECCR_ECCC ((uint32_t)0x40000000U)
|
|
3958 #define FLASH_ECCR_ECCD ((uint32_t)0x80000000U)
|
|
3959
|
|
3960 /******************* Bits definition for FLASH_OPTR register ***************/
|
|
3961 #define FLASH_OPTR_RDP ((uint32_t)0x000000FFU)
|
|
3962 #define FLASH_OPTR_BOR_LEV ((uint32_t)0x00000700U)
|
|
3963 #define FLASH_OPTR_BOR_LEV_0 ((uint32_t)0x00000000U)
|
|
3964 #define FLASH_OPTR_BOR_LEV_1 ((uint32_t)0x00000100U)
|
|
3965 #define FLASH_OPTR_BOR_LEV_2 ((uint32_t)0x00000200U)
|
|
3966 #define FLASH_OPTR_BOR_LEV_3 ((uint32_t)0x00000300U)
|
|
3967 #define FLASH_OPTR_BOR_LEV_4 ((uint32_t)0x00000400U)
|
|
3968 #define FLASH_OPTR_nRST_STOP ((uint32_t)0x00001000U)
|
|
3969 #define FLASH_OPTR_nRST_STDBY ((uint32_t)0x00002000U)
|
|
3970 #define FLASH_OPTR_nRST_SHDW ((uint32_t)0x00004000U)
|
|
3971 #define FLASH_OPTR_IWDG_SW ((uint32_t)0x00010000U)
|
|
3972 #define FLASH_OPTR_IWDG_STOP ((uint32_t)0x00020000U)
|
|
3973 #define FLASH_OPTR_IWDG_STDBY ((uint32_t)0x00040000U)
|
|
3974 #define FLASH_OPTR_WWDG_SW ((uint32_t)0x00080000U)
|
|
3975 #define FLASH_OPTR_nBOOT1 ((uint32_t)0x00800000U)
|
|
3976 #define FLASH_OPTR_SRAM2_PE ((uint32_t)0x01000000U)
|
|
3977 #define FLASH_OPTR_SRAM2_RST ((uint32_t)0x02000000U)
|
|
3978 #define FLASH_OPTR_nSWBOOT0 ((uint32_t)0x04000000U)
|
|
3979 #define FLASH_OPTR_nBOOT0 ((uint32_t)0x08000000U)
|
|
3980
|
|
3981 /****************** Bits definition for FLASH_PCROP1SR register **********/
|
|
3982 #define FLASH_PCROP1SR_PCROP1_STRT ((uint32_t)0x0000FFFFU)
|
|
3983
|
|
3984 /****************** Bits definition for FLASH_PCROP1ER register ***********/
|
|
3985 #define FLASH_PCROP1ER_PCROP1_END ((uint32_t)0x0000FFFFU)
|
|
3986 #define FLASH_PCROP1ER_PCROP_RDP ((uint32_t)0x80000000U)
|
|
3987
|
|
3988 /****************** Bits definition for FLASH_WRP1AR register ***************/
|
|
3989 #define FLASH_WRP1AR_WRP1A_STRT ((uint32_t)0x000000FFU)
|
|
3990 #define FLASH_WRP1AR_WRP1A_END ((uint32_t)0x00FF0000U)
|
|
3991
|
|
3992 /****************** Bits definition for FLASH_WRPB1R register ***************/
|
|
3993 #define FLASH_WRP1BR_WRP1B_STRT ((uint32_t)0x000000FFU)
|
|
3994 #define FLASH_WRP1BR_WRP1B_END ((uint32_t)0x00FF0000U)
|
|
3995
|
|
3996
|
|
3997
|
|
3998
|
|
3999 /******************************************************************************/
|
|
4000 /* */
|
|
4001 /* General Purpose IOs (GPIO) */
|
|
4002 /* */
|
|
4003 /******************************************************************************/
|
|
4004 /****************** Bits definition for GPIO_MODER register *****************/
|
|
4005 #define GPIO_MODER_MODE0 ((uint32_t)0x00000003U)
|
|
4006 #define GPIO_MODER_MODE0_0 ((uint32_t)0x00000001U)
|
|
4007 #define GPIO_MODER_MODE0_1 ((uint32_t)0x00000002U)
|
|
4008 #define GPIO_MODER_MODE1 ((uint32_t)0x0000000CU)
|
|
4009 #define GPIO_MODER_MODE1_0 ((uint32_t)0x00000004U)
|
|
4010 #define GPIO_MODER_MODE1_1 ((uint32_t)0x00000008U)
|
|
4011 #define GPIO_MODER_MODE2 ((uint32_t)0x00000030U)
|
|
4012 #define GPIO_MODER_MODE2_0 ((uint32_t)0x00000010U)
|
|
4013 #define GPIO_MODER_MODE2_1 ((uint32_t)0x00000020U)
|
|
4014 #define GPIO_MODER_MODE3 ((uint32_t)0x000000C0U)
|
|
4015 #define GPIO_MODER_MODE3_0 ((uint32_t)0x00000040U)
|
|
4016 #define GPIO_MODER_MODE3_1 ((uint32_t)0x00000080U)
|
|
4017 #define GPIO_MODER_MODE4 ((uint32_t)0x00000300U)
|
|
4018 #define GPIO_MODER_MODE4_0 ((uint32_t)0x00000100U)
|
|
4019 #define GPIO_MODER_MODE4_1 ((uint32_t)0x00000200U)
|
|
4020 #define GPIO_MODER_MODE5 ((uint32_t)0x00000C00U)
|
|
4021 #define GPIO_MODER_MODE5_0 ((uint32_t)0x00000400U)
|
|
4022 #define GPIO_MODER_MODE5_1 ((uint32_t)0x00000800U)
|
|
4023 #define GPIO_MODER_MODE6 ((uint32_t)0x00003000U)
|
|
4024 #define GPIO_MODER_MODE6_0 ((uint32_t)0x00001000U)
|
|
4025 #define GPIO_MODER_MODE6_1 ((uint32_t)0x00002000U)
|
|
4026 #define GPIO_MODER_MODE7 ((uint32_t)0x0000C000U)
|
|
4027 #define GPIO_MODER_MODE7_0 ((uint32_t)0x00004000U)
|
|
4028 #define GPIO_MODER_MODE7_1 ((uint32_t)0x00008000U)
|
|
4029 #define GPIO_MODER_MODE8 ((uint32_t)0x00030000U)
|
|
4030 #define GPIO_MODER_MODE8_0 ((uint32_t)0x00010000U)
|
|
4031 #define GPIO_MODER_MODE8_1 ((uint32_t)0x00020000U)
|
|
4032 #define GPIO_MODER_MODE9 ((uint32_t)0x000C0000U)
|
|
4033 #define GPIO_MODER_MODE9_0 ((uint32_t)0x00040000U)
|
|
4034 #define GPIO_MODER_MODE9_1 ((uint32_t)0x00080000U)
|
|
4035 #define GPIO_MODER_MODE10 ((uint32_t)0x00300000U)
|
|
4036 #define GPIO_MODER_MODE10_0 ((uint32_t)0x00100000U)
|
|
4037 #define GPIO_MODER_MODE10_1 ((uint32_t)0x00200000U)
|
|
4038 #define GPIO_MODER_MODE11 ((uint32_t)0x00C00000U)
|
|
4039 #define GPIO_MODER_MODE11_0 ((uint32_t)0x00400000U)
|
|
4040 #define GPIO_MODER_MODE11_1 ((uint32_t)0x00800000U)
|
|
4041 #define GPIO_MODER_MODE12 ((uint32_t)0x03000000U)
|
|
4042 #define GPIO_MODER_MODE12_0 ((uint32_t)0x01000000U)
|
|
4043 #define GPIO_MODER_MODE12_1 ((uint32_t)0x02000000U)
|
|
4044 #define GPIO_MODER_MODE13 ((uint32_t)0x0C000000U)
|
|
4045 #define GPIO_MODER_MODE13_0 ((uint32_t)0x04000000U)
|
|
4046 #define GPIO_MODER_MODE13_1 ((uint32_t)0x08000000U)
|
|
4047 #define GPIO_MODER_MODE14 ((uint32_t)0x30000000U)
|
|
4048 #define GPIO_MODER_MODE14_0 ((uint32_t)0x10000000U)
|
|
4049 #define GPIO_MODER_MODE14_1 ((uint32_t)0x20000000U)
|
|
4050 #define GPIO_MODER_MODE15 ((uint32_t)0xC0000000U)
|
|
4051 #define GPIO_MODER_MODE15_0 ((uint32_t)0x40000000U)
|
|
4052 #define GPIO_MODER_MODE15_1 ((uint32_t)0x80000000U)
|
|
4053
|
|
4054 /* Legacy defines */
|
|
4055 #define GPIO_MODER_MODER0 GPIO_MODER_MODE0
|
|
4056 #define GPIO_MODER_MODER0_0 GPIO_MODER_MODE0_0
|
|
4057 #define GPIO_MODER_MODER0_1 GPIO_MODER_MODE0_1
|
|
4058 #define GPIO_MODER_MODER1 GPIO_MODER_MODE1
|
|
4059 #define GPIO_MODER_MODER1_0 GPIO_MODER_MODE1_0
|
|
4060 #define GPIO_MODER_MODER1_1 GPIO_MODER_MODE1_1
|
|
4061 #define GPIO_MODER_MODER2 GPIO_MODER_MODE2
|
|
4062 #define GPIO_MODER_MODER2_0 GPIO_MODER_MODE2_0
|
|
4063 #define GPIO_MODER_MODER2_1 GPIO_MODER_MODE2_1
|
|
4064 #define GPIO_MODER_MODER3 GPIO_MODER_MODE3
|
|
4065 #define GPIO_MODER_MODER3_0 GPIO_MODER_MODE3_0
|
|
4066 #define GPIO_MODER_MODER3_1 GPIO_MODER_MODE3_1
|
|
4067 #define GPIO_MODER_MODER4 GPIO_MODER_MODE4
|
|
4068 #define GPIO_MODER_MODER4_0 GPIO_MODER_MODE4_0
|
|
4069 #define GPIO_MODER_MODER4_1 GPIO_MODER_MODE4_1
|
|
4070 #define GPIO_MODER_MODER5 GPIO_MODER_MODE5
|
|
4071 #define GPIO_MODER_MODER5_0 GPIO_MODER_MODE5_0
|
|
4072 #define GPIO_MODER_MODER5_1 GPIO_MODER_MODE5_1
|
|
4073 #define GPIO_MODER_MODER6 GPIO_MODER_MODE6
|
|
4074 #define GPIO_MODER_MODER6_0 GPIO_MODER_MODE6_0
|
|
4075 #define GPIO_MODER_MODER6_1 GPIO_MODER_MODE6_1
|
|
4076 #define GPIO_MODER_MODER7 GPIO_MODER_MODE7
|
|
4077 #define GPIO_MODER_MODER7_0 GPIO_MODER_MODE7_0
|
|
4078 #define GPIO_MODER_MODER7_1 GPIO_MODER_MODE7_1
|
|
4079 #define GPIO_MODER_MODER8 GPIO_MODER_MODE8
|
|
4080 #define GPIO_MODER_MODER8_0 GPIO_MODER_MODE8_0
|
|
4081 #define GPIO_MODER_MODER8_1 GPIO_MODER_MODE8_1
|
|
4082 #define GPIO_MODER_MODER9 GPIO_MODER_MODE9
|
|
4083 #define GPIO_MODER_MODER9_0 GPIO_MODER_MODE9_0
|
|
4084 #define GPIO_MODER_MODER9_1 GPIO_MODER_MODE9_1
|
|
4085 #define GPIO_MODER_MODER10 GPIO_MODER_MODE10
|
|
4086 #define GPIO_MODER_MODER10_0 GPIO_MODER_MODE10_0
|
|
4087 #define GPIO_MODER_MODER10_1 GPIO_MODER_MODE10_1
|
|
4088 #define GPIO_MODER_MODER11 GPIO_MODER_MODE11
|
|
4089 #define GPIO_MODER_MODER11_0 GPIO_MODER_MODE11_0
|
|
4090 #define GPIO_MODER_MODER11_1 GPIO_MODER_MODE11_1
|
|
4091 #define GPIO_MODER_MODER12 GPIO_MODER_MODE12
|
|
4092 #define GPIO_MODER_MODER12_0 GPIO_MODER_MODE12_0
|
|
4093 #define GPIO_MODER_MODER12_1 GPIO_MODER_MODE12_1
|
|
4094 #define GPIO_MODER_MODER13 GPIO_MODER_MODE13
|
|
4095 #define GPIO_MODER_MODER13_0 GPIO_MODER_MODE13_0
|
|
4096 #define GPIO_MODER_MODER13_1 GPIO_MODER_MODE13_1
|
|
4097 #define GPIO_MODER_MODER14 GPIO_MODER_MODE14
|
|
4098 #define GPIO_MODER_MODER14_0 GPIO_MODER_MODE14_0
|
|
4099 #define GPIO_MODER_MODER14_1 GPIO_MODER_MODE14_1
|
|
4100 #define GPIO_MODER_MODER15 GPIO_MODER_MODE15
|
|
4101 #define GPIO_MODER_MODER15_0 GPIO_MODER_MODE15_0
|
|
4102 #define GPIO_MODER_MODER15_1 GPIO_MODER_MODE15_1
|
|
4103
|
|
4104 /****************** Bits definition for GPIO_OTYPER register ****************/
|
|
4105 #define GPIO_OTYPER_OT0 ((uint32_t)0x00000001U)
|
|
4106 #define GPIO_OTYPER_OT1 ((uint32_t)0x00000002U)
|
|
4107 #define GPIO_OTYPER_OT2 ((uint32_t)0x00000004U)
|
|
4108 #define GPIO_OTYPER_OT3 ((uint32_t)0x00000008U)
|
|
4109 #define GPIO_OTYPER_OT4 ((uint32_t)0x00000010U)
|
|
4110 #define GPIO_OTYPER_OT5 ((uint32_t)0x00000020U)
|
|
4111 #define GPIO_OTYPER_OT6 ((uint32_t)0x00000040U)
|
|
4112 #define GPIO_OTYPER_OT7 ((uint32_t)0x00000080U)
|
|
4113 #define GPIO_OTYPER_OT8 ((uint32_t)0x00000100U)
|
|
4114 #define GPIO_OTYPER_OT9 ((uint32_t)0x00000200U)
|
|
4115 #define GPIO_OTYPER_OT10 ((uint32_t)0x00000400U)
|
|
4116 #define GPIO_OTYPER_OT11 ((uint32_t)0x00000800U)
|
|
4117 #define GPIO_OTYPER_OT12 ((uint32_t)0x00001000U)
|
|
4118 #define GPIO_OTYPER_OT13 ((uint32_t)0x00002000U)
|
|
4119 #define GPIO_OTYPER_OT14 ((uint32_t)0x00004000U)
|
|
4120 #define GPIO_OTYPER_OT15 ((uint32_t)0x00008000U)
|
|
4121
|
|
4122 /* Legacy defines */
|
|
4123 #define GPIO_OTYPER_OT_0 GPIO_OTYPER_OT0
|
|
4124 #define GPIO_OTYPER_OT_1 GPIO_OTYPER_OT1
|
|
4125 #define GPIO_OTYPER_OT_2 GPIO_OTYPER_OT2
|
|
4126 #define GPIO_OTYPER_OT_3 GPIO_OTYPER_OT3
|
|
4127 #define GPIO_OTYPER_OT_4 GPIO_OTYPER_OT4
|
|
4128 #define GPIO_OTYPER_OT_5 GPIO_OTYPER_OT5
|
|
4129 #define GPIO_OTYPER_OT_6 GPIO_OTYPER_OT6
|
|
4130 #define GPIO_OTYPER_OT_7 GPIO_OTYPER_OT7
|
|
4131 #define GPIO_OTYPER_OT_8 GPIO_OTYPER_OT8
|
|
4132 #define GPIO_OTYPER_OT_9 GPIO_OTYPER_OT9
|
|
4133 #define GPIO_OTYPER_OT_10 GPIO_OTYPER_OT10
|
|
4134 #define GPIO_OTYPER_OT_11 GPIO_OTYPER_OT11
|
|
4135 #define GPIO_OTYPER_OT_12 GPIO_OTYPER_OT12
|
|
4136 #define GPIO_OTYPER_OT_13 GPIO_OTYPER_OT13
|
|
4137 #define GPIO_OTYPER_OT_14 GPIO_OTYPER_OT14
|
|
4138 #define GPIO_OTYPER_OT_15 GPIO_OTYPER_OT15
|
|
4139
|
|
4140 /****************** Bits definition for GPIO_OSPEEDR register ***************/
|
|
4141 #define GPIO_OSPEEDR_OSPEED0 ((uint32_t)0x00000003U)
|
|
4142 #define GPIO_OSPEEDR_OSPEED0_0 ((uint32_t)0x00000001U)
|
|
4143 #define GPIO_OSPEEDR_OSPEED0_1 ((uint32_t)0x00000002U)
|
|
4144 #define GPIO_OSPEEDR_OSPEED1 ((uint32_t)0x0000000CU)
|
|
4145 #define GPIO_OSPEEDR_OSPEED1_0 ((uint32_t)0x00000004U)
|
|
4146 #define GPIO_OSPEEDR_OSPEED1_1 ((uint32_t)0x00000008U)
|
|
4147 #define GPIO_OSPEEDR_OSPEED2 ((uint32_t)0x00000030U)
|
|
4148 #define GPIO_OSPEEDR_OSPEED2_0 ((uint32_t)0x00000010U)
|
|
4149 #define GPIO_OSPEEDR_OSPEED2_1 ((uint32_t)0x00000020U)
|
|
4150 #define GPIO_OSPEEDR_OSPEED3 ((uint32_t)0x000000C0U)
|
|
4151 #define GPIO_OSPEEDR_OSPEED3_0 ((uint32_t)0x00000040U)
|
|
4152 #define GPIO_OSPEEDR_OSPEED3_1 ((uint32_t)0x00000080U)
|
|
4153 #define GPIO_OSPEEDR_OSPEED4 ((uint32_t)0x00000300U)
|
|
4154 #define GPIO_OSPEEDR_OSPEED4_0 ((uint32_t)0x00000100U)
|
|
4155 #define GPIO_OSPEEDR_OSPEED4_1 ((uint32_t)0x00000200U)
|
|
4156 #define GPIO_OSPEEDR_OSPEED5 ((uint32_t)0x00000C00U)
|
|
4157 #define GPIO_OSPEEDR_OSPEED5_0 ((uint32_t)0x00000400U)
|
|
4158 #define GPIO_OSPEEDR_OSPEED5_1 ((uint32_t)0x00000800U)
|
|
4159 #define GPIO_OSPEEDR_OSPEED6 ((uint32_t)0x00003000U)
|
|
4160 #define GPIO_OSPEEDR_OSPEED6_0 ((uint32_t)0x00001000U)
|
|
4161 #define GPIO_OSPEEDR_OSPEED6_1 ((uint32_t)0x00002000U)
|
|
4162 #define GPIO_OSPEEDR_OSPEED7 ((uint32_t)0x0000C000U)
|
|
4163 #define GPIO_OSPEEDR_OSPEED7_0 ((uint32_t)0x00004000U)
|
|
4164 #define GPIO_OSPEEDR_OSPEED7_1 ((uint32_t)0x00008000U)
|
|
4165 #define GPIO_OSPEEDR_OSPEED8 ((uint32_t)0x00030000U)
|
|
4166 #define GPIO_OSPEEDR_OSPEED8_0 ((uint32_t)0x00010000U)
|
|
4167 #define GPIO_OSPEEDR_OSPEED8_1 ((uint32_t)0x00020000U)
|
|
4168 #define GPIO_OSPEEDR_OSPEED9 ((uint32_t)0x000C0000U)
|
|
4169 #define GPIO_OSPEEDR_OSPEED9_0 ((uint32_t)0x00040000U)
|
|
4170 #define GPIO_OSPEEDR_OSPEED9_1 ((uint32_t)0x00080000U)
|
|
4171 #define GPIO_OSPEEDR_OSPEED10 ((uint32_t)0x00300000U)
|
|
4172 #define GPIO_OSPEEDR_OSPEED10_0 ((uint32_t)0x00100000U)
|
|
4173 #define GPIO_OSPEEDR_OSPEED10_1 ((uint32_t)0x00200000U)
|
|
4174 #define GPIO_OSPEEDR_OSPEED11 ((uint32_t)0x00C00000U)
|
|
4175 #define GPIO_OSPEEDR_OSPEED11_0 ((uint32_t)0x00400000U)
|
|
4176 #define GPIO_OSPEEDR_OSPEED11_1 ((uint32_t)0x00800000U)
|
|
4177 #define GPIO_OSPEEDR_OSPEED12 ((uint32_t)0x03000000U)
|
|
4178 #define GPIO_OSPEEDR_OSPEED12_0 ((uint32_t)0x01000000U)
|
|
4179 #define GPIO_OSPEEDR_OSPEED12_1 ((uint32_t)0x02000000U)
|
|
4180 #define GPIO_OSPEEDR_OSPEED13 ((uint32_t)0x0C000000U)
|
|
4181 #define GPIO_OSPEEDR_OSPEED13_0 ((uint32_t)0x04000000U)
|
|
4182 #define GPIO_OSPEEDR_OSPEED13_1 ((uint32_t)0x08000000U)
|
|
4183 #define GPIO_OSPEEDR_OSPEED14 ((uint32_t)0x30000000U)
|
|
4184 #define GPIO_OSPEEDR_OSPEED14_0 ((uint32_t)0x10000000U)
|
|
4185 #define GPIO_OSPEEDR_OSPEED14_1 ((uint32_t)0x20000000U)
|
|
4186 #define GPIO_OSPEEDR_OSPEED15 ((uint32_t)0xC0000000U)
|
|
4187 #define GPIO_OSPEEDR_OSPEED15_0 ((uint32_t)0x40000000U)
|
|
4188 #define GPIO_OSPEEDR_OSPEED15_1 ((uint32_t)0x80000000U)
|
|
4189
|
|
4190 /* Legacy defines */
|
|
4191 #define GPIO_OSPEEDER_OSPEEDR0 GPIO_OSPEEDR_OSPEED0
|
|
4192 #define GPIO_OSPEEDER_OSPEEDR0_0 GPIO_OSPEEDR_OSPEED0_0
|
|
4193 #define GPIO_OSPEEDER_OSPEEDR0_1 GPIO_OSPEEDR_OSPEED0_1
|
|
4194 #define GPIO_OSPEEDER_OSPEEDR1 GPIO_OSPEEDR_OSPEED1
|
|
4195 #define GPIO_OSPEEDER_OSPEEDR1_0 GPIO_OSPEEDR_OSPEED1_0
|
|
4196 #define GPIO_OSPEEDER_OSPEEDR1_1 GPIO_OSPEEDR_OSPEED1_1
|
|
4197 #define GPIO_OSPEEDER_OSPEEDR2 GPIO_OSPEEDR_OSPEED2
|
|
4198 #define GPIO_OSPEEDER_OSPEEDR2_0 GPIO_OSPEEDR_OSPEED2_0
|
|
4199 #define GPIO_OSPEEDER_OSPEEDR2_1 GPIO_OSPEEDR_OSPEED2_1
|
|
4200 #define GPIO_OSPEEDER_OSPEEDR3 GPIO_OSPEEDR_OSPEED3
|
|
4201 #define GPIO_OSPEEDER_OSPEEDR3_0 GPIO_OSPEEDR_OSPEED3_0
|
|
4202 #define GPIO_OSPEEDER_OSPEEDR3_1 GPIO_OSPEEDR_OSPEED3_1
|
|
4203 #define GPIO_OSPEEDER_OSPEEDR4 GPIO_OSPEEDR_OSPEED4
|
|
4204 #define GPIO_OSPEEDER_OSPEEDR4_0 GPIO_OSPEEDR_OSPEED4_0
|
|
4205 #define GPIO_OSPEEDER_OSPEEDR4_1 GPIO_OSPEEDR_OSPEED4_1
|
|
4206 #define GPIO_OSPEEDER_OSPEEDR5 GPIO_OSPEEDR_OSPEED5
|
|
4207 #define GPIO_OSPEEDER_OSPEEDR5_0 GPIO_OSPEEDR_OSPEED5_0
|
|
4208 #define GPIO_OSPEEDER_OSPEEDR5_1 GPIO_OSPEEDR_OSPEED5_1
|
|
4209 #define GPIO_OSPEEDER_OSPEEDR6 GPIO_OSPEEDR_OSPEED6
|
|
4210 #define GPIO_OSPEEDER_OSPEEDR6_0 GPIO_OSPEEDR_OSPEED6_0
|
|
4211 #define GPIO_OSPEEDER_OSPEEDR6_1 GPIO_OSPEEDR_OSPEED6_1
|
|
4212 #define GPIO_OSPEEDER_OSPEEDR7 GPIO_OSPEEDR_OSPEED7
|
|
4213 #define GPIO_OSPEEDER_OSPEEDR7_0 GPIO_OSPEEDR_OSPEED7_0
|
|
4214 #define GPIO_OSPEEDER_OSPEEDR7_1 GPIO_OSPEEDR_OSPEED7_1
|
|
4215 #define GPIO_OSPEEDER_OSPEEDR8 GPIO_OSPEEDR_OSPEED8
|
|
4216 #define GPIO_OSPEEDER_OSPEEDR8_0 GPIO_OSPEEDR_OSPEED8_0
|
|
4217 #define GPIO_OSPEEDER_OSPEEDR8_1 GPIO_OSPEEDR_OSPEED8_1
|
|
4218 #define GPIO_OSPEEDER_OSPEEDR9 GPIO_OSPEEDR_OSPEED9
|
|
4219 #define GPIO_OSPEEDER_OSPEEDR9_0 GPIO_OSPEEDR_OSPEED9_0
|
|
4220 #define GPIO_OSPEEDER_OSPEEDR9_1 GPIO_OSPEEDR_OSPEED9_1
|
|
4221 #define GPIO_OSPEEDER_OSPEEDR10 GPIO_OSPEEDR_OSPEED10
|
|
4222 #define GPIO_OSPEEDER_OSPEEDR10_0 GPIO_OSPEEDR_OSPEED10_0
|
|
4223 #define GPIO_OSPEEDER_OSPEEDR10_1 GPIO_OSPEEDR_OSPEED10_1
|
|
4224 #define GPIO_OSPEEDER_OSPEEDR11 GPIO_OSPEEDR_OSPEED11
|
|
4225 #define GPIO_OSPEEDER_OSPEEDR11_0 GPIO_OSPEEDR_OSPEED11_0
|
|
4226 #define GPIO_OSPEEDER_OSPEEDR11_1 GPIO_OSPEEDR_OSPEED11_1
|
|
4227 #define GPIO_OSPEEDER_OSPEEDR12 GPIO_OSPEEDR_OSPEED12
|
|
4228 #define GPIO_OSPEEDER_OSPEEDR12_0 GPIO_OSPEEDR_OSPEED12_0
|
|
4229 #define GPIO_OSPEEDER_OSPEEDR12_1 GPIO_OSPEEDR_OSPEED12_1
|
|
4230 #define GPIO_OSPEEDER_OSPEEDR13 GPIO_OSPEEDR_OSPEED13
|
|
4231 #define GPIO_OSPEEDER_OSPEEDR13_0 GPIO_OSPEEDR_OSPEED13_0
|
|
4232 #define GPIO_OSPEEDER_OSPEEDR13_1 GPIO_OSPEEDR_OSPEED13_1
|
|
4233 #define GPIO_OSPEEDER_OSPEEDR14 GPIO_OSPEEDR_OSPEED14
|
|
4234 #define GPIO_OSPEEDER_OSPEEDR14_0 GPIO_OSPEEDR_OSPEED14_0
|
|
4235 #define GPIO_OSPEEDER_OSPEEDR14_1 GPIO_OSPEEDR_OSPEED14_1
|
|
4236 #define GPIO_OSPEEDER_OSPEEDR15 GPIO_OSPEEDR_OSPEED15
|
|
4237 #define GPIO_OSPEEDER_OSPEEDR15_0 GPIO_OSPEEDR_OSPEED15_0
|
|
4238 #define GPIO_OSPEEDER_OSPEEDR15_1 GPIO_OSPEEDR_OSPEED15_1
|
|
4239
|
|
4240 /****************** Bits definition for GPIO_PUPDR register *****************/
|
|
4241 #define GPIO_PUPDR_PUPD0 ((uint32_t)0x00000003U)
|
|
4242 #define GPIO_PUPDR_PUPD0_0 ((uint32_t)0x00000001U)
|
|
4243 #define GPIO_PUPDR_PUPD0_1 ((uint32_t)0x00000002U)
|
|
4244 #define GPIO_PUPDR_PUPD1 ((uint32_t)0x0000000CU)
|
|
4245 #define GPIO_PUPDR_PUPD1_0 ((uint32_t)0x00000004U)
|
|
4246 #define GPIO_PUPDR_PUPD1_1 ((uint32_t)0x00000008U)
|
|
4247 #define GPIO_PUPDR_PUPD2 ((uint32_t)0x00000030U)
|
|
4248 #define GPIO_PUPDR_PUPD2_0 ((uint32_t)0x00000010U)
|
|
4249 #define GPIO_PUPDR_PUPD2_1 ((uint32_t)0x00000020U)
|
|
4250 #define GPIO_PUPDR_PUPD3 ((uint32_t)0x000000C0U)
|
|
4251 #define GPIO_PUPDR_PUPD3_0 ((uint32_t)0x00000040U)
|
|
4252 #define GPIO_PUPDR_PUPD3_1 ((uint32_t)0x00000080U)
|
|
4253 #define GPIO_PUPDR_PUPD4 ((uint32_t)0x00000300U)
|
|
4254 #define GPIO_PUPDR_PUPD4_0 ((uint32_t)0x00000100U)
|
|
4255 #define GPIO_PUPDR_PUPD4_1 ((uint32_t)0x00000200U)
|
|
4256 #define GPIO_PUPDR_PUPD5 ((uint32_t)0x00000C00U)
|
|
4257 #define GPIO_PUPDR_PUPD5_0 ((uint32_t)0x00000400U)
|
|
4258 #define GPIO_PUPDR_PUPD5_1 ((uint32_t)0x00000800U)
|
|
4259 #define GPIO_PUPDR_PUPD6 ((uint32_t)0x00003000U)
|
|
4260 #define GPIO_PUPDR_PUPD6_0 ((uint32_t)0x00001000U)
|
|
4261 #define GPIO_PUPDR_PUPD6_1 ((uint32_t)0x00002000U)
|
|
4262 #define GPIO_PUPDR_PUPD7 ((uint32_t)0x0000C000U)
|
|
4263 #define GPIO_PUPDR_PUPD7_0 ((uint32_t)0x00004000U)
|
|
4264 #define GPIO_PUPDR_PUPD7_1 ((uint32_t)0x00008000U)
|
|
4265 #define GPIO_PUPDR_PUPD8 ((uint32_t)0x00030000U)
|
|
4266 #define GPIO_PUPDR_PUPD8_0 ((uint32_t)0x00010000U)
|
|
4267 #define GPIO_PUPDR_PUPD8_1 ((uint32_t)0x00020000U)
|
|
4268 #define GPIO_PUPDR_PUPD9 ((uint32_t)0x000C0000U)
|
|
4269 #define GPIO_PUPDR_PUPD9_0 ((uint32_t)0x00040000U)
|
|
4270 #define GPIO_PUPDR_PUPD9_1 ((uint32_t)0x00080000U)
|
|
4271 #define GPIO_PUPDR_PUPD10 ((uint32_t)0x00300000U)
|
|
4272 #define GPIO_PUPDR_PUPD10_0 ((uint32_t)0x00100000U)
|
|
4273 #define GPIO_PUPDR_PUPD10_1 ((uint32_t)0x00200000U)
|
|
4274 #define GPIO_PUPDR_PUPD11 ((uint32_t)0x00C00000U)
|
|
4275 #define GPIO_PUPDR_PUPD11_0 ((uint32_t)0x00400000U)
|
|
4276 #define GPIO_PUPDR_PUPD11_1 ((uint32_t)0x00800000U)
|
|
4277 #define GPIO_PUPDR_PUPD12 ((uint32_t)0x03000000U)
|
|
4278 #define GPIO_PUPDR_PUPD12_0 ((uint32_t)0x01000000U)
|
|
4279 #define GPIO_PUPDR_PUPD12_1 ((uint32_t)0x02000000U)
|
|
4280 #define GPIO_PUPDR_PUPD13 ((uint32_t)0x0C000000U)
|
|
4281 #define GPIO_PUPDR_PUPD13_0 ((uint32_t)0x04000000U)
|
|
4282 #define GPIO_PUPDR_PUPD13_1 ((uint32_t)0x08000000U)
|
|
4283 #define GPIO_PUPDR_PUPD14 ((uint32_t)0x30000000U)
|
|
4284 #define GPIO_PUPDR_PUPD14_0 ((uint32_t)0x10000000U)
|
|
4285 #define GPIO_PUPDR_PUPD14_1 ((uint32_t)0x20000000U)
|
|
4286 #define GPIO_PUPDR_PUPD15 ((uint32_t)0xC0000000U)
|
|
4287 #define GPIO_PUPDR_PUPD15_0 ((uint32_t)0x40000000U)
|
|
4288 #define GPIO_PUPDR_PUPD15_1 ((uint32_t)0x80000000U)
|
|
4289
|
|
4290 /* Legacy defines */
|
|
4291 #define GPIO_PUPDR_PUPDR0 GPIO_PUPDR_PUPD0
|
|
4292 #define GPIO_PUPDR_PUPDR0_0 GPIO_PUPDR_PUPD0_0
|
|
4293 #define GPIO_PUPDR_PUPDR0_1 GPIO_PUPDR_PUPD0_1
|
|
4294 #define GPIO_PUPDR_PUPDR1 GPIO_PUPDR_PUPD1
|
|
4295 #define GPIO_PUPDR_PUPDR1_0 GPIO_PUPDR_PUPD1_0
|
|
4296 #define GPIO_PUPDR_PUPDR1_1 GPIO_PUPDR_PUPD1_1
|
|
4297 #define GPIO_PUPDR_PUPDR2 GPIO_PUPDR_PUPD2
|
|
4298 #define GPIO_PUPDR_PUPDR2_0 GPIO_PUPDR_PUPD2_0
|
|
4299 #define GPIO_PUPDR_PUPDR2_1 GPIO_PUPDR_PUPD2_1
|
|
4300 #define GPIO_PUPDR_PUPDR3 GPIO_PUPDR_PUPD3
|
|
4301 #define GPIO_PUPDR_PUPDR3_0 GPIO_PUPDR_PUPD3_0
|
|
4302 #define GPIO_PUPDR_PUPDR3_1 GPIO_PUPDR_PUPD3_1
|
|
4303 #define GPIO_PUPDR_PUPDR4 GPIO_PUPDR_PUPD4
|
|
4304 #define GPIO_PUPDR_PUPDR4_0 GPIO_PUPDR_PUPD4_0
|
|
4305 #define GPIO_PUPDR_PUPDR4_1 GPIO_PUPDR_PUPD4_1
|
|
4306 #define GPIO_PUPDR_PUPDR5 GPIO_PUPDR_PUPD5
|
|
4307 #define GPIO_PUPDR_PUPDR5_0 GPIO_PUPDR_PUPD5_0
|
|
4308 #define GPIO_PUPDR_PUPDR5_1 GPIO_PUPDR_PUPD5_1
|
|
4309 #define GPIO_PUPDR_PUPDR6 GPIO_PUPDR_PUPD6
|
|
4310 #define GPIO_PUPDR_PUPDR6_0 GPIO_PUPDR_PUPD6_0
|
|
4311 #define GPIO_PUPDR_PUPDR6_1 GPIO_PUPDR_PUPD6_1
|
|
4312 #define GPIO_PUPDR_PUPDR7 GPIO_PUPDR_PUPD7
|
|
4313 #define GPIO_PUPDR_PUPDR7_0 GPIO_PUPDR_PUPD7_0
|
|
4314 #define GPIO_PUPDR_PUPDR7_1 GPIO_PUPDR_PUPD7_1
|
|
4315 #define GPIO_PUPDR_PUPDR8 GPIO_PUPDR_PUPD8
|
|
4316 #define GPIO_PUPDR_PUPDR8_0 GPIO_PUPDR_PUPD8_0
|
|
4317 #define GPIO_PUPDR_PUPDR8_1 GPIO_PUPDR_PUPD8_1
|
|
4318 #define GPIO_PUPDR_PUPDR9 GPIO_PUPDR_PUPD9
|
|
4319 #define GPIO_PUPDR_PUPDR9_0 GPIO_PUPDR_PUPD9_0
|
|
4320 #define GPIO_PUPDR_PUPDR9_1 GPIO_PUPDR_PUPD9_1
|
|
4321 #define GPIO_PUPDR_PUPDR10 GPIO_PUPDR_PUPD10
|
|
4322 #define GPIO_PUPDR_PUPDR10_0 GPIO_PUPDR_PUPD10_0
|
|
4323 #define GPIO_PUPDR_PUPDR10_1 GPIO_PUPDR_PUPD10_1
|
|
4324 #define GPIO_PUPDR_PUPDR11 GPIO_PUPDR_PUPD11
|
|
4325 #define GPIO_PUPDR_PUPDR11_0 GPIO_PUPDR_PUPD11_0
|
|
4326 #define GPIO_PUPDR_PUPDR11_1 GPIO_PUPDR_PUPD11_1
|
|
4327 #define GPIO_PUPDR_PUPDR12 GPIO_PUPDR_PUPD12
|
|
4328 #define GPIO_PUPDR_PUPDR12_0 GPIO_PUPDR_PUPD12_0
|
|
4329 #define GPIO_PUPDR_PUPDR12_1 GPIO_PUPDR_PUPD12_1
|
|
4330 #define GPIO_PUPDR_PUPDR13 GPIO_PUPDR_PUPD13
|
|
4331 #define GPIO_PUPDR_PUPDR13_0 GPIO_PUPDR_PUPD13_0
|
|
4332 #define GPIO_PUPDR_PUPDR13_1 GPIO_PUPDR_PUPD13_1
|
|
4333 #define GPIO_PUPDR_PUPDR14 GPIO_PUPDR_PUPD14
|
|
4334 #define GPIO_PUPDR_PUPDR14_0 GPIO_PUPDR_PUPD14_0
|
|
4335 #define GPIO_PUPDR_PUPDR14_1 GPIO_PUPDR_PUPD14_1
|
|
4336 #define GPIO_PUPDR_PUPDR15 GPIO_PUPDR_PUPD15
|
|
4337 #define GPIO_PUPDR_PUPDR15_0 GPIO_PUPDR_PUPD15_0
|
|
4338 #define GPIO_PUPDR_PUPDR15_1 GPIO_PUPDR_PUPD15_1
|
|
4339
|
|
4340 /****************** Bits definition for GPIO_IDR register *******************/
|
|
4341 #define GPIO_IDR_ID0 ((uint32_t)0x00000001U)
|
|
4342 #define GPIO_IDR_ID1 ((uint32_t)0x00000002U)
|
|
4343 #define GPIO_IDR_ID2 ((uint32_t)0x00000004U)
|
|
4344 #define GPIO_IDR_ID3 ((uint32_t)0x00000008U)
|
|
4345 #define GPIO_IDR_ID4 ((uint32_t)0x00000010U)
|
|
4346 #define GPIO_IDR_ID5 ((uint32_t)0x00000020U)
|
|
4347 #define GPIO_IDR_ID6 ((uint32_t)0x00000040U)
|
|
4348 #define GPIO_IDR_ID7 ((uint32_t)0x00000080U)
|
|
4349 #define GPIO_IDR_ID8 ((uint32_t)0x00000100U)
|
|
4350 #define GPIO_IDR_ID9 ((uint32_t)0x00000200U)
|
|
4351 #define GPIO_IDR_ID10 ((uint32_t)0x00000400U)
|
|
4352 #define GPIO_IDR_ID11 ((uint32_t)0x00000800U)
|
|
4353 #define GPIO_IDR_ID12 ((uint32_t)0x00001000U)
|
|
4354 #define GPIO_IDR_ID13 ((uint32_t)0x00002000U)
|
|
4355 #define GPIO_IDR_ID14 ((uint32_t)0x00004000U)
|
|
4356 #define GPIO_IDR_ID15 ((uint32_t)0x00008000U)
|
|
4357
|
|
4358 /* Legacy defines */
|
|
4359 #define GPIO_IDR_IDR_0 GPIO_IDR_ID0
|
|
4360 #define GPIO_IDR_IDR_1 GPIO_IDR_ID1
|
|
4361 #define GPIO_IDR_IDR_2 GPIO_IDR_ID2
|
|
4362 #define GPIO_IDR_IDR_3 GPIO_IDR_ID3
|
|
4363 #define GPIO_IDR_IDR_4 GPIO_IDR_ID4
|
|
4364 #define GPIO_IDR_IDR_5 GPIO_IDR_ID5
|
|
4365 #define GPIO_IDR_IDR_6 GPIO_IDR_ID6
|
|
4366 #define GPIO_IDR_IDR_7 GPIO_IDR_ID7
|
|
4367 #define GPIO_IDR_IDR_8 GPIO_IDR_ID8
|
|
4368 #define GPIO_IDR_IDR_9 GPIO_IDR_ID9
|
|
4369 #define GPIO_IDR_IDR_10 GPIO_IDR_ID10
|
|
4370 #define GPIO_IDR_IDR_11 GPIO_IDR_ID11
|
|
4371 #define GPIO_IDR_IDR_12 GPIO_IDR_ID12
|
|
4372 #define GPIO_IDR_IDR_13 GPIO_IDR_ID13
|
|
4373 #define GPIO_IDR_IDR_14 GPIO_IDR_ID14
|
|
4374 #define GPIO_IDR_IDR_15 GPIO_IDR_ID15
|
|
4375
|
|
4376 /* Old GPIO_IDR register bits definition, maintained for legacy purpose */
|
|
4377 #define GPIO_OTYPER_IDR_0 GPIO_IDR_ID0
|
|
4378 #define GPIO_OTYPER_IDR_1 GPIO_IDR_ID1
|
|
4379 #define GPIO_OTYPER_IDR_2 GPIO_IDR_ID2
|
|
4380 #define GPIO_OTYPER_IDR_3 GPIO_IDR_ID3
|
|
4381 #define GPIO_OTYPER_IDR_4 GPIO_IDR_ID4
|
|
4382 #define GPIO_OTYPER_IDR_5 GPIO_IDR_ID5
|
|
4383 #define GPIO_OTYPER_IDR_6 GPIO_IDR_ID6
|
|
4384 #define GPIO_OTYPER_IDR_7 GPIO_IDR_ID7
|
|
4385 #define GPIO_OTYPER_IDR_8 GPIO_IDR_ID8
|
|
4386 #define GPIO_OTYPER_IDR_9 GPIO_IDR_ID9
|
|
4387 #define GPIO_OTYPER_IDR_10 GPIO_IDR_ID10
|
|
4388 #define GPIO_OTYPER_IDR_11 GPIO_IDR_ID11
|
|
4389 #define GPIO_OTYPER_IDR_12 GPIO_IDR_ID12
|
|
4390 #define GPIO_OTYPER_IDR_13 GPIO_IDR_ID13
|
|
4391 #define GPIO_OTYPER_IDR_14 GPIO_IDR_ID14
|
|
4392 #define GPIO_OTYPER_IDR_15 GPIO_IDR_ID15
|
|
4393
|
|
4394 /****************** Bits definition for GPIO_ODR register *******************/
|
|
4395 #define GPIO_ODR_OD0 ((uint32_t)0x00000001U)
|
|
4396 #define GPIO_ODR_OD1 ((uint32_t)0x00000002U)
|
|
4397 #define GPIO_ODR_OD2 ((uint32_t)0x00000004U)
|
|
4398 #define GPIO_ODR_OD3 ((uint32_t)0x00000008U)
|
|
4399 #define GPIO_ODR_OD4 ((uint32_t)0x00000010U)
|
|
4400 #define GPIO_ODR_OD5 ((uint32_t)0x00000020U)
|
|
4401 #define GPIO_ODR_OD6 ((uint32_t)0x00000040U)
|
|
4402 #define GPIO_ODR_OD7 ((uint32_t)0x00000080U)
|
|
4403 #define GPIO_ODR_OD8 ((uint32_t)0x00000100U)
|
|
4404 #define GPIO_ODR_OD9 ((uint32_t)0x00000200U)
|
|
4405 #define GPIO_ODR_OD10 ((uint32_t)0x00000400U)
|
|
4406 #define GPIO_ODR_OD11 ((uint32_t)0x00000800U)
|
|
4407 #define GPIO_ODR_OD12 ((uint32_t)0x00001000U)
|
|
4408 #define GPIO_ODR_OD13 ((uint32_t)0x00002000U)
|
|
4409 #define GPIO_ODR_OD14 ((uint32_t)0x00004000U)
|
|
4410 #define GPIO_ODR_OD15 ((uint32_t)0x00008000U)
|
|
4411
|
|
4412 /* Legacy defines */
|
|
4413 #define GPIO_ODR_ODR_0 GPIO_ODR_OD0
|
|
4414 #define GPIO_ODR_ODR_1 GPIO_ODR_OD1
|
|
4415 #define GPIO_ODR_ODR_2 GPIO_ODR_OD2
|
|
4416 #define GPIO_ODR_ODR_3 GPIO_ODR_OD3
|
|
4417 #define GPIO_ODR_ODR_4 GPIO_ODR_OD4
|
|
4418 #define GPIO_ODR_ODR_5 GPIO_ODR_OD5
|
|
4419 #define GPIO_ODR_ODR_6 GPIO_ODR_OD6
|
|
4420 #define GPIO_ODR_ODR_7 GPIO_ODR_OD7
|
|
4421 #define GPIO_ODR_ODR_8 GPIO_ODR_OD8
|
|
4422 #define GPIO_ODR_ODR_9 GPIO_ODR_OD9
|
|
4423 #define GPIO_ODR_ODR_10 GPIO_ODR_OD10
|
|
4424 #define GPIO_ODR_ODR_11 GPIO_ODR_OD11
|
|
4425 #define GPIO_ODR_ODR_12 GPIO_ODR_OD12
|
|
4426 #define GPIO_ODR_ODR_13 GPIO_ODR_OD13
|
|
4427 #define GPIO_ODR_ODR_14 GPIO_ODR_OD14
|
|
4428 #define GPIO_ODR_ODR_15 GPIO_ODR_OD15
|
|
4429
|
|
4430 /* Old GPIO_ODR register bits definition, maintained for legacy purpose */
|
|
4431 #define GPIO_OTYPER_ODR_0 GPIO_ODR_OD0
|
|
4432 #define GPIO_OTYPER_ODR_1 GPIO_ODR_OD1
|
|
4433 #define GPIO_OTYPER_ODR_2 GPIO_ODR_OD2
|
|
4434 #define GPIO_OTYPER_ODR_3 GPIO_ODR_OD3
|
|
4435 #define GPIO_OTYPER_ODR_4 GPIO_ODR_OD4
|
|
4436 #define GPIO_OTYPER_ODR_5 GPIO_ODR_OD5
|
|
4437 #define GPIO_OTYPER_ODR_6 GPIO_ODR_OD6
|
|
4438 #define GPIO_OTYPER_ODR_7 GPIO_ODR_OD7
|
|
4439 #define GPIO_OTYPER_ODR_8 GPIO_ODR_OD8
|
|
4440 #define GPIO_OTYPER_ODR_9 GPIO_ODR_OD9
|
|
4441 #define GPIO_OTYPER_ODR_10 GPIO_ODR_OD10
|
|
4442 #define GPIO_OTYPER_ODR_11 GPIO_ODR_OD11
|
|
4443 #define GPIO_OTYPER_ODR_12 GPIO_ODR_OD12
|
|
4444 #define GPIO_OTYPER_ODR_13 GPIO_ODR_OD13
|
|
4445 #define GPIO_OTYPER_ODR_14 GPIO_ODR_OD14
|
|
4446 #define GPIO_OTYPER_ODR_15 GPIO_ODR_OD15
|
|
4447
|
|
4448 /****************** Bits definition for GPIO_BSRR register ******************/
|
|
4449 #define GPIO_BSRR_BS0 ((uint32_t)0x00000001U)
|
|
4450 #define GPIO_BSRR_BS1 ((uint32_t)0x00000002U)
|
|
4451 #define GPIO_BSRR_BS2 ((uint32_t)0x00000004U)
|
|
4452 #define GPIO_BSRR_BS3 ((uint32_t)0x00000008U)
|
|
4453 #define GPIO_BSRR_BS4 ((uint32_t)0x00000010U)
|
|
4454 #define GPIO_BSRR_BS5 ((uint32_t)0x00000020U)
|
|
4455 #define GPIO_BSRR_BS6 ((uint32_t)0x00000040U)
|
|
4456 #define GPIO_BSRR_BS7 ((uint32_t)0x00000080U)
|
|
4457 #define GPIO_BSRR_BS8 ((uint32_t)0x00000100U)
|
|
4458 #define GPIO_BSRR_BS9 ((uint32_t)0x00000200U)
|
|
4459 #define GPIO_BSRR_BS10 ((uint32_t)0x00000400U)
|
|
4460 #define GPIO_BSRR_BS11 ((uint32_t)0x00000800U)
|
|
4461 #define GPIO_BSRR_BS12 ((uint32_t)0x00001000U)
|
|
4462 #define GPIO_BSRR_BS13 ((uint32_t)0x00002000U)
|
|
4463 #define GPIO_BSRR_BS14 ((uint32_t)0x00004000U)
|
|
4464 #define GPIO_BSRR_BS15 ((uint32_t)0x00008000U)
|
|
4465 #define GPIO_BSRR_BR0 ((uint32_t)0x00010000U)
|
|
4466 #define GPIO_BSRR_BR1 ((uint32_t)0x00020000U)
|
|
4467 #define GPIO_BSRR_BR2 ((uint32_t)0x00040000U)
|
|
4468 #define GPIO_BSRR_BR3 ((uint32_t)0x00080000U)
|
|
4469 #define GPIO_BSRR_BR4 ((uint32_t)0x00100000U)
|
|
4470 #define GPIO_BSRR_BR5 ((uint32_t)0x00200000U)
|
|
4471 #define GPIO_BSRR_BR6 ((uint32_t)0x00400000U)
|
|
4472 #define GPIO_BSRR_BR7 ((uint32_t)0x00800000U)
|
|
4473 #define GPIO_BSRR_BR8 ((uint32_t)0x01000000U)
|
|
4474 #define GPIO_BSRR_BR9 ((uint32_t)0x02000000U)
|
|
4475 #define GPIO_BSRR_BR10 ((uint32_t)0x04000000U)
|
|
4476 #define GPIO_BSRR_BR11 ((uint32_t)0x08000000U)
|
|
4477 #define GPIO_BSRR_BR12 ((uint32_t)0x10000000U)
|
|
4478 #define GPIO_BSRR_BR13 ((uint32_t)0x20000000U)
|
|
4479 #define GPIO_BSRR_BR14 ((uint32_t)0x40000000U)
|
|
4480 #define GPIO_BSRR_BR15 ((uint32_t)0x80000000U)
|
|
4481
|
|
4482 /* Legacy defines */
|
|
4483 #define GPIO_BSRR_BS_0 GPIO_BSRR_BS0
|
|
4484 #define GPIO_BSRR_BS_1 GPIO_BSRR_BS1
|
|
4485 #define GPIO_BSRR_BS_2 GPIO_BSRR_BS2
|
|
4486 #define GPIO_BSRR_BS_3 GPIO_BSRR_BS3
|
|
4487 #define GPIO_BSRR_BS_4 GPIO_BSRR_BS4
|
|
4488 #define GPIO_BSRR_BS_5 GPIO_BSRR_BS5
|
|
4489 #define GPIO_BSRR_BS_6 GPIO_BSRR_BS6
|
|
4490 #define GPIO_BSRR_BS_7 GPIO_BSRR_BS7
|
|
4491 #define GPIO_BSRR_BS_8 GPIO_BSRR_BS8
|
|
4492 #define GPIO_BSRR_BS_9 GPIO_BSRR_BS9
|
|
4493 #define GPIO_BSRR_BS_10 GPIO_BSRR_BS10
|
|
4494 #define GPIO_BSRR_BS_11 GPIO_BSRR_BS11
|
|
4495 #define GPIO_BSRR_BS_12 GPIO_BSRR_BS12
|
|
4496 #define GPIO_BSRR_BS_13 GPIO_BSRR_BS13
|
|
4497 #define GPIO_BSRR_BS_14 GPIO_BSRR_BS14
|
|
4498 #define GPIO_BSRR_BS_15 GPIO_BSRR_BS15
|
|
4499 #define GPIO_BSRR_BR_0 GPIO_BSRR_BR0
|
|
4500 #define GPIO_BSRR_BR_1 GPIO_BSRR_BR1
|
|
4501 #define GPIO_BSRR_BR_2 GPIO_BSRR_BR2
|
|
4502 #define GPIO_BSRR_BR_3 GPIO_BSRR_BR3
|
|
4503 #define GPIO_BSRR_BR_4 GPIO_BSRR_BR4
|
|
4504 #define GPIO_BSRR_BR_5 GPIO_BSRR_BR5
|
|
4505 #define GPIO_BSRR_BR_6 GPIO_BSRR_BR6
|
|
4506 #define GPIO_BSRR_BR_7 GPIO_BSRR_BR7
|
|
4507 #define GPIO_BSRR_BR_8 GPIO_BSRR_BR8
|
|
4508 #define GPIO_BSRR_BR_9 GPIO_BSRR_BR9
|
|
4509 #define GPIO_BSRR_BR_10 GPIO_BSRR_BR10
|
|
4510 #define GPIO_BSRR_BR_11 GPIO_BSRR_BR11
|
|
4511 #define GPIO_BSRR_BR_12 GPIO_BSRR_BR12
|
|
4512 #define GPIO_BSRR_BR_13 GPIO_BSRR_BR13
|
|
4513 #define GPIO_BSRR_BR_14 GPIO_BSRR_BR14
|
|
4514 #define GPIO_BSRR_BR_15 GPIO_BSRR_BR15
|
|
4515
|
|
4516 /****************** Bit definition for GPIO_LCKR register *********************/
|
|
4517 #define GPIO_LCKR_LCK0 ((uint32_t)0x00000001U)
|
|
4518 #define GPIO_LCKR_LCK1 ((uint32_t)0x00000002U)
|
|
4519 #define GPIO_LCKR_LCK2 ((uint32_t)0x00000004U)
|
|
4520 #define GPIO_LCKR_LCK3 ((uint32_t)0x00000008U)
|
|
4521 #define GPIO_LCKR_LCK4 ((uint32_t)0x00000010U)
|
|
4522 #define GPIO_LCKR_LCK5 ((uint32_t)0x00000020U)
|
|
4523 #define GPIO_LCKR_LCK6 ((uint32_t)0x00000040U)
|
|
4524 #define GPIO_LCKR_LCK7 ((uint32_t)0x00000080U)
|
|
4525 #define GPIO_LCKR_LCK8 ((uint32_t)0x00000100U)
|
|
4526 #define GPIO_LCKR_LCK9 ((uint32_t)0x00000200U)
|
|
4527 #define GPIO_LCKR_LCK10 ((uint32_t)0x00000400U)
|
|
4528 #define GPIO_LCKR_LCK11 ((uint32_t)0x00000800U)
|
|
4529 #define GPIO_LCKR_LCK12 ((uint32_t)0x00001000U)
|
|
4530 #define GPIO_LCKR_LCK13 ((uint32_t)0x00002000U)
|
|
4531 #define GPIO_LCKR_LCK14 ((uint32_t)0x00004000U)
|
|
4532 #define GPIO_LCKR_LCK15 ((uint32_t)0x00008000U)
|
|
4533 #define GPIO_LCKR_LCKK ((uint32_t)0x00010000U)
|
|
4534
|
|
4535 /****************** Bit definition for GPIO_AFRL register *********************/
|
|
4536 #define GPIO_AFRL_AFSEL0 ((uint32_t)0x0000000FU)
|
|
4537 #define GPIO_AFRL_AFSEL0_0 ((uint32_t)0x00000001U)
|
|
4538 #define GPIO_AFRL_AFSEL0_1 ((uint32_t)0x00000002U)
|
|
4539 #define GPIO_AFRL_AFSEL0_2 ((uint32_t)0x00000004U)
|
|
4540 #define GPIO_AFRL_AFSEL0_3 ((uint32_t)0x00000008U)
|
|
4541 #define GPIO_AFRL_AFSEL1 ((uint32_t)0x000000F0U)
|
|
4542 #define GPIO_AFRL_AFSEL1_0 ((uint32_t)0x00000010U)
|
|
4543 #define GPIO_AFRL_AFSEL1_1 ((uint32_t)0x00000020U)
|
|
4544 #define GPIO_AFRL_AFSEL1_2 ((uint32_t)0x00000040U)
|
|
4545 #define GPIO_AFRL_AFSEL1_3 ((uint32_t)0x00000080U)
|
|
4546 #define GPIO_AFRL_AFSEL2 ((uint32_t)0x00000F00U)
|
|
4547 #define GPIO_AFRL_AFSEL2_0 ((uint32_t)0x00000100U)
|
|
4548 #define GPIO_AFRL_AFSEL2_1 ((uint32_t)0x00000200U)
|
|
4549 #define GPIO_AFRL_AFSEL2_2 ((uint32_t)0x00000400U)
|
|
4550 #define GPIO_AFRL_AFSEL2_3 ((uint32_t)0x00000800U)
|
|
4551 #define GPIO_AFRL_AFSEL3 ((uint32_t)0x0000F000U)
|
|
4552 #define GPIO_AFRL_AFSEL3_0 ((uint32_t)0x00001000U)
|
|
4553 #define GPIO_AFRL_AFSEL3_1 ((uint32_t)0x00002000U)
|
|
4554 #define GPIO_AFRL_AFSEL3_2 ((uint32_t)0x00004000U)
|
|
4555 #define GPIO_AFRL_AFSEL3_3 ((uint32_t)0x00008000U)
|
|
4556 #define GPIO_AFRL_AFSEL4 ((uint32_t)0x000F0000U)
|
|
4557 #define GPIO_AFRL_AFSEL4_0 ((uint32_t)0x00010000U)
|
|
4558 #define GPIO_AFRL_AFSEL4_1 ((uint32_t)0x00020000U)
|
|
4559 #define GPIO_AFRL_AFSEL4_2 ((uint32_t)0x00040000U)
|
|
4560 #define GPIO_AFRL_AFSEL4_3 ((uint32_t)0x00080000U)
|
|
4561 #define GPIO_AFRL_AFSEL5 ((uint32_t)0x00F00000U)
|
|
4562 #define GPIO_AFRL_AFSEL5_0 ((uint32_t)0x00100000U)
|
|
4563 #define GPIO_AFRL_AFSEL5_1 ((uint32_t)0x00200000U)
|
|
4564 #define GPIO_AFRL_AFSEL5_2 ((uint32_t)0x00400000U)
|
|
4565 #define GPIO_AFRL_AFSEL5_3 ((uint32_t)0x00800000U)
|
|
4566 #define GPIO_AFRL_AFSEL6 ((uint32_t)0x0F000000U)
|
|
4567 #define GPIO_AFRL_AFSEL6_0 ((uint32_t)0x01000000U)
|
|
4568 #define GPIO_AFRL_AFSEL6_1 ((uint32_t)0x02000000U)
|
|
4569 #define GPIO_AFRL_AFSEL6_2 ((uint32_t)0x04000000U)
|
|
4570 #define GPIO_AFRL_AFSEL6_3 ((uint32_t)0x08000000U)
|
|
4571 #define GPIO_AFRL_AFSEL7 ((uint32_t)0xF0000000U)
|
|
4572 #define GPIO_AFRL_AFSEL7_0 ((uint32_t)0x10000000U)
|
|
4573 #define GPIO_AFRL_AFSEL7_1 ((uint32_t)0x20000000U)
|
|
4574 #define GPIO_AFRL_AFSEL7_2 ((uint32_t)0x40000000U)
|
|
4575 #define GPIO_AFRL_AFSEL7_3 ((uint32_t)0x80000000U)
|
|
4576
|
|
4577 /* Legacy defines */
|
|
4578 #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFSEL0
|
|
4579 #define GPIO_AFRL_AFRL1 GPIO_AFRL_AFSEL1
|
|
4580 #define GPIO_AFRL_AFRL2 GPIO_AFRL_AFSEL2
|
|
4581 #define GPIO_AFRL_AFRL3 GPIO_AFRL_AFSEL3
|
|
4582 #define GPIO_AFRL_AFRL4 GPIO_AFRL_AFSEL4
|
|
4583 #define GPIO_AFRL_AFRL5 GPIO_AFRL_AFSEL5
|
|
4584 #define GPIO_AFRL_AFRL6 GPIO_AFRL_AFSEL6
|
|
4585 #define GPIO_AFRL_AFRL7 GPIO_AFRL_AFSEL7
|
|
4586
|
|
4587 /****************** Bit definition for GPIO_AFRH register *********************/
|
|
4588 #define GPIO_AFRH_AFSEL8 ((uint32_t)0x0000000FU)
|
|
4589 #define GPIO_AFRH_AFSEL8_0 ((uint32_t)0x00000001U)
|
|
4590 #define GPIO_AFRH_AFSEL8_1 ((uint32_t)0x00000002U)
|
|
4591 #define GPIO_AFRH_AFSEL8_2 ((uint32_t)0x00000004U)
|
|
4592 #define GPIO_AFRH_AFSEL8_3 ((uint32_t)0x00000008U)
|
|
4593 #define GPIO_AFRH_AFSEL9 ((uint32_t)0x000000F0U)
|
|
4594 #define GPIO_AFRH_AFSEL9_0 ((uint32_t)0x00000010U)
|
|
4595 #define GPIO_AFRH_AFSEL9_1 ((uint32_t)0x00000020U)
|
|
4596 #define GPIO_AFRH_AFSEL9_2 ((uint32_t)0x00000040U)
|
|
4597 #define GPIO_AFRH_AFSEL9_3 ((uint32_t)0x00000080U)
|
|
4598 #define GPIO_AFRH_AFSEL10 ((uint32_t)0x00000F00U)
|
|
4599 #define GPIO_AFRH_AFSEL10_0 ((uint32_t)0x00000100U)
|
|
4600 #define GPIO_AFRH_AFSEL10_1 ((uint32_t)0x00000200U)
|
|
4601 #define GPIO_AFRH_AFSEL10_2 ((uint32_t)0x00000400U)
|
|
4602 #define GPIO_AFRH_AFSEL10_3 ((uint32_t)0x00000800U)
|
|
4603 #define GPIO_AFRH_AFSEL11 ((uint32_t)0x0000F000U)
|
|
4604 #define GPIO_AFRH_AFSEL11_0 ((uint32_t)0x00001000U)
|
|
4605 #define GPIO_AFRH_AFSEL11_1 ((uint32_t)0x00002000U)
|
|
4606 #define GPIO_AFRH_AFSEL11_2 ((uint32_t)0x00004000U)
|
|
4607 #define GPIO_AFRH_AFSEL11_3 ((uint32_t)0x00008000U)
|
|
4608 #define GPIO_AFRH_AFSEL12 ((uint32_t)0x000F0000U)
|
|
4609 #define GPIO_AFRH_AFSEL12_0 ((uint32_t)0x00010000U)
|
|
4610 #define GPIO_AFRH_AFSEL12_1 ((uint32_t)0x00020000U)
|
|
4611 #define GPIO_AFRH_AFSEL12_2 ((uint32_t)0x00040000U)
|
|
4612 #define GPIO_AFRH_AFSEL12_3 ((uint32_t)0x00080000U)
|
|
4613 #define GPIO_AFRH_AFSEL13 ((uint32_t)0x00F00000U)
|
|
4614 #define GPIO_AFRH_AFSEL13_0 ((uint32_t)0x00100000U)
|
|
4615 #define GPIO_AFRH_AFSEL13_1 ((uint32_t)0x00200000U)
|
|
4616 #define GPIO_AFRH_AFSEL13_2 ((uint32_t)0x00400000U)
|
|
4617 #define GPIO_AFRH_AFSEL13_3 ((uint32_t)0x00800000U)
|
|
4618 #define GPIO_AFRH_AFSEL14 ((uint32_t)0x0F000000U)
|
|
4619 #define GPIO_AFRH_AFSEL14_0 ((uint32_t)0x01000000U)
|
|
4620 #define GPIO_AFRH_AFSEL14_1 ((uint32_t)0x02000000U)
|
|
4621 #define GPIO_AFRH_AFSEL14_2 ((uint32_t)0x04000000U)
|
|
4622 #define GPIO_AFRH_AFSEL14_3 ((uint32_t)0x08000000U)
|
|
4623 #define GPIO_AFRH_AFSEL15 ((uint32_t)0xF0000000U)
|
|
4624 #define GPIO_AFRH_AFSEL15_0 ((uint32_t)0x10000000U)
|
|
4625 #define GPIO_AFRH_AFSEL15_1 ((uint32_t)0x20000000U)
|
|
4626 #define GPIO_AFRH_AFSEL15_2 ((uint32_t)0x40000000U)
|
|
4627 #define GPIO_AFRH_AFSEL15_3 ((uint32_t)0x80000000U)
|
|
4628
|
|
4629 /* Legacy defines */
|
|
4630 #define GPIO_AFRH_AFRH0 GPIO_AFRH_AFSEL8
|
|
4631 #define GPIO_AFRH_AFRH1 GPIO_AFRH_AFSEL9
|
|
4632 #define GPIO_AFRH_AFRH2 GPIO_AFRH_AFSEL10
|
|
4633 #define GPIO_AFRH_AFRH3 GPIO_AFRH_AFSEL11
|
|
4634 #define GPIO_AFRH_AFRH4 GPIO_AFRH_AFSEL12
|
|
4635 #define GPIO_AFRH_AFRH5 GPIO_AFRH_AFSEL13
|
|
4636 #define GPIO_AFRH_AFRH6 GPIO_AFRH_AFSEL14
|
|
4637 #define GPIO_AFRH_AFRH7 GPIO_AFRH_AFSEL15
|
|
4638
|
|
4639 /****************** Bits definition for GPIO_BRR register ******************/
|
|
4640 #define GPIO_BRR_BR0 ((uint32_t)0x00000001U)
|
|
4641 #define GPIO_BRR_BR1 ((uint32_t)0x00000002U)
|
|
4642 #define GPIO_BRR_BR2 ((uint32_t)0x00000004U)
|
|
4643 #define GPIO_BRR_BR3 ((uint32_t)0x00000008U)
|
|
4644 #define GPIO_BRR_BR4 ((uint32_t)0x00000010U)
|
|
4645 #define GPIO_BRR_BR5 ((uint32_t)0x00000020U)
|
|
4646 #define GPIO_BRR_BR6 ((uint32_t)0x00000040U)
|
|
4647 #define GPIO_BRR_BR7 ((uint32_t)0x00000080U)
|
|
4648 #define GPIO_BRR_BR8 ((uint32_t)0x00000100U)
|
|
4649 #define GPIO_BRR_BR9 ((uint32_t)0x00000200U)
|
|
4650 #define GPIO_BRR_BR10 ((uint32_t)0x00000400U)
|
|
4651 #define GPIO_BRR_BR11 ((uint32_t)0x00000800U)
|
|
4652 #define GPIO_BRR_BR12 ((uint32_t)0x00001000U)
|
|
4653 #define GPIO_BRR_BR13 ((uint32_t)0x00002000U)
|
|
4654 #define GPIO_BRR_BR14 ((uint32_t)0x00004000U)
|
|
4655 #define GPIO_BRR_BR15 ((uint32_t)0x00008000U)
|
|
4656
|
|
4657 /* Legacy defines */
|
|
4658 #define GPIO_BRR_BR_0 GPIO_BRR_BR0
|
|
4659 #define GPIO_BRR_BR_1 GPIO_BRR_BR1
|
|
4660 #define GPIO_BRR_BR_2 GPIO_BRR_BR2
|
|
4661 #define GPIO_BRR_BR_3 GPIO_BRR_BR3
|
|
4662 #define GPIO_BRR_BR_4 GPIO_BRR_BR4
|
|
4663 #define GPIO_BRR_BR_5 GPIO_BRR_BR5
|
|
4664 #define GPIO_BRR_BR_6 GPIO_BRR_BR6
|
|
4665 #define GPIO_BRR_BR_7 GPIO_BRR_BR7
|
|
4666 #define GPIO_BRR_BR_8 GPIO_BRR_BR8
|
|
4667 #define GPIO_BRR_BR_9 GPIO_BRR_BR9
|
|
4668 #define GPIO_BRR_BR_10 GPIO_BRR_BR10
|
|
4669 #define GPIO_BRR_BR_11 GPIO_BRR_BR11
|
|
4670 #define GPIO_BRR_BR_12 GPIO_BRR_BR12
|
|
4671 #define GPIO_BRR_BR_13 GPIO_BRR_BR13
|
|
4672 #define GPIO_BRR_BR_14 GPIO_BRR_BR14
|
|
4673 #define GPIO_BRR_BR_15 GPIO_BRR_BR15
|
|
4674
|
|
4675
|
|
4676
|
|
4677 /******************************************************************************/
|
|
4678 /* */
|
|
4679 /* Inter-integrated Circuit Interface (I2C) */
|
|
4680 /* */
|
|
4681 /******************************************************************************/
|
|
4682 /******************* Bit definition for I2C_CR1 register *******************/
|
|
4683 #define I2C_CR1_PE ((uint32_t)0x00000001U) /*!< Peripheral enable */
|
|
4684 #define I2C_CR1_TXIE ((uint32_t)0x00000002U) /*!< TX interrupt enable */
|
|
4685 #define I2C_CR1_RXIE ((uint32_t)0x00000004U) /*!< RX interrupt enable */
|
|
4686 #define I2C_CR1_ADDRIE ((uint32_t)0x00000008U) /*!< Address match interrupt enable */
|
|
4687 #define I2C_CR1_NACKIE ((uint32_t)0x00000010U) /*!< NACK received interrupt enable */
|
|
4688 #define I2C_CR1_STOPIE ((uint32_t)0x00000020U) /*!< STOP detection interrupt enable */
|
|
4689 #define I2C_CR1_TCIE ((uint32_t)0x00000040U) /*!< Transfer complete interrupt enable */
|
|
4690 #define I2C_CR1_ERRIE ((uint32_t)0x00000080U) /*!< Errors interrupt enable */
|
|
4691 #define I2C_CR1_DNF ((uint32_t)0x00000F00U) /*!< Digital noise filter */
|
|
4692 #define I2C_CR1_ANFOFF ((uint32_t)0x00001000U) /*!< Analog noise filter OFF */
|
|
4693 #define I2C_CR1_SWRST ((uint32_t)0x00002000U) /*!< Software reset */
|
|
4694 #define I2C_CR1_TXDMAEN ((uint32_t)0x00004000U) /*!< DMA transmission requests enable */
|
|
4695 #define I2C_CR1_RXDMAEN ((uint32_t)0x00008000U) /*!< DMA reception requests enable */
|
|
4696 #define I2C_CR1_SBC ((uint32_t)0x00010000U) /*!< Slave byte control */
|
|
4697 #define I2C_CR1_NOSTRETCH ((uint32_t)0x00020000U) /*!< Clock stretching disable */
|
|
4698 #define I2C_CR1_WUPEN ((uint32_t)0x00040000U) /*!< Wakeup from STOP enable */
|
|
4699 #define I2C_CR1_GCEN ((uint32_t)0x00080000U) /*!< General call enable */
|
|
4700 #define I2C_CR1_SMBHEN ((uint32_t)0x00100000U) /*!< SMBus host address enable */
|
|
4701 #define I2C_CR1_SMBDEN ((uint32_t)0x00200000U) /*!< SMBus device default address enable */
|
|
4702 #define I2C_CR1_ALERTEN ((uint32_t)0x00400000U) /*!< SMBus alert enable */
|
|
4703 #define I2C_CR1_PECEN ((uint32_t)0x00800000U) /*!< PEC enable */
|
|
4704
|
|
4705 /****************** Bit definition for I2C_CR2 register ********************/
|
|
4706 #define I2C_CR2_SADD ((uint32_t)0x000003FFU) /*!< Slave address (master mode) */
|
|
4707 #define I2C_CR2_RD_WRN ((uint32_t)0x00000400U) /*!< Transfer direction (master mode) */
|
|
4708 #define I2C_CR2_ADD10 ((uint32_t)0x00000800U) /*!< 10-bit addressing mode (master mode) */
|
|
4709 #define I2C_CR2_HEAD10R ((uint32_t)0x00001000U) /*!< 10-bit address header only read direction (master mode) */
|
|
4710 #define I2C_CR2_START ((uint32_t)0x00002000U) /*!< START generation */
|
|
4711 #define I2C_CR2_STOP ((uint32_t)0x00004000U) /*!< STOP generation (master mode) */
|
|
4712 #define I2C_CR2_NACK ((uint32_t)0x00008000U) /*!< NACK generation (slave mode) */
|
|
4713 #define I2C_CR2_NBYTES ((uint32_t)0x00FF0000U) /*!< Number of bytes */
|
|
4714 #define I2C_CR2_RELOAD ((uint32_t)0x01000000U) /*!< NBYTES reload mode */
|
|
4715 #define I2C_CR2_AUTOEND ((uint32_t)0x02000000U) /*!< Automatic end mode (master mode) */
|
|
4716 #define I2C_CR2_PECBYTE ((uint32_t)0x04000000U) /*!< Packet error checking byte */
|
|
4717
|
|
4718 /******************* Bit definition for I2C_OAR1 register ******************/
|
|
4719 #define I2C_OAR1_OA1 ((uint32_t)0x000003FFU) /*!< Interface own address 1 */
|
|
4720 #define I2C_OAR1_OA1MODE ((uint32_t)0x00000400U) /*!< Own address 1 10-bit mode */
|
|
4721 #define I2C_OAR1_OA1EN ((uint32_t)0x00008000U) /*!< Own address 1 enable */
|
|
4722
|
|
4723 /******************* Bit definition for I2C_OAR2 register ******************/
|
|
4724 #define I2C_OAR2_OA2 ((uint32_t)0x000000FEU) /*!< Interface own address 2 */
|
|
4725 #define I2C_OAR2_OA2MSK ((uint32_t)0x00000700U) /*!< Own address 2 masks */
|
|
4726 #define I2C_OAR2_OA2NOMASK ((uint32_t)0x00000000U) /*!< No mask */
|
|
4727 #define I2C_OAR2_OA2MASK01 ((uint32_t)0x00000100U) /*!< OA2[1] is masked, Only OA2[7:2] are compared */
|
|
4728 #define I2C_OAR2_OA2MASK02 ((uint32_t)0x00000200U) /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */
|
|
4729 #define I2C_OAR2_OA2MASK03 ((uint32_t)0x00000300U) /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */
|
|
4730 #define I2C_OAR2_OA2MASK04 ((uint32_t)0x00000400U) /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */
|
|
4731 #define I2C_OAR2_OA2MASK05 ((uint32_t)0x00000500U) /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */
|
|
4732 #define I2C_OAR2_OA2MASK06 ((uint32_t)0x00000600U) /*!< OA2[6:1] is masked, Only OA2[7] are compared */
|
|
4733 #define I2C_OAR2_OA2MASK07 ((uint32_t)0x00000700U) /*!< OA2[7:1] is masked, No comparison is done */
|
|
4734 #define I2C_OAR2_OA2EN ((uint32_t)0x00008000U) /*!< Own address 2 enable */
|
|
4735
|
|
4736 /******************* Bit definition for I2C_TIMINGR register *******************/
|
|
4737 #define I2C_TIMINGR_SCLL ((uint32_t)0x000000FFU) /*!< SCL low period (master mode) */
|
|
4738 #define I2C_TIMINGR_SCLH ((uint32_t)0x0000FF00U) /*!< SCL high period (master mode) */
|
|
4739 #define I2C_TIMINGR_SDADEL ((uint32_t)0x000F0000U) /*!< Data hold time */
|
|
4740 #define I2C_TIMINGR_SCLDEL ((uint32_t)0x00F00000U) /*!< Data setup time */
|
|
4741 #define I2C_TIMINGR_PRESC ((uint32_t)0xF0000000U) /*!< Timings prescaler */
|
|
4742
|
|
4743 /******************* Bit definition for I2C_TIMEOUTR register *******************/
|
|
4744 #define I2C_TIMEOUTR_TIMEOUTA ((uint32_t)0x00000FFFU) /*!< Bus timeout A */
|
|
4745 #define I2C_TIMEOUTR_TIDLE ((uint32_t)0x00001000U) /*!< Idle clock timeout detection */
|
|
4746 #define I2C_TIMEOUTR_TIMOUTEN ((uint32_t)0x00008000U) /*!< Clock timeout enable */
|
|
4747 #define I2C_TIMEOUTR_TIMEOUTB ((uint32_t)0x0FFF0000U) /*!< Bus timeout B */
|
|
4748 #define I2C_TIMEOUTR_TEXTEN ((uint32_t)0x80000000U) /*!< Extended clock timeout enable */
|
|
4749
|
|
4750 /****************** Bit definition for I2C_ISR register *********************/
|
|
4751 #define I2C_ISR_TXE ((uint32_t)0x00000001U) /*!< Transmit data register empty */
|
|
4752 #define I2C_ISR_TXIS ((uint32_t)0x00000002U) /*!< Transmit interrupt status */
|
|
4753 #define I2C_ISR_RXNE ((uint32_t)0x00000004U) /*!< Receive data register not empty */
|
|
4754 #define I2C_ISR_ADDR ((uint32_t)0x00000008U) /*!< Address matched (slave mode) */
|
|
4755 #define I2C_ISR_NACKF ((uint32_t)0x00000010U) /*!< NACK received flag */
|
|
4756 #define I2C_ISR_STOPF ((uint32_t)0x00000020U) /*!< STOP detection flag */
|
|
4757 #define I2C_ISR_TC ((uint32_t)0x00000040U) /*!< Transfer complete (master mode) */
|
|
4758 #define I2C_ISR_TCR ((uint32_t)0x00000080U) /*!< Transfer complete reload */
|
|
4759 #define I2C_ISR_BERR ((uint32_t)0x00000100U) /*!< Bus error */
|
|
4760 #define I2C_ISR_ARLO ((uint32_t)0x00000200U) /*!< Arbitration lost */
|
|
4761 #define I2C_ISR_OVR ((uint32_t)0x00000400U) /*!< Overrun/Underrun */
|
|
4762 #define I2C_ISR_PECERR ((uint32_t)0x00000800U) /*!< PEC error in reception */
|
|
4763 #define I2C_ISR_TIMEOUT ((uint32_t)0x00001000U) /*!< Timeout or Tlow detection flag */
|
|
4764 #define I2C_ISR_ALERT ((uint32_t)0x00002000U) /*!< SMBus alert */
|
|
4765 #define I2C_ISR_BUSY ((uint32_t)0x00008000U) /*!< Bus busy */
|
|
4766 #define I2C_ISR_DIR ((uint32_t)0x00010000U) /*!< Transfer direction (slave mode) */
|
|
4767 #define I2C_ISR_ADDCODE ((uint32_t)0x00FE0000U) /*!< Address match code (slave mode) */
|
|
4768
|
|
4769 /****************** Bit definition for I2C_ICR register *********************/
|
|
4770 #define I2C_ICR_ADDRCF ((uint32_t)0x00000008U) /*!< Address matched clear flag */
|
|
4771 #define I2C_ICR_NACKCF ((uint32_t)0x00000010U) /*!< NACK clear flag */
|
|
4772 #define I2C_ICR_STOPCF ((uint32_t)0x00000020U) /*!< STOP detection clear flag */
|
|
4773 #define I2C_ICR_BERRCF ((uint32_t)0x00000100U) /*!< Bus error clear flag */
|
|
4774 #define I2C_ICR_ARLOCF ((uint32_t)0x00000200U) /*!< Arbitration lost clear flag */
|
|
4775 #define I2C_ICR_OVRCF ((uint32_t)0x00000400U) /*!< Overrun/Underrun clear flag */
|
|
4776 #define I2C_ICR_PECCF ((uint32_t)0x00000800U) /*!< PAC error clear flag */
|
|
4777 #define I2C_ICR_TIMOUTCF ((uint32_t)0x00001000U) /*!< Timeout clear flag */
|
|
4778 #define I2C_ICR_ALERTCF ((uint32_t)0x00002000U) /*!< Alert clear flag */
|
|
4779
|
|
4780 /****************** Bit definition for I2C_PECR register *********************/
|
|
4781 #define I2C_PECR_PEC ((uint32_t)0x000000FFU) /*!< PEC register */
|
|
4782
|
|
4783 /****************** Bit definition for I2C_RXDR register *********************/
|
|
4784 #define I2C_RXDR_RXDATA ((uint32_t)0x000000FFU) /*!< 8-bit receive data */
|
|
4785
|
|
4786 /****************** Bit definition for I2C_TXDR register *********************/
|
|
4787 #define I2C_TXDR_TXDATA ((uint32_t)0x000000FFU) /*!< 8-bit transmit data */
|
|
4788
|
|
4789 /******************************************************************************/
|
|
4790 /* */
|
|
4791 /* Independent WATCHDOG */
|
|
4792 /* */
|
|
4793 /******************************************************************************/
|
|
4794 /******************* Bit definition for IWDG_KR register ********************/
|
|
4795 #define IWDG_KR_KEY ((uint32_t)0x0000FFFFU) /*!<Key value (write only, read 0000h) */
|
|
4796
|
|
4797 /******************* Bit definition for IWDG_PR register ********************/
|
|
4798 #define IWDG_PR_PR ((uint32_t)0x00000007U) /*!<PR[2:0] (Prescaler divider) */
|
|
4799 #define IWDG_PR_PR_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
|
|
4800 #define IWDG_PR_PR_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
|
|
4801 #define IWDG_PR_PR_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
|
|
4802
|
|
4803 /******************* Bit definition for IWDG_RLR register *******************/
|
|
4804 #define IWDG_RLR_RL ((uint32_t)0x00000FFFU) /*!<Watchdog counter reload value */
|
|
4805
|
|
4806 /******************* Bit definition for IWDG_SR register ********************/
|
|
4807 #define IWDG_SR_PVU ((uint32_t)0x00000001U) /*!< Watchdog prescaler value update */
|
|
4808 #define IWDG_SR_RVU ((uint32_t)0x00000002U) /*!< Watchdog counter reload value update */
|
|
4809 #define IWDG_SR_WVU ((uint32_t)0x00000004U) /*!< Watchdog counter window value update */
|
|
4810
|
|
4811 /******************* Bit definition for IWDG_KR register ********************/
|
|
4812 #define IWDG_WINR_WIN ((uint32_t)0x00000FFFU) /*!< Watchdog counter window value */
|
|
4813
|
|
4814 /******************************************************************************/
|
|
4815 /* */
|
|
4816 /* Firewall */
|
|
4817 /* */
|
|
4818 /******************************************************************************/
|
|
4819
|
|
4820 /*******Bit definition for CSSA;CSL;NVDSSA;NVDSL;VDSSA;VDSL;LSSA;LSL register */
|
|
4821 #define FW_CSSA_ADD ((uint32_t)0x00FFFF00U) /*!< Code Segment Start Address */
|
|
4822 #define FW_CSL_LENG ((uint32_t)0x003FFF00U) /*!< Code Segment Length */
|
|
4823 #define FW_NVDSSA_ADD ((uint32_t)0x00FFFF00U) /*!< Non Volatile Dat Segment Start Address */
|
|
4824 #define FW_NVDSL_LENG ((uint32_t)0x003FFF00U) /*!< Non Volatile Data Segment Length */
|
|
4825 #define FW_VDSSA_ADD ((uint32_t)0x0001FFC0U) /*!< Volatile Data Segment Start Address */
|
|
4826 #define FW_VDSL_LENG ((uint32_t)0x0001FFC0U) /*!< Volatile Data Segment Length */
|
|
4827 #define FW_LSSA_ADD ((uint32_t)0x0007FF80U) /*!< Library Segment Start Address*/
|
|
4828 #define FW_LSL_LENG ((uint32_t)0x0007FF80U) /*!< Library Segment Length*/
|
|
4829
|
|
4830 /**************************Bit definition for CR register *********************/
|
|
4831 #define FW_CR_FPA ((uint32_t)0x00000001U) /*!< Firewall Pre Arm*/
|
|
4832 #define FW_CR_VDS ((uint32_t)0x00000002U) /*!< Volatile Data Sharing*/
|
|
4833 #define FW_CR_VDE ((uint32_t)0x00000004U) /*!< Volatile Data Execution*/
|
|
4834
|
|
4835 /******************************************************************************/
|
|
4836 /* */
|
|
4837 /* Power Control */
|
|
4838 /* */
|
|
4839 /******************************************************************************/
|
|
4840
|
|
4841 /******************** Bit definition for PWR_CR1 register ********************/
|
|
4842
|
|
4843 #define PWR_CR1_LPR ((uint32_t)0x00004000U) /*!< Regulator low-power mode */
|
|
4844 #define PWR_CR1_VOS ((uint32_t)0x00000600U) /*!< VOS[1:0] bits (Regulator voltage scaling output selection) */
|
|
4845 #define PWR_CR1_VOS_0 ((uint32_t)0x00000200U) /*!< Bit 0 */
|
|
4846 #define PWR_CR1_VOS_1 ((uint32_t)0x00000400U) /*!< Bit 1 */
|
|
4847 #define PWR_CR1_DBP ((uint32_t)0x00000100U) /*!< Disable Back-up domain Protection */
|
|
4848 #define PWR_CR1_LPMS ((uint32_t)0x00000007U) /*!< Low-power mode selection field */
|
|
4849 #define PWR_CR1_LPMS_STOP0 ((uint32_t)0x00000000U) /*!< Stop 0 mode */
|
|
4850 #define PWR_CR1_LPMS_STOP1 ((uint32_t)0x00000001U) /*!< Stop 1 mode */
|
|
4851 #define PWR_CR1_LPMS_STOP2 ((uint32_t)0x00000002U) /*!< Stop 2 mode */
|
|
4852 #define PWR_CR1_LPMS_STANDBY ((uint32_t)0x00000003U) /*!< Stand-by mode */
|
|
4853 #define PWR_CR1_LPMS_SHUTDOWN ((uint32_t)0x00000004U) /*!< Shut-down mode */
|
|
4854
|
|
4855
|
|
4856 /******************** Bit definition for PWR_CR2 register ********************/
|
|
4857 #define PWR_CR2_USV ((uint32_t)0x00000400U) /*!< VDD USB Supply Valid */
|
|
4858 /*!< PVME Peripheral Voltage Monitor Enable */
|
|
4859 #define PWR_CR2_PVME ((uint32_t)0x000000D0U) /*!< PVM bits field */
|
|
4860 #define PWR_CR2_PVME4 ((uint32_t)0x00000080U) /*!< PVM 4 Enable */
|
|
4861 #define PWR_CR2_PVME3 ((uint32_t)0x00000040U) /*!< PVM 3 Enable */
|
|
4862 #define PWR_CR2_PVME1 ((uint32_t)0x00000010U) /*!< PVM 1 Enable */
|
|
4863 /*!< PVD level configuration */
|
|
4864 #define PWR_CR2_PLS ((uint32_t)0x0000000EU) /*!< PVD level selection */
|
|
4865 #define PWR_CR2_PLS_LEV0 ((uint32_t)0x00000000U) /*!< PVD level 0 */
|
|
4866 #define PWR_CR2_PLS_LEV1 ((uint32_t)0x00000002U) /*!< PVD level 1 */
|
|
4867 #define PWR_CR2_PLS_LEV2 ((uint32_t)0x00000004U) /*!< PVD level 2 */
|
|
4868 #define PWR_CR2_PLS_LEV3 ((uint32_t)0x00000006U) /*!< PVD level 3 */
|
|
4869 #define PWR_CR2_PLS_LEV4 ((uint32_t)0x00000008U) /*!< PVD level 4 */
|
|
4870 #define PWR_CR2_PLS_LEV5 ((uint32_t)0x0000000AU) /*!< PVD level 5 */
|
|
4871 #define PWR_CR2_PLS_LEV6 ((uint32_t)0x0000000CU) /*!< PVD level 6 */
|
|
4872 #define PWR_CR2_PLS_LEV7 ((uint32_t)0x0000000EU) /*!< PVD level 7 */
|
|
4873 #define PWR_CR2_PVDE ((uint32_t)0x00000001U) /*!< Power Voltage Detector Enable */
|
|
4874
|
|
4875 /******************** Bit definition for PWR_CR3 register ********************/
|
|
4876 #define PWR_CR3_EIWF ((uint32_t)0x00008000U) /*!< Enable Internal Wake-up line */
|
|
4877 #define PWR_CR3_APC ((uint32_t)0x00000400U) /*!< Apply pull-up and pull-down configuration */
|
|
4878 #define PWR_CR3_RRS ((uint32_t)0x00000100U) /*!< SRAM2 Retention in Stand-by mode */
|
|
4879 #define PWR_CR3_EWUP5 ((uint32_t)0x00000010U) /*!< Enable Wake-Up Pin 5 */
|
|
4880 #define PWR_CR3_EWUP4 ((uint32_t)0x00000008U) /*!< Enable Wake-Up Pin 4 */
|
|
4881 #define PWR_CR3_EWUP3 ((uint32_t)0x00000004U) /*!< Enable Wake-Up Pin 3 */
|
|
4882 #define PWR_CR3_EWUP2 ((uint32_t)0x00000002U) /*!< Enable Wake-Up Pin 2 */
|
|
4883 #define PWR_CR3_EWUP1 ((uint32_t)0x00000001U) /*!< Enable Wake-Up Pin 1 */
|
|
4884 #define PWR_CR3_EWUP ((uint32_t)0x0000001FU) /*!< Enable Wake-Up Pins */
|
|
4885
|
|
4886 /******************** Bit definition for PWR_CR4 register ********************/
|
|
4887 #define PWR_CR4_VBRS ((uint32_t)0x00000200U) /*!< VBAT Battery charging Resistor Selection */
|
|
4888 #define PWR_CR4_VBE ((uint32_t)0x00000100U) /*!< VBAT Battery charging Enable */
|
|
4889 #define PWR_CR4_WP5 ((uint32_t)0x00000010U) /*!< Wake-Up Pin 5 polarity */
|
|
4890 #define PWR_CR4_WP4 ((uint32_t)0x00000008U) /*!< Wake-Up Pin 4 polarity */
|
|
4891 #define PWR_CR4_WP3 ((uint32_t)0x00000004U) /*!< Wake-Up Pin 3 polarity */
|
|
4892 #define PWR_CR4_WP2 ((uint32_t)0x00000002U) /*!< Wake-Up Pin 2 polarity */
|
|
4893 #define PWR_CR4_WP1 ((uint32_t)0x00000001U) /*!< Wake-Up Pin 1 polarity */
|
|
4894
|
|
4895 /******************** Bit definition for PWR_SR1 register ********************/
|
|
4896 #define PWR_SR1_WUFI ((uint32_t)0x00008000U) /*!< Wake-Up Flag Internal */
|
|
4897 #define PWR_SR1_SBF ((uint32_t)0x00000100U) /*!< Stand-By Flag */
|
|
4898 #define PWR_SR1_WUF ((uint32_t)0x0000001FU) /*!< Wake-up Flags */
|
|
4899 #define PWR_SR1_WUF5 ((uint32_t)0x00000010U) /*!< Wake-up Flag 5 */
|
|
4900 #define PWR_SR1_WUF4 ((uint32_t)0x00000008U) /*!< Wake-up Flag 4 */
|
|
4901 #define PWR_SR1_WUF3 ((uint32_t)0x00000004U) /*!< Wake-up Flag 3 */
|
|
4902 #define PWR_SR1_WUF2 ((uint32_t)0x00000002U) /*!< Wake-up Flag 2 */
|
|
4903 #define PWR_SR1_WUF1 ((uint32_t)0x00000001U) /*!< Wake-up Flag 1 */
|
|
4904
|
|
4905 /******************** Bit definition for PWR_SR2 register ********************/
|
|
4906 #define PWR_SR2_PVMO4 ((uint32_t)0x00008000U) /*!< Peripheral Voltage Monitoring Output 4 */
|
|
4907 #define PWR_SR2_PVMO3 ((uint32_t)0x00004000U) /*!< Peripheral Voltage Monitoring Output 3 */
|
|
4908 #define PWR_SR2_PVMO1 ((uint32_t)0x00001000U) /*!< Peripheral Voltage Monitoring Output 1 */
|
|
4909 #define PWR_SR2_PVDO ((uint32_t)0x00000800U) /*!< Power Voltage Detector Output */
|
|
4910 #define PWR_SR2_VOSF ((uint32_t)0x00000400U) /*!< Voltage Scaling Flag */
|
|
4911 #define PWR_SR2_REGLPF ((uint32_t)0x00000200U) /*!< Low-power Regulator Flag */
|
|
4912 #define PWR_SR2_REGLPS ((uint32_t)0x00000100U) /*!< Low-power Regulator Started */
|
|
4913
|
|
4914 /******************** Bit definition for PWR_SCR register ********************/
|
|
4915 #define PWR_SCR_CSBF ((uint32_t)0x00000100U) /*!< Clear Stand-By Flag */
|
|
4916 #define PWR_SCR_CWUF ((uint32_t)0x0000001FU) /*!< Clear Wake-up Flags */
|
|
4917 #define PWR_SCR_CWUF5 ((uint32_t)0x00000010U) /*!< Clear Wake-up Flag 5 */
|
|
4918 #define PWR_SCR_CWUF4 ((uint32_t)0x00000008U) /*!< Clear Wake-up Flag 4 */
|
|
4919 #define PWR_SCR_CWUF3 ((uint32_t)0x00000004U) /*!< Clear Wake-up Flag 3 */
|
|
4920 #define PWR_SCR_CWUF2 ((uint32_t)0x00000002U) /*!< Clear Wake-up Flag 2 */
|
|
4921 #define PWR_SCR_CWUF1 ((uint32_t)0x00000001U) /*!< Clear Wake-up Flag 1 */
|
|
4922
|
|
4923 /******************** Bit definition for PWR_PUCRA register ********************/
|
|
4924 #define PWR_PUCRA_PA15 ((uint32_t)0x00008000U) /*!< Port PA15 Pull-Up set */
|
|
4925 #define PWR_PUCRA_PA13 ((uint32_t)0x00002000U) /*!< Port PA13 Pull-Up set */
|
|
4926 #define PWR_PUCRA_PA12 ((uint32_t)0x00001000U) /*!< Port PA12 Pull-Up set */
|
|
4927 #define PWR_PUCRA_PA11 ((uint32_t)0x00000800U) /*!< Port PA11 Pull-Up set */
|
|
4928 #define PWR_PUCRA_PA10 ((uint32_t)0x00000400U) /*!< Port PA10 Pull-Up set */
|
|
4929 #define PWR_PUCRA_PA9 ((uint32_t)0x00000200U) /*!< Port PA9 Pull-Up set */
|
|
4930 #define PWR_PUCRA_PA8 ((uint32_t)0x00000100U) /*!< Port PA8 Pull-Up set */
|
|
4931 #define PWR_PUCRA_PA7 ((uint32_t)0x00000080U) /*!< Port PA7 Pull-Up set */
|
|
4932 #define PWR_PUCRA_PA6 ((uint32_t)0x00000040U) /*!< Port PA6 Pull-Up set */
|
|
4933 #define PWR_PUCRA_PA5 ((uint32_t)0x00000020U) /*!< Port PA5 Pull-Up set */
|
|
4934 #define PWR_PUCRA_PA4 ((uint32_t)0x00000010U) /*!< Port PA4 Pull-Up set */
|
|
4935 #define PWR_PUCRA_PA3 ((uint32_t)0x00000008U) /*!< Port PA3 Pull-Up set */
|
|
4936 #define PWR_PUCRA_PA2 ((uint32_t)0x00000004U) /*!< Port PA2 Pull-Up set */
|
|
4937 #define PWR_PUCRA_PA1 ((uint32_t)0x00000002U) /*!< Port PA1 Pull-Up set */
|
|
4938 #define PWR_PUCRA_PA0 ((uint32_t)0x00000001U) /*!< Port PA0 Pull-Up set */
|
|
4939
|
|
4940 /******************** Bit definition for PWR_PDCRA register ********************/
|
|
4941 #define PWR_PDCRA_PA14 ((uint32_t)0x00004000U) /*!< Port PA14 Pull-Down set */
|
|
4942 #define PWR_PDCRA_PA12 ((uint32_t)0x00001000U) /*!< Port PA12 Pull-Down set */
|
|
4943 #define PWR_PDCRA_PA11 ((uint32_t)0x00000800U) /*!< Port PA11 Pull-Down set */
|
|
4944 #define PWR_PDCRA_PA10 ((uint32_t)0x00000400U) /*!< Port PA10 Pull-Down set */
|
|
4945 #define PWR_PDCRA_PA9 ((uint32_t)0x00000200U) /*!< Port PA9 Pull-Down set */
|
|
4946 #define PWR_PDCRA_PA8 ((uint32_t)0x00000100U) /*!< Port PA8 Pull-Down set */
|
|
4947 #define PWR_PDCRA_PA7 ((uint32_t)0x00000080U) /*!< Port PA7 Pull-Down set */
|
|
4948 #define PWR_PDCRA_PA6 ((uint32_t)0x00000040U) /*!< Port PA6 Pull-Down set */
|
|
4949 #define PWR_PDCRA_PA5 ((uint32_t)0x00000020U) /*!< Port PA5 Pull-Down set */
|
|
4950 #define PWR_PDCRA_PA4 ((uint32_t)0x00000010U) /*!< Port PA4 Pull-Down set */
|
|
4951 #define PWR_PDCRA_PA3 ((uint32_t)0x00000008U) /*!< Port PA3 Pull-Down set */
|
|
4952 #define PWR_PDCRA_PA2 ((uint32_t)0x00000004U) /*!< Port PA2 Pull-Down set */
|
|
4953 #define PWR_PDCRA_PA1 ((uint32_t)0x00000002U) /*!< Port PA1 Pull-Down set */
|
|
4954 #define PWR_PDCRA_PA0 ((uint32_t)0x00000001U) /*!< Port PA0 Pull-Down set */
|
|
4955
|
|
4956 /******************** Bit definition for PWR_PUCRB register ********************/
|
|
4957 #define PWR_PUCRB_PB15 ((uint32_t)0x00008000U) /*!< Port PB15 Pull-Up set */
|
|
4958 #define PWR_PUCRB_PB14 ((uint32_t)0x00004000U) /*!< Port PB14 Pull-Up set */
|
|
4959 #define PWR_PUCRB_PB13 ((uint32_t)0x00002000U) /*!< Port PB13 Pull-Up set */
|
|
4960 #define PWR_PUCRB_PB12 ((uint32_t)0x00001000U) /*!< Port PB12 Pull-Up set */
|
|
4961 #define PWR_PUCRB_PB11 ((uint32_t)0x00000800U) /*!< Port PB11 Pull-Up set */
|
|
4962 #define PWR_PUCRB_PB10 ((uint32_t)0x00000400U) /*!< Port PB10 Pull-Up set */
|
|
4963 #define PWR_PUCRB_PB9 ((uint32_t)0x00000200U) /*!< Port PB9 Pull-Up set */
|
|
4964 #define PWR_PUCRB_PB8 ((uint32_t)0x00000100U) /*!< Port PB8 Pull-Up set */
|
|
4965 #define PWR_PUCRB_PB7 ((uint32_t)0x00000080U) /*!< Port PB7 Pull-Up set */
|
|
4966 #define PWR_PUCRB_PB6 ((uint32_t)0x00000040U) /*!< Port PB6 Pull-Up set */
|
|
4967 #define PWR_PUCRB_PB5 ((uint32_t)0x00000020U) /*!< Port PB5 Pull-Up set */
|
|
4968 #define PWR_PUCRB_PB4 ((uint32_t)0x00000010U) /*!< Port PB4 Pull-Up set */
|
|
4969 #define PWR_PUCRB_PB3 ((uint32_t)0x00000008U) /*!< Port PB3 Pull-Up set */
|
|
4970 #define PWR_PUCRB_PB2 ((uint32_t)0x00000004U) /*!< Port PB2 Pull-Up set */
|
|
4971 #define PWR_PUCRB_PB1 ((uint32_t)0x00000002U) /*!< Port PB1 Pull-Up set */
|
|
4972 #define PWR_PUCRB_PB0 ((uint32_t)0x00000001U) /*!< Port PB0 Pull-Up set */
|
|
4973
|
|
4974 /******************** Bit definition for PWR_PDCRB register ********************/
|
|
4975 #define PWR_PDCRB_PB15 ((uint32_t)0x00008000U) /*!< Port PB15 Pull-Down set */
|
|
4976 #define PWR_PDCRB_PB14 ((uint32_t)0x00004000U) /*!< Port PB14 Pull-Down set */
|
|
4977 #define PWR_PDCRB_PB13 ((uint32_t)0x00002000U) /*!< Port PB13 Pull-Down set */
|
|
4978 #define PWR_PDCRB_PB12 ((uint32_t)0x00001000U) /*!< Port PB12 Pull-Down set */
|
|
4979 #define PWR_PDCRB_PB11 ((uint32_t)0x00000800U) /*!< Port PB11 Pull-Down set */
|
|
4980 #define PWR_PDCRB_PB10 ((uint32_t)0x00000400U) /*!< Port PB10 Pull-Down set */
|
|
4981 #define PWR_PDCRB_PB9 ((uint32_t)0x00000200U) /*!< Port PB9 Pull-Down set */
|
|
4982 #define PWR_PDCRB_PB8 ((uint32_t)0x00000100U) /*!< Port PB8 Pull-Down set */
|
|
4983 #define PWR_PDCRB_PB7 ((uint32_t)0x00000080U) /*!< Port PB7 Pull-Down set */
|
|
4984 #define PWR_PDCRB_PB6 ((uint32_t)0x00000040U) /*!< Port PB6 Pull-Down set */
|
|
4985 #define PWR_PDCRB_PB5 ((uint32_t)0x00000020U) /*!< Port PB5 Pull-Down set */
|
|
4986 #define PWR_PDCRB_PB3 ((uint32_t)0x00000008U) /*!< Port PB3 Pull-Down set */
|
|
4987 #define PWR_PDCRB_PB2 ((uint32_t)0x00000004U) /*!< Port PB2 Pull-Down set */
|
|
4988 #define PWR_PDCRB_PB1 ((uint32_t)0x00000002U) /*!< Port PB1 Pull-Down set */
|
|
4989 #define PWR_PDCRB_PB0 ((uint32_t)0x00000001U) /*!< Port PB0 Pull-Down set */
|
|
4990
|
|
4991 /******************** Bit definition for PWR_PUCRC register ********************/
|
|
4992 #define PWR_PUCRC_PC15 ((uint32_t)0x00008000U) /*!< Port PC15 Pull-Up set */
|
|
4993 #define PWR_PUCRC_PC14 ((uint32_t)0x00004000U) /*!< Port PC14 Pull-Up set */
|
|
4994 #define PWR_PUCRC_PC13 ((uint32_t)0x00002000U) /*!< Port PC13 Pull-Up set */
|
|
4995 #define PWR_PUCRC_PC12 ((uint32_t)0x00001000U) /*!< Port PC12 Pull-Up set */
|
|
4996 #define PWR_PUCRC_PC11 ((uint32_t)0x00000800U) /*!< Port PC11 Pull-Up set */
|
|
4997 #define PWR_PUCRC_PC10 ((uint32_t)0x00000400U) /*!< Port PC10 Pull-Up set */
|
|
4998 #define PWR_PUCRC_PC9 ((uint32_t)0x00000200U) /*!< Port PC9 Pull-Up set */
|
|
4999 #define PWR_PUCRC_PC8 ((uint32_t)0x00000100U) /*!< Port PC8 Pull-Up set */
|
|
5000 #define PWR_PUCRC_PC7 ((uint32_t)0x00000080U) /*!< Port PC7 Pull-Up set */
|
|
5001 #define PWR_PUCRC_PC6 ((uint32_t)0x00000040U) /*!< Port PC6 Pull-Up set */
|
|
5002 #define PWR_PUCRC_PC5 ((uint32_t)0x00000020U) /*!< Port PC5 Pull-Up set */
|
|
5003 #define PWR_PUCRC_PC4 ((uint32_t)0x00000010U) /*!< Port PC4 Pull-Up set */
|
|
5004 #define PWR_PUCRC_PC3 ((uint32_t)0x00000008U) /*!< Port PC3 Pull-Up set */
|
|
5005 #define PWR_PUCRC_PC2 ((uint32_t)0x00000004U) /*!< Port PC2 Pull-Up set */
|
|
5006 #define PWR_PUCRC_PC1 ((uint32_t)0x00000002U) /*!< Port PC1 Pull-Up set */
|
|
5007 #define PWR_PUCRC_PC0 ((uint32_t)0x00000001U) /*!< Port PC0 Pull-Up set */
|
|
5008
|
|
5009 /******************** Bit definition for PWR_PDCRC register ********************/
|
|
5010 #define PWR_PDCRC_PC15 ((uint32_t)0x00008000U) /*!< Port PC15 Pull-Down set */
|
|
5011 #define PWR_PDCRC_PC14 ((uint32_t)0x00004000U) /*!< Port PC14 Pull-Down set */
|
|
5012 #define PWR_PDCRC_PC13 ((uint32_t)0x00002000U) /*!< Port PC13 Pull-Down set */
|
|
5013 #define PWR_PDCRC_PC12 ((uint32_t)0x00001000U) /*!< Port PC12 Pull-Down set */
|
|
5014 #define PWR_PDCRC_PC11 ((uint32_t)0x00000800U) /*!< Port PC11 Pull-Down set */
|
|
5015 #define PWR_PDCRC_PC10 ((uint32_t)0x00000400U) /*!< Port PC10 Pull-Down set */
|
|
5016 #define PWR_PDCRC_PC9 ((uint32_t)0x00000200U) /*!< Port PC9 Pull-Down set */
|
|
5017 #define PWR_PDCRC_PC8 ((uint32_t)0x00000100U) /*!< Port PC8 Pull-Down set */
|
|
5018 #define PWR_PDCRC_PC7 ((uint32_t)0x00000080U) /*!< Port PC7 Pull-Down set */
|
|
5019 #define PWR_PDCRC_PC6 ((uint32_t)0x00000040U) /*!< Port PC6 Pull-Down set */
|
|
5020 #define PWR_PDCRC_PC5 ((uint32_t)0x00000020U) /*!< Port PC5 Pull-Down set */
|
|
5021 #define PWR_PDCRC_PC4 ((uint32_t)0x00000010U) /*!< Port PC4 Pull-Down set */
|
|
5022 #define PWR_PDCRC_PC3 ((uint32_t)0x00000008U) /*!< Port PC3 Pull-Down set */
|
|
5023 #define PWR_PDCRC_PC2 ((uint32_t)0x00000004U) /*!< Port PC2 Pull-Down set */
|
|
5024 #define PWR_PDCRC_PC1 ((uint32_t)0x00000002U) /*!< Port PC1 Pull-Down set */
|
|
5025 #define PWR_PDCRC_PC0 ((uint32_t)0x00000001U) /*!< Port PC0 Pull-Down set */
|
|
5026
|
|
5027 /******************** Bit definition for PWR_PUCRD register ********************/
|
|
5028 #define PWR_PUCRD_PD15 ((uint32_t)0x00008000U) /*!< Port PD15 Pull-Up set */
|
|
5029 #define PWR_PUCRD_PD14 ((uint32_t)0x00004000U) /*!< Port PD14 Pull-Up set */
|
|
5030 #define PWR_PUCRD_PD13 ((uint32_t)0x00002000U) /*!< Port PD13 Pull-Up set */
|
|
5031 #define PWR_PUCRD_PD12 ((uint32_t)0x00001000U) /*!< Port PD12 Pull-Up set */
|
|
5032 #define PWR_PUCRD_PD11 ((uint32_t)0x00000800U) /*!< Port PD11 Pull-Up set */
|
|
5033 #define PWR_PUCRD_PD10 ((uint32_t)0x00000400U) /*!< Port PD10 Pull-Up set */
|
|
5034 #define PWR_PUCRD_PD9 ((uint32_t)0x00000200U) /*!< Port PD9 Pull-Up set */
|
|
5035 #define PWR_PUCRD_PD8 ((uint32_t)0x00000100U) /*!< Port PD8 Pull-Up set */
|
|
5036 #define PWR_PUCRD_PD7 ((uint32_t)0x00000080U) /*!< Port PD7 Pull-Up set */
|
|
5037 #define PWR_PUCRD_PD6 ((uint32_t)0x00000040U) /*!< Port PD6 Pull-Up set */
|
|
5038 #define PWR_PUCRD_PD5 ((uint32_t)0x00000020U) /*!< Port PD5 Pull-Up set */
|
|
5039 #define PWR_PUCRD_PD4 ((uint32_t)0x00000010U) /*!< Port PD4 Pull-Up set */
|
|
5040 #define PWR_PUCRD_PD3 ((uint32_t)0x00000008U) /*!< Port PD3 Pull-Up set */
|
|
5041 #define PWR_PUCRD_PD2 ((uint32_t)0x00000004U) /*!< Port PD2 Pull-Up set */
|
|
5042 #define PWR_PUCRD_PD1 ((uint32_t)0x00000002U) /*!< Port PD1 Pull-Up set */
|
|
5043 #define PWR_PUCRD_PD0 ((uint32_t)0x00000001U) /*!< Port PD0 Pull-Up set */
|
|
5044
|
|
5045 /******************** Bit definition for PWR_PDCRD register ********************/
|
|
5046 #define PWR_PDCRD_PD15 ((uint32_t)0x00008000U) /*!< Port PD15 Pull-Down set */
|
|
5047 #define PWR_PDCRD_PD14 ((uint32_t)0x00004000U) /*!< Port PD14 Pull-Down set */
|
|
5048 #define PWR_PDCRD_PD13 ((uint32_t)0x00002000U) /*!< Port PD13 Pull-Down set */
|
|
5049 #define PWR_PDCRD_PD12 ((uint32_t)0x00001000U) /*!< Port PD12 Pull-Down set */
|
|
5050 #define PWR_PDCRD_PD11 ((uint32_t)0x00000800U) /*!< Port PD11 Pull-Down set */
|
|
5051 #define PWR_PDCRD_PD10 ((uint32_t)0x00000400U) /*!< Port PD10 Pull-Down set */
|
|
5052 #define PWR_PDCRD_PD9 ((uint32_t)0x00000200U) /*!< Port PD9 Pull-Down set */
|
|
5053 #define PWR_PDCRD_PD8 ((uint32_t)0x00000100U) /*!< Port PD8 Pull-Down set */
|
|
5054 #define PWR_PDCRD_PD7 ((uint32_t)0x00000080U) /*!< Port PD7 Pull-Down set */
|
|
5055 #define PWR_PDCRD_PD6 ((uint32_t)0x00000040U) /*!< Port PD6 Pull-Down set */
|
|
5056 #define PWR_PDCRD_PD5 ((uint32_t)0x00000020U) /*!< Port PD5 Pull-Down set */
|
|
5057 #define PWR_PDCRD_PD4 ((uint32_t)0x00000010U) /*!< Port PD4 Pull-Down set */
|
|
5058 #define PWR_PDCRD_PD3 ((uint32_t)0x00000008U) /*!< Port PD3 Pull-Down set */
|
|
5059 #define PWR_PDCRD_PD2 ((uint32_t)0x00000004U) /*!< Port PD2 Pull-Down set */
|
|
5060 #define PWR_PDCRD_PD1 ((uint32_t)0x00000002U) /*!< Port PD1 Pull-Down set */
|
|
5061 #define PWR_PDCRD_PD0 ((uint32_t)0x00000001U) /*!< Port PD0 Pull-Down set */
|
|
5062
|
|
5063 /******************** Bit definition for PWR_PUCRE register ********************/
|
|
5064 #define PWR_PUCRE_PE15 ((uint32_t)0x00008000U) /*!< Port PE15 Pull-Up set */
|
|
5065 #define PWR_PUCRE_PE14 ((uint32_t)0x00004000U) /*!< Port PE14 Pull-Up set */
|
|
5066 #define PWR_PUCRE_PE13 ((uint32_t)0x00002000U) /*!< Port PE13 Pull-Up set */
|
|
5067 #define PWR_PUCRE_PE12 ((uint32_t)0x00001000U) /*!< Port PE12 Pull-Up set */
|
|
5068 #define PWR_PUCRE_PE11 ((uint32_t)0x00000800U) /*!< Port PE11 Pull-Up set */
|
|
5069 #define PWR_PUCRE_PE10 ((uint32_t)0x00000400U) /*!< Port PE10 Pull-Up set */
|
|
5070 #define PWR_PUCRE_PE9 ((uint32_t)0x00000200U) /*!< Port PE9 Pull-Up set */
|
|
5071 #define PWR_PUCRE_PE8 ((uint32_t)0x00000100U) /*!< Port PE8 Pull-Up set */
|
|
5072 #define PWR_PUCRE_PE7 ((uint32_t)0x00000080U) /*!< Port PE7 Pull-Up set */
|
|
5073 #define PWR_PUCRE_PE6 ((uint32_t)0x00000040U) /*!< Port PE6 Pull-Up set */
|
|
5074 #define PWR_PUCRE_PE5 ((uint32_t)0x00000020U) /*!< Port PE5 Pull-Up set */
|
|
5075 #define PWR_PUCRE_PE4 ((uint32_t)0x00000010U) /*!< Port PE4 Pull-Up set */
|
|
5076 #define PWR_PUCRE_PE3 ((uint32_t)0x00000008U) /*!< Port PE3 Pull-Up set */
|
|
5077 #define PWR_PUCRE_PE2 ((uint32_t)0x00000004U) /*!< Port PE2 Pull-Up set */
|
|
5078 #define PWR_PUCRE_PE1 ((uint32_t)0x00000002U) /*!< Port PE1 Pull-Up set */
|
|
5079 #define PWR_PUCRE_PE0 ((uint32_t)0x00000001U) /*!< Port PE0 Pull-Up set */
|
|
5080
|
|
5081 /******************** Bit definition for PWR_PDCRE register ********************/
|
|
5082 #define PWR_PDCRE_PE15 ((uint32_t)0x00008000U) /*!< Port PE15 Pull-Down set */
|
|
5083 #define PWR_PDCRE_PE14 ((uint32_t)0x00004000U) /*!< Port PE14 Pull-Down set */
|
|
5084 #define PWR_PDCRE_PE13 ((uint32_t)0x00002000U) /*!< Port PE13 Pull-Down set */
|
|
5085 #define PWR_PDCRE_PE12 ((uint32_t)0x00001000U) /*!< Port PE12 Pull-Down set */
|
|
5086 #define PWR_PDCRE_PE11 ((uint32_t)0x00000800U) /*!< Port PE11 Pull-Down set */
|
|
5087 #define PWR_PDCRE_PE10 ((uint32_t)0x00000400U) /*!< Port PE10 Pull-Down set */
|
|
5088 #define PWR_PDCRE_PE9 ((uint32_t)0x00000200U) /*!< Port PE9 Pull-Down set */
|
|
5089 #define PWR_PDCRE_PE8 ((uint32_t)0x00000100U) /*!< Port PE8 Pull-Down set */
|
|
5090 #define PWR_PDCRE_PE7 ((uint32_t)0x00000080U) /*!< Port PE7 Pull-Down set */
|
|
5091 #define PWR_PDCRE_PE6 ((uint32_t)0x00000040U) /*!< Port PE6 Pull-Down set */
|
|
5092 #define PWR_PDCRE_PE5 ((uint32_t)0x00000020U) /*!< Port PE5 Pull-Down set */
|
|
5093 #define PWR_PDCRE_PE4 ((uint32_t)0x00000010U) /*!< Port PE4 Pull-Down set */
|
|
5094 #define PWR_PDCRE_PE3 ((uint32_t)0x00000008U) /*!< Port PE3 Pull-Down set */
|
|
5095 #define PWR_PDCRE_PE2 ((uint32_t)0x00000004U) /*!< Port PE2 Pull-Down set */
|
|
5096 #define PWR_PDCRE_PE1 ((uint32_t)0x00000002U) /*!< Port PE1 Pull-Down set */
|
|
5097 #define PWR_PDCRE_PE0 ((uint32_t)0x00000001U) /*!< Port PE0 Pull-Down set */
|
|
5098
|
|
5099
|
|
5100 /******************** Bit definition for PWR_PUCRH register ********************/
|
|
5101 #define PWR_PUCRH_PH3 ((uint32_t)0x00000008U) /*!< Port PH3 Pull-Down set */
|
|
5102 #define PWR_PUCRH_PH1 ((uint32_t)0x00000002U) /*!< Port PH1 Pull-Up set */
|
|
5103 #define PWR_PUCRH_PH0 ((uint32_t)0x00000001U) /*!< Port PH0 Pull-Up set */
|
|
5104
|
|
5105 /******************** Bit definition for PWR_PDCRH register ********************/
|
|
5106 #define PWR_PDCRH_PH3 ((uint32_t)0x00000008U) /*!< Port PH3 Pull-Down set */
|
|
5107 #define PWR_PDCRH_PH1 ((uint32_t)0x00000002U) /*!< Port PH1 Pull-Down set */
|
|
5108 #define PWR_PDCRH_PH0 ((uint32_t)0x00000001U) /*!< Port PH0 Pull-Down set */
|
|
5109
|
|
5110
|
|
5111 /******************************************************************************/
|
|
5112 /* */
|
|
5113 /* Reset and Clock Control */
|
|
5114 /* */
|
|
5115 /******************************************************************************/
|
|
5116 /*
|
|
5117 * @brief Specific device feature definitions (not present on all devices in the STM32L4 family)
|
|
5118 */
|
|
5119 #define RCC_HSI48_SUPPORT
|
|
5120 #define RCC_PLLP_DIV_2_31_SUPPORT
|
|
5121 #define RCC_PLLSAI1P_DIV_2_31_SUPPORT
|
|
5122
|
|
5123 /******************** Bit definition for RCC_CR register ********************/
|
|
5124 #define RCC_CR_MSION ((uint32_t)0x00000001U) /*!< Internal Multi Speed oscillator (MSI) clock enable */
|
|
5125 #define RCC_CR_MSIRDY ((uint32_t)0x00000002U) /*!< Internal Multi Speed oscillator (MSI) clock ready flag */
|
|
5126 #define RCC_CR_MSIPLLEN ((uint32_t)0x00000004U) /*!< Internal Multi Speed oscillator (MSI) PLL enable */
|
|
5127 #define RCC_CR_MSIRGSEL ((uint32_t)0x00000008U) /*!< Internal Multi Speed oscillator (MSI) range selection */
|
|
5128
|
|
5129 /*!< MSIRANGE configuration : 12 frequency ranges available */
|
|
5130 #define RCC_CR_MSIRANGE ((uint32_t)0x000000F0U) /*!< Internal Multi Speed oscillator (MSI) clock Range */
|
|
5131 #define RCC_CR_MSIRANGE_0 ((uint32_t)0x00000000U) /*!< Internal Multi Speed oscillator (MSI) clock Range 100 KHz */
|
|
5132 #define RCC_CR_MSIRANGE_1 ((uint32_t)0x00000010U) /*!< Internal Multi Speed oscillator (MSI) clock Range 200 KHz */
|
|
5133 #define RCC_CR_MSIRANGE_2 ((uint32_t)0x00000020U) /*!< Internal Multi Speed oscillator (MSI) clock Range 400 KHz */
|
|
5134 #define RCC_CR_MSIRANGE_3 ((uint32_t)0x00000030U) /*!< Internal Multi Speed oscillator (MSI) clock Range 800 KHz */
|
|
5135 #define RCC_CR_MSIRANGE_4 ((uint32_t)0x00000040U) /*!< Internal Multi Speed oscillator (MSI) clock Range 1 MHz */
|
|
5136 #define RCC_CR_MSIRANGE_5 ((uint32_t)0x00000050U) /*!< Internal Multi Speed oscillator (MSI) clock Range 2 MHz */
|
|
5137 #define RCC_CR_MSIRANGE_6 ((uint32_t)0x00000060U) /*!< Internal Multi Speed oscillator (MSI) clock Range 4 MHz */
|
|
5138 #define RCC_CR_MSIRANGE_7 ((uint32_t)0x00000070U) /*!< Internal Multi Speed oscillator (MSI) clock Range 8 KHz */
|
|
5139 #define RCC_CR_MSIRANGE_8 ((uint32_t)0x00000080U) /*!< Internal Multi Speed oscillator (MSI) clock Range 16 MHz */
|
|
5140 #define RCC_CR_MSIRANGE_9 ((uint32_t)0x00000090U) /*!< Internal Multi Speed oscillator (MSI) clock Range 24 MHz */
|
|
5141 #define RCC_CR_MSIRANGE_10 ((uint32_t)0x000000A0U) /*!< Internal Multi Speed oscillator (MSI) clock Range 32 MHz */
|
|
5142 #define RCC_CR_MSIRANGE_11 ((uint32_t)0x000000B0U) /*!< Internal Multi Speed oscillator (MSI) clock Range 48 MHz */
|
|
5143
|
|
5144 #define RCC_CR_HSION ((uint32_t)0x00000100U) /*!< Internal High Speed oscillator (HSI16) clock enable */
|
|
5145 #define RCC_CR_HSIKERON ((uint32_t)0x00000200U) /*!< Internal High Speed oscillator (HSI16) clock enable for some IPs Kernel */
|
|
5146 #define RCC_CR_HSIRDY ((uint32_t)0x00000400U) /*!< Internal High Speed oscillator (HSI16) clock ready flag */
|
|
5147 #define RCC_CR_HSIASFS ((uint32_t)0x00000800U) /*!< HSI16 Automatic Start from Stop */
|
|
5148
|
|
5149 #define RCC_CR_HSEON ((uint32_t)0x00010000U) /*!< External High Speed oscillator (HSE) clock enable */
|
|
5150 #define RCC_CR_HSERDY ((uint32_t)0x00020000U) /*!< External High Speed oscillator (HSE) clock ready */
|
|
5151 #define RCC_CR_HSEBYP ((uint32_t)0x00040000U) /*!< External High Speed oscillator (HSE) clock bypass */
|
|
5152 #define RCC_CR_CSSON ((uint32_t)0x00080000U) /*!< HSE Clock Security System enable */
|
|
5153
|
|
5154 #define RCC_CR_PLLON ((uint32_t)0x01000000U) /*!< System PLL clock enable */
|
|
5155 #define RCC_CR_PLLRDY ((uint32_t)0x02000000U) /*!< System PLL clock ready */
|
|
5156 #define RCC_CR_PLLSAI1ON ((uint32_t)0x04000000U) /*!< SAI1 PLL enable */
|
|
5157 #define RCC_CR_PLLSAI1RDY ((uint32_t)0x08000000U) /*!< SAI1 PLL ready */
|
|
5158
|
|
5159 /******************** Bit definition for RCC_ICSCR register ***************/
|
|
5160 /*!< MSICAL configuration */
|
|
5161 #define RCC_ICSCR_MSICAL ((uint32_t)0x000000FFU) /*!< MSICAL[7:0] bits */
|
|
5162 #define RCC_ICSCR_MSICAL_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
|
|
5163 #define RCC_ICSCR_MSICAL_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
|
|
5164 #define RCC_ICSCR_MSICAL_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
|
|
5165 #define RCC_ICSCR_MSICAL_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
|
|
5166 #define RCC_ICSCR_MSICAL_4 ((uint32_t)0x00000010U) /*!<Bit 4 */
|
|
5167 #define RCC_ICSCR_MSICAL_5 ((uint32_t)0x00000020U) /*!<Bit 5 */
|
|
5168 #define RCC_ICSCR_MSICAL_6 ((uint32_t)0x00000040U) /*!<Bit 6 */
|
|
5169 #define RCC_ICSCR_MSICAL_7 ((uint32_t)0x00000080U) /*!<Bit 7 */
|
|
5170
|
|
5171 /*!< MSITRIM configuration */
|
|
5172 #define RCC_ICSCR_MSITRIM ((uint32_t)0x0000FF00U) /*!< MSITRIM[7:0] bits */
|
|
5173 #define RCC_ICSCR_MSITRIM_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
|
|
5174 #define RCC_ICSCR_MSITRIM_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
|
|
5175 #define RCC_ICSCR_MSITRIM_2 ((uint32_t)0x00000400U) /*!<Bit 2 */
|
|
5176 #define RCC_ICSCR_MSITRIM_3 ((uint32_t)0x00000800U) /*!<Bit 3 */
|
|
5177 #define RCC_ICSCR_MSITRIM_4 ((uint32_t)0x00001000U) /*!<Bit 4 */
|
|
5178 #define RCC_ICSCR_MSITRIM_5 ((uint32_t)0x00002000U) /*!<Bit 5 */
|
|
5179 #define RCC_ICSCR_MSITRIM_6 ((uint32_t)0x00004000U) /*!<Bit 6 */
|
|
5180 #define RCC_ICSCR_MSITRIM_7 ((uint32_t)0x00008000U) /*!<Bit 7 */
|
|
5181
|
|
5182 /*!< HSICAL configuration */
|
|
5183 #define RCC_ICSCR_HSICAL ((uint32_t)0x00FF0000U) /*!< HSICAL[7:0] bits */
|
|
5184 #define RCC_ICSCR_HSICAL_0 ((uint32_t)0x00010000U) /*!<Bit 0 */
|
|
5185 #define RCC_ICSCR_HSICAL_1 ((uint32_t)0x00020000U) /*!<Bit 1 */
|
|
5186 #define RCC_ICSCR_HSICAL_2 ((uint32_t)0x00040000U) /*!<Bit 2 */
|
|
5187 #define RCC_ICSCR_HSICAL_3 ((uint32_t)0x00080000U) /*!<Bit 3 */
|
|
5188 #define RCC_ICSCR_HSICAL_4 ((uint32_t)0x00100000U) /*!<Bit 4 */
|
|
5189 #define RCC_ICSCR_HSICAL_5 ((uint32_t)0x00200000U) /*!<Bit 5 */
|
|
5190 #define RCC_ICSCR_HSICAL_6 ((uint32_t)0x00400000U) /*!<Bit 6 */
|
|
5191 #define RCC_ICSCR_HSICAL_7 ((uint32_t)0x00800000U) /*!<Bit 7 */
|
|
5192
|
|
5193 /*!< HSITRIM configuration */
|
|
5194 #define RCC_ICSCR_HSITRIM ((uint32_t)0x1F000000U) /*!< HSITRIM[4:0] bits */
|
|
5195 #define RCC_ICSCR_HSITRIM_0 ((uint32_t)0x01000000U) /*!<Bit 0 */
|
|
5196 #define RCC_ICSCR_HSITRIM_1 ((uint32_t)0x02000000U) /*!<Bit 1 */
|
|
5197 #define RCC_ICSCR_HSITRIM_2 ((uint32_t)0x04000000U) /*!<Bit 2 */
|
|
5198 #define RCC_ICSCR_HSITRIM_3 ((uint32_t)0x08000000U) /*!<Bit 3 */
|
|
5199 #define RCC_ICSCR_HSITRIM_4 ((uint32_t)0x10000000U) /*!<Bit 4 */
|
|
5200
|
|
5201 /******************** Bit definition for RCC_CFGR register ******************/
|
|
5202 /*!< SW configuration */
|
|
5203 #define RCC_CFGR_SW ((uint32_t)0x00000003U) /*!< SW[1:0] bits (System clock Switch) */
|
|
5204 #define RCC_CFGR_SW_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
|
|
5205 #define RCC_CFGR_SW_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
|
|
5206
|
|
5207 #define RCC_CFGR_SW_MSI ((uint32_t)0x00000000U) /*!< MSI oscillator selection as system clock */
|
|
5208 #define RCC_CFGR_SW_HSI ((uint32_t)0x00000001U) /*!< HSI16 oscillator selection as system clock */
|
|
5209 #define RCC_CFGR_SW_HSE ((uint32_t)0x00000002U) /*!< HSE oscillator selection as system clock */
|
|
5210 #define RCC_CFGR_SW_PLL ((uint32_t)0x00000003U) /*!< PLL selection as system clock */
|
|
5211
|
|
5212 /*!< SWS configuration */
|
|
5213 #define RCC_CFGR_SWS ((uint32_t)0x0000000CU) /*!< SWS[1:0] bits (System Clock Switch Status) */
|
|
5214 #define RCC_CFGR_SWS_0 ((uint32_t)0x00000004U) /*!<Bit 0 */
|
|
5215 #define RCC_CFGR_SWS_1 ((uint32_t)0x00000008U) /*!<Bit 1 */
|
|
5216
|
|
5217 #define RCC_CFGR_SWS_MSI ((uint32_t)0x00000000U) /*!< MSI oscillator used as system clock */
|
|
5218 #define RCC_CFGR_SWS_HSI ((uint32_t)0x00000004U) /*!< HSI16 oscillator used as system clock */
|
|
5219 #define RCC_CFGR_SWS_HSE ((uint32_t)0x00000008U) /*!< HSE oscillator used as system clock */
|
|
5220 #define RCC_CFGR_SWS_PLL ((uint32_t)0x0000000CU) /*!< PLL used as system clock */
|
|
5221
|
|
5222 /*!< HPRE configuration */
|
|
5223 #define RCC_CFGR_HPRE ((uint32_t)0x000000F0U) /*!< HPRE[3:0] bits (AHB prescaler) */
|
|
5224 #define RCC_CFGR_HPRE_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
|
|
5225 #define RCC_CFGR_HPRE_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
|
|
5226 #define RCC_CFGR_HPRE_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
|
|
5227 #define RCC_CFGR_HPRE_3 ((uint32_t)0x00000080U) /*!<Bit 3 */
|
|
5228
|
|
5229 #define RCC_CFGR_HPRE_DIV1 ((uint32_t)0x00000000U) /*!< SYSCLK not divided */
|
|
5230 #define RCC_CFGR_HPRE_DIV2 ((uint32_t)0x00000080U) /*!< SYSCLK divided by 2 */
|
|
5231 #define RCC_CFGR_HPRE_DIV4 ((uint32_t)0x00000090U) /*!< SYSCLK divided by 4 */
|
|
5232 #define RCC_CFGR_HPRE_DIV8 ((uint32_t)0x000000A0U) /*!< SYSCLK divided by 8 */
|
|
5233 #define RCC_CFGR_HPRE_DIV16 ((uint32_t)0x000000B0U) /*!< SYSCLK divided by 16 */
|
|
5234 #define RCC_CFGR_HPRE_DIV64 ((uint32_t)0x000000C0U) /*!< SYSCLK divided by 64 */
|
|
5235 #define RCC_CFGR_HPRE_DIV128 ((uint32_t)0x000000D0U) /*!< SYSCLK divided by 128 */
|
|
5236 #define RCC_CFGR_HPRE_DIV256 ((uint32_t)0x000000E0U) /*!< SYSCLK divided by 256 */
|
|
5237 #define RCC_CFGR_HPRE_DIV512 ((uint32_t)0x000000F0U) /*!< SYSCLK divided by 512 */
|
|
5238
|
|
5239 /*!< PPRE1 configuration */
|
|
5240 #define RCC_CFGR_PPRE1 ((uint32_t)0x00000700U) /*!< PRE1[2:0] bits (APB2 prescaler) */
|
|
5241 #define RCC_CFGR_PPRE1_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
|
|
5242 #define RCC_CFGR_PPRE1_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
|
|
5243 #define RCC_CFGR_PPRE1_2 ((uint32_t)0x00000400U) /*!<Bit 2 */
|
|
5244
|
|
5245 #define RCC_CFGR_PPRE1_DIV1 ((uint32_t)0x00000000U) /*!< HCLK not divided */
|
|
5246 #define RCC_CFGR_PPRE1_DIV2 ((uint32_t)0x00000400U) /*!< HCLK divided by 2 */
|
|
5247 #define RCC_CFGR_PPRE1_DIV4 ((uint32_t)0x00000500U) /*!< HCLK divided by 4 */
|
|
5248 #define RCC_CFGR_PPRE1_DIV8 ((uint32_t)0x00000600U) /*!< HCLK divided by 8 */
|
|
5249 #define RCC_CFGR_PPRE1_DIV16 ((uint32_t)0x00000700U) /*!< HCLK divided by 16 */
|
|
5250
|
|
5251 /*!< PPRE2 configuration */
|
|
5252 #define RCC_CFGR_PPRE2 ((uint32_t)0x00003800U) /*!< PRE2[2:0] bits (APB2 prescaler) */
|
|
5253 #define RCC_CFGR_PPRE2_0 ((uint32_t)0x00000800U) /*!<Bit 0 */
|
|
5254 #define RCC_CFGR_PPRE2_1 ((uint32_t)0x00001000U) /*!<Bit 1 */
|
|
5255 #define RCC_CFGR_PPRE2_2 ((uint32_t)0x00002000U) /*!<Bit 2 */
|
|
5256
|
|
5257 #define RCC_CFGR_PPRE2_DIV1 ((uint32_t)0x00000000U) /*!< HCLK not divided */
|
|
5258 #define RCC_CFGR_PPRE2_DIV2 ((uint32_t)0x00002000U) /*!< HCLK divided by 2 */
|
|
5259 #define RCC_CFGR_PPRE2_DIV4 ((uint32_t)0x00002800U) /*!< HCLK divided by 4 */
|
|
5260 #define RCC_CFGR_PPRE2_DIV8 ((uint32_t)0x00003000U) /*!< HCLK divided by 8 */
|
|
5261 #define RCC_CFGR_PPRE2_DIV16 ((uint32_t)0x00003800U) /*!< HCLK divided by 16 */
|
|
5262
|
|
5263 #define RCC_CFGR_STOPWUCK ((uint32_t)0x00008000U) /*!< Wake Up from stop and CSS backup clock selection */
|
|
5264
|
|
5265 /*!< MCOSEL configuration */
|
|
5266 #define RCC_CFGR_MCOSEL ((uint32_t)0x0F000000U) /*!< MCOSEL [3:0] bits (Clock output selection) */
|
|
5267 #define RCC_CFGR_MCOSEL_0 ((uint32_t)0x01000000U) /*!<Bit 0 */
|
|
5268 #define RCC_CFGR_MCOSEL_1 ((uint32_t)0x02000000U) /*!<Bit 1 */
|
|
5269 #define RCC_CFGR_MCOSEL_2 ((uint32_t)0x04000000U) /*!<Bit 2 */
|
|
5270 #define RCC_CFGR_MCOSEL_3 ((uint32_t)0x08000000U) /*!<Bit 3 */
|
|
5271
|
|
5272 #define RCC_CFGR_MCOPRE ((uint32_t)0x70000000U) /*!< MCO prescaler */
|
|
5273 #define RCC_CFGR_MCOPRE_0 ((uint32_t)0x10000000U) /*!<Bit 0 */
|
|
5274 #define RCC_CFGR_MCOPRE_1 ((uint32_t)0x20000000U) /*!<Bit 1 */
|
|
5275 #define RCC_CFGR_MCOPRE_2 ((uint32_t)0x40000000U) /*!<Bit 2 */
|
|
5276
|
|
5277 #define RCC_CFGR_MCOPRE_DIV1 ((uint32_t)0x00000000U) /*!< MCO is divided by 1 */
|
|
5278 #define RCC_CFGR_MCOPRE_DIV2 ((uint32_t)0x10000000U) /*!< MCO is divided by 2 */
|
|
5279 #define RCC_CFGR_MCOPRE_DIV4 ((uint32_t)0x20000000U) /*!< MCO is divided by 4 */
|
|
5280 #define RCC_CFGR_MCOPRE_DIV8 ((uint32_t)0x30000000U) /*!< MCO is divided by 8 */
|
|
5281 #define RCC_CFGR_MCOPRE_DIV16 ((uint32_t)0x40000000U) /*!< MCO is divided by 16 */
|
|
5282
|
|
5283 /* Legacy aliases */
|
|
5284 #define RCC_CFGR_MCO_PRE RCC_CFGR_MCOPRE
|
|
5285 #define RCC_CFGR_MCO_PRE_1 RCC_CFGR_MCOPRE_DIV1
|
|
5286 #define RCC_CFGR_MCO_PRE_2 RCC_CFGR_MCOPRE_DIV2
|
|
5287 #define RCC_CFGR_MCO_PRE_4 RCC_CFGR_MCOPRE_DIV4
|
|
5288 #define RCC_CFGR_MCO_PRE_8 RCC_CFGR_MCOPRE_DIV8
|
|
5289 #define RCC_CFGR_MCO_PRE_16 RCC_CFGR_MCOPRE_DIV16
|
|
5290
|
|
5291 /******************** Bit definition for RCC_PLLCFGR register ***************/
|
|
5292 #define RCC_PLLCFGR_PLLSRC ((uint32_t)0x00000003U)
|
|
5293
|
|
5294 #define RCC_PLLCFGR_PLLSRC_MSI ((uint32_t)0x00000001U) /*!< MSI oscillator source clock selected */
|
|
5295 #define RCC_PLLCFGR_PLLSRC_HSI ((uint32_t)0x00000002U) /*!< HSI16 oscillator source clock selected */
|
|
5296 #define RCC_PLLCFGR_PLLSRC_HSE ((uint32_t)0x00000003U) /*!< HSE oscillator source clock selected */
|
|
5297
|
|
5298 #define RCC_PLLCFGR_PLLM ((uint32_t)0x00000070U)
|
|
5299 #define RCC_PLLCFGR_PLLM_0 ((uint32_t)0x00000010U)
|
|
5300 #define RCC_PLLCFGR_PLLM_1 ((uint32_t)0x00000020U)
|
|
5301 #define RCC_PLLCFGR_PLLM_2 ((uint32_t)0x00000040U)
|
|
5302
|
|
5303 #define RCC_PLLCFGR_PLLN ((uint32_t)0x00007F00U)
|
|
5304 #define RCC_PLLCFGR_PLLN_0 ((uint32_t)0x00000100U)
|
|
5305 #define RCC_PLLCFGR_PLLN_1 ((uint32_t)0x00000200U)
|
|
5306 #define RCC_PLLCFGR_PLLN_2 ((uint32_t)0x00000400U)
|
|
5307 #define RCC_PLLCFGR_PLLN_3 ((uint32_t)0x00000800U)
|
|
5308 #define RCC_PLLCFGR_PLLN_4 ((uint32_t)0x00001000U)
|
|
5309 #define RCC_PLLCFGR_PLLN_5 ((uint32_t)0x00002000U)
|
|
5310 #define RCC_PLLCFGR_PLLN_6 ((uint32_t)0x00004000U)
|
|
5311
|
|
5312 #define RCC_PLLCFGR_PLLPEN ((uint32_t)0x00010000U)
|
|
5313 #define RCC_PLLCFGR_PLLP ((uint32_t)0x00020000U)
|
|
5314 #define RCC_PLLCFGR_PLLQEN ((uint32_t)0x00100000U)
|
|
5315
|
|
5316 #define RCC_PLLCFGR_PLLQ ((uint32_t)0x00600000U)
|
|
5317 #define RCC_PLLCFGR_PLLQ_0 ((uint32_t)0x00200000U)
|
|
5318 #define RCC_PLLCFGR_PLLQ_1 ((uint32_t)0x00400000U)
|
|
5319
|
|
5320 #define RCC_PLLCFGR_PLLREN ((uint32_t)0x01000000U)
|
|
5321 #define RCC_PLLCFGR_PLLR ((uint32_t)0x06000000U)
|
|
5322 #define RCC_PLLCFGR_PLLR_0 ((uint32_t)0x02000000U)
|
|
5323 #define RCC_PLLCFGR_PLLR_1 ((uint32_t)0x04000000U)
|
|
5324
|
|
5325 #define RCC_PLLCFGR_PLLPDIV ((uint32_t)0xF8000000U)
|
|
5326 #define RCC_PLLCFGR_PLLPDIV_0 ((uint32_t)0x08000000U)
|
|
5327 #define RCC_PLLCFGR_PLLPDIV_1 ((uint32_t)0x10000000U)
|
|
5328 #define RCC_PLLCFGR_PLLPDIV_2 ((uint32_t)0x20000000U)
|
|
5329 #define RCC_PLLCFGR_PLLPDIV_3 ((uint32_t)0x40000000U)
|
|
5330 #define RCC_PLLCFGR_PLLPDIV_4 ((uint32_t)0x80000000U)
|
|
5331
|
|
5332 /******************** Bit definition for RCC_PLLSAI1CFGR register ************/
|
|
5333 #define RCC_PLLSAI1CFGR_PLLSAI1N ((uint32_t)0x00007F00U)
|
|
5334 #define RCC_PLLSAI1CFGR_PLLSAI1N_0 ((uint32_t)0x00000100U)
|
|
5335 #define RCC_PLLSAI1CFGR_PLLSAI1N_1 ((uint32_t)0x00000200U)
|
|
5336 #define RCC_PLLSAI1CFGR_PLLSAI1N_2 ((uint32_t)0x00000400U)
|
|
5337 #define RCC_PLLSAI1CFGR_PLLSAI1N_3 ((uint32_t)0x00000800U)
|
|
5338 #define RCC_PLLSAI1CFGR_PLLSAI1N_4 ((uint32_t)0x00001000U)
|
|
5339 #define RCC_PLLSAI1CFGR_PLLSAI1N_5 ((uint32_t)0x00002000U)
|
|
5340 #define RCC_PLLSAI1CFGR_PLLSAI1N_6 ((uint32_t)0x00004000U)
|
|
5341
|
|
5342 #define RCC_PLLSAI1CFGR_PLLSAI1PEN ((uint32_t)0x00010000U)
|
|
5343 #define RCC_PLLSAI1CFGR_PLLSAI1P ((uint32_t)0x00020000U)
|
|
5344
|
|
5345 #define RCC_PLLSAI1CFGR_PLLSAI1QEN ((uint32_t)0x00100000U)
|
|
5346 #define RCC_PLLSAI1CFGR_PLLSAI1Q ((uint32_t)0x00600000U)
|
|
5347 #define RCC_PLLSAI1CFGR_PLLSAI1Q_0 ((uint32_t)0x00200000U)
|
|
5348 #define RCC_PLLSAI1CFGR_PLLSAI1Q_1 ((uint32_t)0x00400000U)
|
|
5349
|
|
5350 #define RCC_PLLSAI1CFGR_PLLSAI1REN ((uint32_t)0x01000000U)
|
|
5351 #define RCC_PLLSAI1CFGR_PLLSAI1R ((uint32_t)0x06000000U)
|
|
5352 #define RCC_PLLSAI1CFGR_PLLSAI1R_0 ((uint32_t)0x02000000U)
|
|
5353 #define RCC_PLLSAI1CFGR_PLLSAI1R_1 ((uint32_t)0x04000000U)
|
|
5354
|
|
5355 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV ((uint32_t)0xF8000000U)
|
|
5356 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV_0 ((uint32_t)0x08000000U)
|
|
5357 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV_1 ((uint32_t)0x10000000U)
|
|
5358 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV_2 ((uint32_t)0x20000000U)
|
|
5359 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV_3 ((uint32_t)0x40000000U)
|
|
5360 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV_4 ((uint32_t)0x80000000U)
|
|
5361
|
|
5362 /******************** Bit definition for RCC_CIER register ******************/
|
|
5363 #define RCC_CIER_LSIRDYIE ((uint32_t)0x00000001U)
|
|
5364 #define RCC_CIER_LSERDYIE ((uint32_t)0x00000002U)
|
|
5365 #define RCC_CIER_MSIRDYIE ((uint32_t)0x00000004U)
|
|
5366 #define RCC_CIER_HSIRDYIE ((uint32_t)0x00000008U)
|
|
5367 #define RCC_CIER_HSERDYIE ((uint32_t)0x00000010U)
|
|
5368 #define RCC_CIER_PLLRDYIE ((uint32_t)0x00000020U)
|
|
5369 #define RCC_CIER_PLLSAI1RDYIE ((uint32_t)0x00000040U)
|
|
5370 #define RCC_CIER_LSECSSIE ((uint32_t)0x00000200U)
|
|
5371 #define RCC_CIER_HSI48RDYIE ((uint32_t)0x00000400U)
|
|
5372
|
|
5373 /******************** Bit definition for RCC_CIFR register ******************/
|
|
5374 #define RCC_CIFR_LSIRDYF ((uint32_t)0x00000001U)
|
|
5375 #define RCC_CIFR_LSERDYF ((uint32_t)0x00000002U)
|
|
5376 #define RCC_CIFR_MSIRDYF ((uint32_t)0x00000004U)
|
|
5377 #define RCC_CIFR_HSIRDYF ((uint32_t)0x00000008U)
|
|
5378 #define RCC_CIFR_HSERDYF ((uint32_t)0x00000010U)
|
|
5379 #define RCC_CIFR_PLLRDYF ((uint32_t)0x00000020U)
|
|
5380 #define RCC_CIFR_PLLSAI1RDYF ((uint32_t)0x00000040U)
|
|
5381 #define RCC_CIFR_CSSF ((uint32_t)0x00000100U)
|
|
5382 #define RCC_CIFR_LSECSSF ((uint32_t)0x00000200U)
|
|
5383 #define RCC_CIFR_HSI48RDYF ((uint32_t)0x00000400U)
|
|
5384
|
|
5385 /******************** Bit definition for RCC_CICR register ******************/
|
|
5386 #define RCC_CICR_LSIRDYC ((uint32_t)0x00000001U)
|
|
5387 #define RCC_CICR_LSERDYC ((uint32_t)0x00000002U)
|
|
5388 #define RCC_CICR_MSIRDYC ((uint32_t)0x00000004U)
|
|
5389 #define RCC_CICR_HSIRDYC ((uint32_t)0x00000008U)
|
|
5390 #define RCC_CICR_HSERDYC ((uint32_t)0x00000010U)
|
|
5391 #define RCC_CICR_PLLRDYC ((uint32_t)0x00000020U)
|
|
5392 #define RCC_CICR_PLLSAI1RDYC ((uint32_t)0x00000040U)
|
|
5393 #define RCC_CICR_CSSC ((uint32_t)0x00000100U)
|
|
5394 #define RCC_CICR_LSECSSC ((uint32_t)0x00000200U)
|
|
5395 #define RCC_CICR_HSI48RDYC ((uint32_t)0x00000400U)
|
|
5396
|
|
5397 /******************** Bit definition for RCC_AHB1RSTR register **************/
|
|
5398 #define RCC_AHB1RSTR_DMA1RST ((uint32_t)0x00000001U)
|
|
5399 #define RCC_AHB1RSTR_DMA2RST ((uint32_t)0x00000002U)
|
|
5400 #define RCC_AHB1RSTR_FLASHRST ((uint32_t)0x00000100U)
|
|
5401 #define RCC_AHB1RSTR_CRCRST ((uint32_t)0x00001000U)
|
|
5402 #define RCC_AHB1RSTR_TSCRST ((uint32_t)0x00010000U)
|
|
5403
|
|
5404 /******************** Bit definition for RCC_AHB2RSTR register **************/
|
|
5405 #define RCC_AHB2RSTR_GPIOARST ((uint32_t)0x00000001U)
|
|
5406 #define RCC_AHB2RSTR_GPIOBRST ((uint32_t)0x00000002U)
|
|
5407 #define RCC_AHB2RSTR_GPIOCRST ((uint32_t)0x00000004U)
|
|
5408 #define RCC_AHB2RSTR_GPIODRST ((uint32_t)0x00000008U)
|
|
5409 #define RCC_AHB2RSTR_GPIOERST ((uint32_t)0x00000010U)
|
|
5410 #define RCC_AHB2RSTR_GPIOHRST ((uint32_t)0x00000080U)
|
|
5411 #define RCC_AHB2RSTR_ADCRST ((uint32_t)0x00002000U)
|
|
5412 #define RCC_AHB2RSTR_AESRST ((uint32_t)0x00010000U)
|
|
5413 #define RCC_AHB2RSTR_RNGRST ((uint32_t)0x00040000U)
|
|
5414
|
|
5415 /******************** Bit definition for RCC_AHB3RSTR register **************/
|
|
5416 #define RCC_AHB3RSTR_QSPIRST ((uint32_t)0x00000100U)
|
|
5417
|
|
5418 /******************** Bit definition for RCC_APB1RSTR1 register **************/
|
|
5419 #define RCC_APB1RSTR1_TIM2RST ((uint32_t)0x00000001U)
|
|
5420 #define RCC_APB1RSTR1_TIM6RST ((uint32_t)0x00000010U)
|
|
5421 #define RCC_APB1RSTR1_TIM7RST ((uint32_t)0x00000020U)
|
|
5422 #define RCC_APB1RSTR1_LCDRST ((uint32_t)0x00000200U)
|
|
5423 #define RCC_APB1RSTR1_SPI2RST ((uint32_t)0x00004000U)
|
|
5424 #define RCC_APB1RSTR1_SPI3RST ((uint32_t)0x00008000U)
|
|
5425 #define RCC_APB1RSTR1_USART2RST ((uint32_t)0x00020000U)
|
|
5426 #define RCC_APB1RSTR1_USART3RST ((uint32_t)0x00040000U)
|
|
5427 #define RCC_APB1RSTR1_I2C1RST ((uint32_t)0x00200000U)
|
|
5428 #define RCC_APB1RSTR1_I2C2RST ((uint32_t)0x00400000U)
|
|
5429 #define RCC_APB1RSTR1_I2C3RST ((uint32_t)0x00800000U)
|
|
5430 #define RCC_APB1RSTR1_CRSRST ((uint32_t)0x01000000U)
|
|
5431 #define RCC_APB1RSTR1_CAN1RST ((uint32_t)0x02000000U)
|
|
5432 #define RCC_APB1RSTR1_USBFSRST ((uint32_t)0x04000000U)
|
|
5433 #define RCC_APB1RSTR1_PWRRST ((uint32_t)0x10000000U)
|
|
5434 #define RCC_APB1RSTR1_DAC1RST ((uint32_t)0x20000000U)
|
|
5435 #define RCC_APB1RSTR1_OPAMPRST ((uint32_t)0x40000000U)
|
|
5436 #define RCC_APB1RSTR1_LPTIM1RST ((uint32_t)0x80000000U)
|
|
5437
|
|
5438 /******************** Bit definition for RCC_APB1RSTR2 register **************/
|
|
5439 #define RCC_APB1RSTR2_LPUART1RST ((uint32_t)0x00000001U)
|
|
5440 #define RCC_APB1RSTR2_SWPMI1RST ((uint32_t)0x00000004U)
|
|
5441 #define RCC_APB1RSTR2_LPTIM2RST ((uint32_t)0x00000020U)
|
|
5442
|
|
5443 /******************** Bit definition for RCC_APB2RSTR register **************/
|
|
5444 #define RCC_APB2RSTR_SYSCFGRST ((uint32_t)0x00000001U)
|
|
5445 #define RCC_APB2RSTR_SDMMC1RST ((uint32_t)0x00000400U)
|
|
5446 #define RCC_APB2RSTR_TIM1RST ((uint32_t)0x00000800U)
|
|
5447 #define RCC_APB2RSTR_SPI1RST ((uint32_t)0x00001000U)
|
|
5448 #define RCC_APB2RSTR_USART1RST ((uint32_t)0x00004000U)
|
|
5449 #define RCC_APB2RSTR_TIM15RST ((uint32_t)0x00010000U)
|
|
5450 #define RCC_APB2RSTR_TIM16RST ((uint32_t)0x00020000U)
|
|
5451 #define RCC_APB2RSTR_SAI1RST ((uint32_t)0x00200000U)
|
|
5452
|
|
5453 /******************** Bit definition for RCC_AHB1ENR register ***************/
|
|
5454 #define RCC_AHB1ENR_DMA1EN ((uint32_t)0x00000001U)
|
|
5455 #define RCC_AHB1ENR_DMA2EN ((uint32_t)0x00000002U)
|
|
5456 #define RCC_AHB1ENR_FLASHEN ((uint32_t)0x00000100U)
|
|
5457 #define RCC_AHB1ENR_CRCEN ((uint32_t)0x00001000U)
|
|
5458 #define RCC_AHB1ENR_TSCEN ((uint32_t)0x00010000U)
|
|
5459
|
|
5460 /******************** Bit definition for RCC_AHB2ENR register ***************/
|
|
5461 #define RCC_AHB2ENR_GPIOAEN ((uint32_t)0x00000001U)
|
|
5462 #define RCC_AHB2ENR_GPIOBEN ((uint32_t)0x00000002U)
|
|
5463 #define RCC_AHB2ENR_GPIOCEN ((uint32_t)0x00000004U)
|
|
5464 #define RCC_AHB2ENR_GPIODEN ((uint32_t)0x00000008U)
|
|
5465 #define RCC_AHB2ENR_GPIOEEN ((uint32_t)0x00000010U)
|
|
5466 #define RCC_AHB2ENR_GPIOHEN ((uint32_t)0x00000080U)
|
|
5467 #define RCC_AHB2ENR_ADCEN ((uint32_t)0x00002000U)
|
|
5468 #define RCC_AHB2ENR_AESEN ((uint32_t)0x00010000U)
|
|
5469 #define RCC_AHB2ENR_RNGEN ((uint32_t)0x00040000U)
|
|
5470
|
|
5471 /******************** Bit definition for RCC_AHB3ENR register ***************/
|
|
5472 #define RCC_AHB3ENR_QSPIEN ((uint32_t)0x00000100U)
|
|
5473
|
|
5474 /******************** Bit definition for RCC_APB1ENR1 register ***************/
|
|
5475 #define RCC_APB1ENR1_TIM2EN ((uint32_t)0x00000001U)
|
|
5476 #define RCC_APB1ENR1_TIM6EN ((uint32_t)0x00000010U)
|
|
5477 #define RCC_APB1ENR1_TIM7EN ((uint32_t)0x00000020U)
|
|
5478 #define RCC_APB1ENR1_LCDEN ((uint32_t)0x00000200U)
|
|
5479 #define RCC_APB1ENR1_RTCAPBEN ((uint32_t)0x00000400U)
|
|
5480 #define RCC_APB1ENR1_WWDGEN ((uint32_t)0x00000800U)
|
|
5481 #define RCC_APB1ENR1_SPI2EN ((uint32_t)0x00004000U)
|
|
5482 #define RCC_APB1ENR1_SPI3EN ((uint32_t)0x00008000U)
|
|
5483 #define RCC_APB1ENR1_USART2EN ((uint32_t)0x00020000U)
|
|
5484 #define RCC_APB1ENR1_USART3EN ((uint32_t)0x00040000U)
|
|
5485 #define RCC_APB1ENR1_I2C1EN ((uint32_t)0x00200000U)
|
|
5486 #define RCC_APB1ENR1_I2C2EN ((uint32_t)0x00400000U)
|
|
5487 #define RCC_APB1ENR1_I2C3EN ((uint32_t)0x00800000U)
|
|
5488 #define RCC_APB1ENR1_CRSEN ((uint32_t)0x01000000U)
|
|
5489 #define RCC_APB1ENR1_CAN1EN ((uint32_t)0x02000000U)
|
|
5490 #define RCC_APB1ENR1_USBFSEN ((uint32_t)0x04000000U)
|
|
5491 #define RCC_APB1ENR1_PWREN ((uint32_t)0x10000000U)
|
|
5492 #define RCC_APB1ENR1_DAC1EN ((uint32_t)0x20000000U)
|
|
5493 #define RCC_APB1ENR1_OPAMPEN ((uint32_t)0x40000000U)
|
|
5494 #define RCC_APB1ENR1_LPTIM1EN ((uint32_t)0x80000000U)
|
|
5495
|
|
5496 /******************** Bit definition for RCC_APB1RSTR2 register **************/
|
|
5497 #define RCC_APB1ENR2_LPUART1EN ((uint32_t)0x00000001U)
|
|
5498 #define RCC_APB1ENR2_SWPMI1EN ((uint32_t)0x00000004U)
|
|
5499 #define RCC_APB1ENR2_LPTIM2EN ((uint32_t)0x00000020U)
|
|
5500
|
|
5501 /******************** Bit definition for RCC_APB2ENR register ***************/
|
|
5502 #define RCC_APB2ENR_SYSCFGEN ((uint32_t)0x00000001U)
|
|
5503 #define RCC_APB2ENR_FWEN ((uint32_t)0x00000080U)
|
|
5504 #define RCC_APB2ENR_SDMMC1EN ((uint32_t)0x00000400U)
|
|
5505 #define RCC_APB2ENR_TIM1EN ((uint32_t)0x00000800U)
|
|
5506 #define RCC_APB2ENR_SPI1EN ((uint32_t)0x00001000U)
|
|
5507 #define RCC_APB2ENR_USART1EN ((uint32_t)0x00004000U)
|
|
5508 #define RCC_APB2ENR_TIM15EN ((uint32_t)0x00010000U)
|
|
5509 #define RCC_APB2ENR_TIM16EN ((uint32_t)0x00020000U)
|
|
5510 #define RCC_APB2ENR_SAI1EN ((uint32_t)0x00200000U)
|
|
5511
|
|
5512 /******************** Bit definition for RCC_AHB1SMENR register ***************/
|
|
5513 #define RCC_AHB1SMENR_DMA1SMEN ((uint32_t)0x00000001U)
|
|
5514 #define RCC_AHB1SMENR_DMA2SMEN ((uint32_t)0x00000002U)
|
|
5515 #define RCC_AHB1SMENR_FLASHSMEN ((uint32_t)0x00000100U)
|
|
5516 #define RCC_AHB1SMENR_SRAM1SMEN ((uint32_t)0x00000200U)
|
|
5517 #define RCC_AHB1SMENR_CRCSMEN ((uint32_t)0x00001000U)
|
|
5518 #define RCC_AHB1SMENR_TSCSMEN ((uint32_t)0x00010000U)
|
|
5519
|
|
5520 /******************** Bit definition for RCC_AHB2SMENR register *************/
|
|
5521 #define RCC_AHB2SMENR_GPIOASMEN ((uint32_t)0x00000001U)
|
|
5522 #define RCC_AHB2SMENR_GPIOBSMEN ((uint32_t)0x00000002U)
|
|
5523 #define RCC_AHB2SMENR_GPIOCSMEN ((uint32_t)0x00000004U)
|
|
5524 #define RCC_AHB2SMENR_GPIODSMEN ((uint32_t)0x00000008U)
|
|
5525 #define RCC_AHB2SMENR_GPIOESMEN ((uint32_t)0x00000010U)
|
|
5526 #define RCC_AHB2SMENR_GPIOHSMEN ((uint32_t)0x00000080U)
|
|
5527 #define RCC_AHB2SMENR_SRAM2SMEN ((uint32_t)0x00000200U)
|
|
5528 #define RCC_AHB2SMENR_ADCSMEN ((uint32_t)0x00002000U)
|
|
5529 #define RCC_AHB2SMENR_AESSMEN ((uint32_t)0x00010000U)
|
|
5530 #define RCC_AHB2SMENR_RNGSMEN ((uint32_t)0x00040000U)
|
|
5531
|
|
5532 /******************** Bit definition for RCC_AHB3SMENR register *************/
|
|
5533 #define RCC_AHB3SMENR_QSPISMEN ((uint32_t)0x00000100U)
|
|
5534
|
|
5535 /******************** Bit definition for RCC_APB1SMENR1 register *************/
|
|
5536 #define RCC_APB1SMENR1_TIM2SMEN ((uint32_t)0x00000001U)
|
|
5537 #define RCC_APB1SMENR1_TIM6SMEN ((uint32_t)0x00000010U)
|
|
5538 #define RCC_APB1SMENR1_TIM7SMEN ((uint32_t)0x00000020U)
|
|
5539 #define RCC_APB1SMENR1_LCDSMEN ((uint32_t)0x00000200U)
|
|
5540 #define RCC_APB1SMENR1_RTCAPBSMEN ((uint32_t)0x00000400U)
|
|
5541 #define RCC_APB1SMENR1_WWDGSMEN ((uint32_t)0x00000800U)
|
|
5542 #define RCC_APB1SMENR1_SPI2SMEN ((uint32_t)0x00004000U)
|
|
5543 #define RCC_APB1SMENR1_SPI3SMEN ((uint32_t)0x00008000U)
|
|
5544 #define RCC_APB1SMENR1_USART2SMEN ((uint32_t)0x00020000U)
|
|
5545 #define RCC_APB1SMENR1_USART3SMEN ((uint32_t)0x00040000U)
|
|
5546 #define RCC_APB1SMENR1_I2C1SMEN ((uint32_t)0x00200000U)
|
|
5547 #define RCC_APB1SMENR1_I2C2SMEN ((uint32_t)0x00400000U)
|
|
5548 #define RCC_APB1SMENR1_I2C3SMEN ((uint32_t)0x00800000U)
|
|
5549 #define RCC_APB1SMENR1_CRSSMEN ((uint32_t)0x01000000U)
|
|
5550 #define RCC_APB1SMENR1_CAN1SMEN ((uint32_t)0x02000000U)
|
|
5551 #define RCC_APB1SMENR1_USBFSSMEN ((uint32_t)0x04000000U)
|
|
5552 #define RCC_APB1SMENR1_PWRSMEN ((uint32_t)0x10000000U)
|
|
5553 #define RCC_APB1SMENR1_DAC1SMEN ((uint32_t)0x20000000U)
|
|
5554 #define RCC_APB1SMENR1_OPAMPSMEN ((uint32_t)0x40000000U)
|
|
5555 #define RCC_APB1SMENR1_LPTIM1SMEN ((uint32_t)0x80000000U)
|
|
5556
|
|
5557 /******************** Bit definition for RCC_APB1SMENR2 register *************/
|
|
5558 #define RCC_APB1SMENR2_LPUART1SMEN ((uint32_t)0x00000001U)
|
|
5559 #define RCC_APB1SMENR2_SWPMI1SMEN ((uint32_t)0x00000004U)
|
|
5560 #define RCC_APB1SMENR2_LPTIM2SMEN ((uint32_t)0x00000020U)
|
|
5561
|
|
5562 /******************** Bit definition for RCC_APB2SMENR register *************/
|
|
5563 #define RCC_APB2SMENR_SYSCFGSMEN ((uint32_t)0x00000001U)
|
|
5564 #define RCC_APB2SMENR_SDMMC1SMEN ((uint32_t)0x00000400U)
|
|
5565 #define RCC_APB2SMENR_TIM1SMEN ((uint32_t)0x00000800U)
|
|
5566 #define RCC_APB2SMENR_SPI1SMEN ((uint32_t)0x00001000U)
|
|
5567 #define RCC_APB2SMENR_USART1SMEN ((uint32_t)0x00004000U)
|
|
5568 #define RCC_APB2SMENR_TIM15SMEN ((uint32_t)0x00010000U)
|
|
5569 #define RCC_APB2SMENR_TIM16SMEN ((uint32_t)0x00020000U)
|
|
5570 #define RCC_APB2SMENR_SAI1SMEN ((uint32_t)0x00200000U)
|
|
5571
|
|
5572 /******************** Bit definition for RCC_CCIPR register ******************/
|
|
5573 #define RCC_CCIPR_USART1SEL ((uint32_t)0x00000003U)
|
|
5574 #define RCC_CCIPR_USART1SEL_0 ((uint32_t)0x00000001U)
|
|
5575 #define RCC_CCIPR_USART1SEL_1 ((uint32_t)0x00000002U)
|
|
5576
|
|
5577 #define RCC_CCIPR_USART2SEL ((uint32_t)0x0000000CU)
|
|
5578 #define RCC_CCIPR_USART2SEL_0 ((uint32_t)0x00000004U)
|
|
5579 #define RCC_CCIPR_USART2SEL_1 ((uint32_t)0x00000008U)
|
|
5580
|
|
5581 #define RCC_CCIPR_USART3SEL ((uint32_t)0x00000030U)
|
|
5582 #define RCC_CCIPR_USART3SEL_0 ((uint32_t)0x00000010U)
|
|
5583 #define RCC_CCIPR_USART3SEL_1 ((uint32_t)0x00000020U)
|
|
5584
|
|
5585 #define RCC_CCIPR_LPUART1SEL ((uint32_t)0x00000C00U)
|
|
5586 #define RCC_CCIPR_LPUART1SEL_0 ((uint32_t)0x00000400U)
|
|
5587 #define RCC_CCIPR_LPUART1SEL_1 ((uint32_t)0x00000800U)
|
|
5588
|
|
5589 #define RCC_CCIPR_I2C1SEL ((uint32_t)0x00003000U)
|
|
5590 #define RCC_CCIPR_I2C1SEL_0 ((uint32_t)0x00001000U)
|
|
5591 #define RCC_CCIPR_I2C1SEL_1 ((uint32_t)0x00002000U)
|
|
5592
|
|
5593 #define RCC_CCIPR_I2C2SEL ((uint32_t)0x0000C000U)
|
|
5594 #define RCC_CCIPR_I2C2SEL_0 ((uint32_t)0x00004000U)
|
|
5595 #define RCC_CCIPR_I2C2SEL_1 ((uint32_t)0x00008000U)
|
|
5596
|
|
5597 #define RCC_CCIPR_I2C3SEL ((uint32_t)0x00030000U)
|
|
5598 #define RCC_CCIPR_I2C3SEL_0 ((uint32_t)0x00010000U)
|
|
5599 #define RCC_CCIPR_I2C3SEL_1 ((uint32_t)0x00020000U)
|
|
5600
|
|
5601 #define RCC_CCIPR_LPTIM1SEL ((uint32_t)0x000C0000U)
|
|
5602 #define RCC_CCIPR_LPTIM1SEL_0 ((uint32_t)0x00040000U)
|
|
5603 #define RCC_CCIPR_LPTIM1SEL_1 ((uint32_t)0x00080000U)
|
|
5604
|
|
5605 #define RCC_CCIPR_LPTIM2SEL ((uint32_t)0x00300000U)
|
|
5606 #define RCC_CCIPR_LPTIM2SEL_0 ((uint32_t)0x00100000U)
|
|
5607 #define RCC_CCIPR_LPTIM2SEL_1 ((uint32_t)0x00200000U)
|
|
5608
|
|
5609 #define RCC_CCIPR_SAI1SEL ((uint32_t)0x00C00000U)
|
|
5610 #define RCC_CCIPR_SAI1SEL_0 ((uint32_t)0x00400000U)
|
|
5611 #define RCC_CCIPR_SAI1SEL_1 ((uint32_t)0x00800000U)
|
|
5612
|
|
5613 #define RCC_CCIPR_CLK48SEL ((uint32_t)0x0C000000U)
|
|
5614 #define RCC_CCIPR_CLK48SEL_0 ((uint32_t)0x04000000U)
|
|
5615 #define RCC_CCIPR_CLK48SEL_1 ((uint32_t)0x08000000U)
|
|
5616
|
|
5617 #define RCC_CCIPR_ADCSEL ((uint32_t)0x30000000U)
|
|
5618 #define RCC_CCIPR_ADCSEL_0 ((uint32_t)0x10000000U)
|
|
5619 #define RCC_CCIPR_ADCSEL_1 ((uint32_t)0x20000000U)
|
|
5620
|
|
5621 #define RCC_CCIPR_SWPMI1SEL ((uint32_t)0x40000000U)
|
|
5622
|
|
5623 /******************** Bit definition for RCC_BDCR register ******************/
|
|
5624 #define RCC_BDCR_LSEON ((uint32_t)0x00000001U)
|
|
5625 #define RCC_BDCR_LSERDY ((uint32_t)0x00000002U)
|
|
5626 #define RCC_BDCR_LSEBYP ((uint32_t)0x00000004U)
|
|
5627
|
|
5628 #define RCC_BDCR_LSEDRV ((uint32_t)0x00000018U)
|
|
5629 #define RCC_BDCR_LSEDRV_0 ((uint32_t)0x00000008U)
|
|
5630 #define RCC_BDCR_LSEDRV_1 ((uint32_t)0x00000010U)
|
|
5631
|
|
5632 #define RCC_BDCR_LSECSSON ((uint32_t)0x00000020U)
|
|
5633 #define RCC_BDCR_LSECSSD ((uint32_t)0x00000040U)
|
|
5634
|
|
5635 #define RCC_BDCR_RTCSEL ((uint32_t)0x00000300U)
|
|
5636 #define RCC_BDCR_RTCSEL_0 ((uint32_t)0x00000100U)
|
|
5637 #define RCC_BDCR_RTCSEL_1 ((uint32_t)0x00000200U)
|
|
5638
|
|
5639 #define RCC_BDCR_RTCEN ((uint32_t)0x00008000U)
|
|
5640 #define RCC_BDCR_BDRST ((uint32_t)0x00010000U)
|
|
5641 #define RCC_BDCR_LSCOEN ((uint32_t)0x01000000U)
|
|
5642 #define RCC_BDCR_LSCOSEL ((uint32_t)0x02000000U)
|
|
5643
|
|
5644 /******************** Bit definition for RCC_CSR register *******************/
|
|
5645 #define RCC_CSR_LSION ((uint32_t)0x00000001U)
|
|
5646 #define RCC_CSR_LSIRDY ((uint32_t)0x00000002U)
|
|
5647
|
|
5648 #define RCC_CSR_MSISRANGE ((uint32_t)0x00000F00U)
|
|
5649 #define RCC_CSR_MSISRANGE_1 ((uint32_t)0x00000400U) /*!< MSI frequency 1MHZ */
|
|
5650 #define RCC_CSR_MSISRANGE_2 ((uint32_t)0x00000500U) /*!< MSI frequency 2MHZ */
|
|
5651 #define RCC_CSR_MSISRANGE_4 ((uint32_t)0x00000600U) /*!< The default frequency 4MHZ */
|
|
5652 #define RCC_CSR_MSISRANGE_8 ((uint32_t)0x00000700U) /*!< MSI frequency 8MHZ */
|
|
5653
|
|
5654 #define RCC_CSR_RMVF ((uint32_t)0x00800000U)
|
|
5655 #define RCC_CSR_FWRSTF ((uint32_t)0x01000000U)
|
|
5656 #define RCC_CSR_OBLRSTF ((uint32_t)0x02000000U)
|
|
5657 #define RCC_CSR_PINRSTF ((uint32_t)0x04000000U)
|
|
5658 #define RCC_CSR_BORRSTF ((uint32_t)0x08000000U)
|
|
5659 #define RCC_CSR_SFTRSTF ((uint32_t)0x10000000U)
|
|
5660 #define RCC_CSR_IWDGRSTF ((uint32_t)0x20000000U)
|
|
5661 #define RCC_CSR_WWDGRSTF ((uint32_t)0x40000000U)
|
|
5662 #define RCC_CSR_LPWRRSTF ((uint32_t)0x80000000U)
|
|
5663
|
|
5664 /******************** Bit definition for RCC_CRRCR register *****************/
|
|
5665 #define RCC_CRRCR_HSI48ON ((uint32_t)0x00000001U)
|
|
5666 #define RCC_CRRCR_HSI48RDY ((uint32_t)0x00000002U)
|
|
5667
|
|
5668 /*!< HSI48CAL configuration */
|
|
5669 #define RCC_CRRCR_HSI48CAL ((uint32_t)0x00FF8000U) /*!< HSI48CAL[8:0] bits */
|
|
5670 #define RCC_CRRCR_HSI48CAL_0 ((uint32_t)0x00001000U) /*!<Bit 0 */
|
|
5671 #define RCC_CRRCR_HSI48CAL_1 ((uint32_t)0x00010000U) /*!<Bit 1 */
|
|
5672 #define RCC_CRRCR_HSI48CAL_2 ((uint32_t)0x00020000U) /*!<Bit 2 */
|
|
5673 #define RCC_CRRCR_HSI48CAL_3 ((uint32_t)0x00040000U) /*!<Bit 3 */
|
|
5674 #define RCC_CRRCR_HSI48CAL_4 ((uint32_t)0x00080000U) /*!<Bit 4 */
|
|
5675 #define RCC_CRRCR_HSI48CAL_5 ((uint32_t)0x00100000U) /*!<Bit 5 */
|
|
5676 #define RCC_CRRCR_HSI48CAL_6 ((uint32_t)0x00200000U) /*!<Bit 6 */
|
|
5677 #define RCC_CRRCR_HSI48CAL_7 ((uint32_t)0x00400000U) /*!<Bit 7 */
|
|
5678 #define RCC_CRRCR_HSI48CAL_8 ((uint32_t)0x00800000U) /*!<Bit 8 */
|
|
5679
|
|
5680
|
|
5681
|
|
5682 /******************************************************************************/
|
|
5683 /* */
|
|
5684 /* RNG */
|
|
5685 /* */
|
|
5686 /******************************************************************************/
|
|
5687 /******************** Bits definition for RNG_CR register *******************/
|
|
5688 #define RNG_CR_RNGEN ((uint32_t)0x00000004U)
|
|
5689 #define RNG_CR_IE ((uint32_t)0x00000008U)
|
|
5690
|
|
5691 /******************** Bits definition for RNG_SR register *******************/
|
|
5692 #define RNG_SR_DRDY ((uint32_t)0x00000001U)
|
|
5693 #define RNG_SR_CECS ((uint32_t)0x00000002U)
|
|
5694 #define RNG_SR_SECS ((uint32_t)0x00000004U)
|
|
5695 #define RNG_SR_CEIS ((uint32_t)0x00000020U)
|
|
5696 #define RNG_SR_SEIS ((uint32_t)0x00000040U)
|
|
5697
|
|
5698 /******************************************************************************/
|
|
5699 /* */
|
|
5700 /* Real-Time Clock (RTC) */
|
|
5701 /* */
|
|
5702 /******************************************************************************/
|
|
5703 /*
|
|
5704 * @brief Specific device feature definitions
|
|
5705 */
|
|
5706 #define RTC_TAMPER1_SUPPORT
|
|
5707 #define RTC_TAMPER2_SUPPORT
|
|
5708 #define RTC_TAMPER3_SUPPORT
|
|
5709 #define RTC_WAKEUP_SUPPORT
|
|
5710 #define RTC_BACKUP_SUPPORT
|
|
5711
|
|
5712 /******************** Bits definition for RTC_TR register *******************/
|
|
5713 #define RTC_TR_PM ((uint32_t)0x00400000U)
|
|
5714 #define RTC_TR_HT ((uint32_t)0x00300000U)
|
|
5715 #define RTC_TR_HT_0 ((uint32_t)0x00100000U)
|
|
5716 #define RTC_TR_HT_1 ((uint32_t)0x00200000U)
|
|
5717 #define RTC_TR_HU ((uint32_t)0x000F0000U)
|
|
5718 #define RTC_TR_HU_0 ((uint32_t)0x00010000U)
|
|
5719 #define RTC_TR_HU_1 ((uint32_t)0x00020000U)
|
|
5720 #define RTC_TR_HU_2 ((uint32_t)0x00040000U)
|
|
5721 #define RTC_TR_HU_3 ((uint32_t)0x00080000U)
|
|
5722 #define RTC_TR_MNT ((uint32_t)0x00007000U)
|
|
5723 #define RTC_TR_MNT_0 ((uint32_t)0x00001000U)
|
|
5724 #define RTC_TR_MNT_1 ((uint32_t)0x00002000U)
|
|
5725 #define RTC_TR_MNT_2 ((uint32_t)0x00004000U)
|
|
5726 #define RTC_TR_MNU ((uint32_t)0x00000F00U)
|
|
5727 #define RTC_TR_MNU_0 ((uint32_t)0x00000100U)
|
|
5728 #define RTC_TR_MNU_1 ((uint32_t)0x00000200U)
|
|
5729 #define RTC_TR_MNU_2 ((uint32_t)0x00000400U)
|
|
5730 #define RTC_TR_MNU_3 ((uint32_t)0x00000800U)
|
|
5731 #define RTC_TR_ST ((uint32_t)0x00000070U)
|
|
5732 #define RTC_TR_ST_0 ((uint32_t)0x00000010U)
|
|
5733 #define RTC_TR_ST_1 ((uint32_t)0x00000020U)
|
|
5734 #define RTC_TR_ST_2 ((uint32_t)0x00000040U)
|
|
5735 #define RTC_TR_SU ((uint32_t)0x0000000FU)
|
|
5736 #define RTC_TR_SU_0 ((uint32_t)0x00000001U)
|
|
5737 #define RTC_TR_SU_1 ((uint32_t)0x00000002U)
|
|
5738 #define RTC_TR_SU_2 ((uint32_t)0x00000004U)
|
|
5739 #define RTC_TR_SU_3 ((uint32_t)0x00000008U)
|
|
5740
|
|
5741 /******************** Bits definition for RTC_DR register *******************/
|
|
5742 #define RTC_DR_YT ((uint32_t)0x00F00000U)
|
|
5743 #define RTC_DR_YT_0 ((uint32_t)0x00100000U)
|
|
5744 #define RTC_DR_YT_1 ((uint32_t)0x00200000U)
|
|
5745 #define RTC_DR_YT_2 ((uint32_t)0x00400000U)
|
|
5746 #define RTC_DR_YT_3 ((uint32_t)0x00800000U)
|
|
5747 #define RTC_DR_YU ((uint32_t)0x000F0000U)
|
|
5748 #define RTC_DR_YU_0 ((uint32_t)0x00010000U)
|
|
5749 #define RTC_DR_YU_1 ((uint32_t)0x00020000U)
|
|
5750 #define RTC_DR_YU_2 ((uint32_t)0x00040000U)
|
|
5751 #define RTC_DR_YU_3 ((uint32_t)0x00080000U)
|
|
5752 #define RTC_DR_WDU ((uint32_t)0x0000E000U)
|
|
5753 #define RTC_DR_WDU_0 ((uint32_t)0x00002000U)
|
|
5754 #define RTC_DR_WDU_1 ((uint32_t)0x00004000U)
|
|
5755 #define RTC_DR_WDU_2 ((uint32_t)0x00008000U)
|
|
5756 #define RTC_DR_MT ((uint32_t)0x00001000U)
|
|
5757 #define RTC_DR_MU ((uint32_t)0x00000F00U)
|
|
5758 #define RTC_DR_MU_0 ((uint32_t)0x00000100U)
|
|
5759 #define RTC_DR_MU_1 ((uint32_t)0x00000200U)
|
|
5760 #define RTC_DR_MU_2 ((uint32_t)0x00000400U)
|
|
5761 #define RTC_DR_MU_3 ((uint32_t)0x00000800U)
|
|
5762 #define RTC_DR_DT ((uint32_t)0x00000030U)
|
|
5763 #define RTC_DR_DT_0 ((uint32_t)0x00000010U)
|
|
5764 #define RTC_DR_DT_1 ((uint32_t)0x00000020U)
|
|
5765 #define RTC_DR_DU ((uint32_t)0x0000000FU)
|
|
5766 #define RTC_DR_DU_0 ((uint32_t)0x00000001U)
|
|
5767 #define RTC_DR_DU_1 ((uint32_t)0x00000002U)
|
|
5768 #define RTC_DR_DU_2 ((uint32_t)0x00000004U)
|
|
5769 #define RTC_DR_DU_3 ((uint32_t)0x00000008U)
|
|
5770
|
|
5771 /******************** Bits definition for RTC_CR register *******************/
|
|
5772 #define RTC_CR_ITSE ((uint32_t)0x01000000U)
|
|
5773 #define RTC_CR_COE ((uint32_t)0x00800000U)
|
|
5774 #define RTC_CR_OSEL ((uint32_t)0x00600000U)
|
|
5775 #define RTC_CR_OSEL_0 ((uint32_t)0x00200000U)
|
|
5776 #define RTC_CR_OSEL_1 ((uint32_t)0x00400000U)
|
|
5777 #define RTC_CR_POL ((uint32_t)0x00100000U)
|
|
5778 #define RTC_CR_COSEL ((uint32_t)0x00080000U)
|
|
5779 #define RTC_CR_BCK ((uint32_t)0x00040000U)
|
|
5780 #define RTC_CR_SUB1H ((uint32_t)0x00020000U)
|
|
5781 #define RTC_CR_ADD1H ((uint32_t)0x00010000U)
|
|
5782 #define RTC_CR_TSIE ((uint32_t)0x00008000U)
|
|
5783 #define RTC_CR_WUTIE ((uint32_t)0x00004000U)
|
|
5784 #define RTC_CR_ALRBIE ((uint32_t)0x00002000U)
|
|
5785 #define RTC_CR_ALRAIE ((uint32_t)0x00001000U)
|
|
5786 #define RTC_CR_TSE ((uint32_t)0x00000800U)
|
|
5787 #define RTC_CR_WUTE ((uint32_t)0x00000400U)
|
|
5788 #define RTC_CR_ALRBE ((uint32_t)0x00000200U)
|
|
5789 #define RTC_CR_ALRAE ((uint32_t)0x00000100U)
|
|
5790 #define RTC_CR_FMT ((uint32_t)0x00000040U)
|
|
5791 #define RTC_CR_BYPSHAD ((uint32_t)0x00000020U)
|
|
5792 #define RTC_CR_REFCKON ((uint32_t)0x00000010U)
|
|
5793 #define RTC_CR_TSEDGE ((uint32_t)0x00000008U)
|
|
5794 #define RTC_CR_WUCKSEL ((uint32_t)0x00000007U)
|
|
5795 #define RTC_CR_WUCKSEL_0 ((uint32_t)0x00000001U)
|
|
5796 #define RTC_CR_WUCKSEL_1 ((uint32_t)0x00000002U)
|
|
5797 #define RTC_CR_WUCKSEL_2 ((uint32_t)0x00000004U)
|
|
5798
|
|
5799 /******************** Bits definition for RTC_ISR register ******************/
|
|
5800 #define RTC_ISR_ITSF ((uint32_t)0x00020000U)
|
|
5801 #define RTC_ISR_RECALPF ((uint32_t)0x00010000U)
|
|
5802 #define RTC_ISR_TAMP3F ((uint32_t)0x00008000U)
|
|
5803 #define RTC_ISR_TAMP2F ((uint32_t)0x00004000U)
|
|
5804 #define RTC_ISR_TAMP1F ((uint32_t)0x00002000U)
|
|
5805 #define RTC_ISR_TSOVF ((uint32_t)0x00001000U)
|
|
5806 #define RTC_ISR_TSF ((uint32_t)0x00000800U)
|
|
5807 #define RTC_ISR_WUTF ((uint32_t)0x00000400U)
|
|
5808 #define RTC_ISR_ALRBF ((uint32_t)0x00000200U)
|
|
5809 #define RTC_ISR_ALRAF ((uint32_t)0x00000100U)
|
|
5810 #define RTC_ISR_INIT ((uint32_t)0x00000080U)
|
|
5811 #define RTC_ISR_INITF ((uint32_t)0x00000040U)
|
|
5812 #define RTC_ISR_RSF ((uint32_t)0x00000020U)
|
|
5813 #define RTC_ISR_INITS ((uint32_t)0x00000010U)
|
|
5814 #define RTC_ISR_SHPF ((uint32_t)0x00000008U)
|
|
5815 #define RTC_ISR_WUTWF ((uint32_t)0x00000004U)
|
|
5816 #define RTC_ISR_ALRBWF ((uint32_t)0x00000002U)
|
|
5817 #define RTC_ISR_ALRAWF ((uint32_t)0x00000001U)
|
|
5818
|
|
5819 /******************** Bits definition for RTC_PRER register *****************/
|
|
5820 #define RTC_PRER_PREDIV_A ((uint32_t)0x007F0000U)
|
|
5821 #define RTC_PRER_PREDIV_S ((uint32_t)0x00007FFFU)
|
|
5822
|
|
5823 /******************** Bits definition for RTC_WUTR register *****************/
|
|
5824 #define RTC_WUTR_WUT ((uint32_t)0x0000FFFFU)
|
|
5825
|
|
5826 /******************** Bits definition for RTC_ALRMAR register ***************/
|
|
5827 #define RTC_ALRMAR_MSK4 ((uint32_t)0x80000000U)
|
|
5828 #define RTC_ALRMAR_WDSEL ((uint32_t)0x40000000U)
|
|
5829 #define RTC_ALRMAR_DT ((uint32_t)0x30000000U)
|
|
5830 #define RTC_ALRMAR_DT_0 ((uint32_t)0x10000000U)
|
|
5831 #define RTC_ALRMAR_DT_1 ((uint32_t)0x20000000U)
|
|
5832 #define RTC_ALRMAR_DU ((uint32_t)0x0F000000U)
|
|
5833 #define RTC_ALRMAR_DU_0 ((uint32_t)0x01000000U)
|
|
5834 #define RTC_ALRMAR_DU_1 ((uint32_t)0x02000000U)
|
|
5835 #define RTC_ALRMAR_DU_2 ((uint32_t)0x04000000U)
|
|
5836 #define RTC_ALRMAR_DU_3 ((uint32_t)0x08000000U)
|
|
5837 #define RTC_ALRMAR_MSK3 ((uint32_t)0x00800000U)
|
|
5838 #define RTC_ALRMAR_PM ((uint32_t)0x00400000U)
|
|
5839 #define RTC_ALRMAR_HT ((uint32_t)0x00300000U)
|
|
5840 #define RTC_ALRMAR_HT_0 ((uint32_t)0x00100000U)
|
|
5841 #define RTC_ALRMAR_HT_1 ((uint32_t)0x00200000U)
|
|
5842 #define RTC_ALRMAR_HU ((uint32_t)0x000F0000U)
|
|
5843 #define RTC_ALRMAR_HU_0 ((uint32_t)0x00010000U)
|
|
5844 #define RTC_ALRMAR_HU_1 ((uint32_t)0x00020000U)
|
|
5845 #define RTC_ALRMAR_HU_2 ((uint32_t)0x00040000U)
|
|
5846 #define RTC_ALRMAR_HU_3 ((uint32_t)0x00080000U)
|
|
5847 #define RTC_ALRMAR_MSK2 ((uint32_t)0x00008000U)
|
|
5848 #define RTC_ALRMAR_MNT ((uint32_t)0x00007000U)
|
|
5849 #define RTC_ALRMAR_MNT_0 ((uint32_t)0x00001000U)
|
|
5850 #define RTC_ALRMAR_MNT_1 ((uint32_t)0x00002000U)
|
|
5851 #define RTC_ALRMAR_MNT_2 ((uint32_t)0x00004000U)
|
|
5852 #define RTC_ALRMAR_MNU ((uint32_t)0x00000F00U)
|
|
5853 #define RTC_ALRMAR_MNU_0 ((uint32_t)0x00000100U)
|
|
5854 #define RTC_ALRMAR_MNU_1 ((uint32_t)0x00000200U)
|
|
5855 #define RTC_ALRMAR_MNU_2 ((uint32_t)0x00000400U)
|
|
5856 #define RTC_ALRMAR_MNU_3 ((uint32_t)0x00000800U)
|
|
5857 #define RTC_ALRMAR_MSK1 ((uint32_t)0x00000080U)
|
|
5858 #define RTC_ALRMAR_ST ((uint32_t)0x00000070U)
|
|
5859 #define RTC_ALRMAR_ST_0 ((uint32_t)0x00000010U)
|
|
5860 #define RTC_ALRMAR_ST_1 ((uint32_t)0x00000020U)
|
|
5861 #define RTC_ALRMAR_ST_2 ((uint32_t)0x00000040U)
|
|
5862 #define RTC_ALRMAR_SU ((uint32_t)0x0000000FU)
|
|
5863 #define RTC_ALRMAR_SU_0 ((uint32_t)0x00000001U)
|
|
5864 #define RTC_ALRMAR_SU_1 ((uint32_t)0x00000002U)
|
|
5865 #define RTC_ALRMAR_SU_2 ((uint32_t)0x00000004U)
|
|
5866 #define RTC_ALRMAR_SU_3 ((uint32_t)0x00000008U)
|
|
5867
|
|
5868 /******************** Bits definition for RTC_ALRMBR register ***************/
|
|
5869 #define RTC_ALRMBR_MSK4 ((uint32_t)0x80000000U)
|
|
5870 #define RTC_ALRMBR_WDSEL ((uint32_t)0x40000000U)
|
|
5871 #define RTC_ALRMBR_DT ((uint32_t)0x30000000U)
|
|
5872 #define RTC_ALRMBR_DT_0 ((uint32_t)0x10000000U)
|
|
5873 #define RTC_ALRMBR_DT_1 ((uint32_t)0x20000000U)
|
|
5874 #define RTC_ALRMBR_DU ((uint32_t)0x0F000000U)
|
|
5875 #define RTC_ALRMBR_DU_0 ((uint32_t)0x01000000U)
|
|
5876 #define RTC_ALRMBR_DU_1 ((uint32_t)0x02000000U)
|
|
5877 #define RTC_ALRMBR_DU_2 ((uint32_t)0x04000000U)
|
|
5878 #define RTC_ALRMBR_DU_3 ((uint32_t)0x08000000U)
|
|
5879 #define RTC_ALRMBR_MSK3 ((uint32_t)0x00800000U)
|
|
5880 #define RTC_ALRMBR_PM ((uint32_t)0x00400000U)
|
|
5881 #define RTC_ALRMBR_HT ((uint32_t)0x00300000U)
|
|
5882 #define RTC_ALRMBR_HT_0 ((uint32_t)0x00100000U)
|
|
5883 #define RTC_ALRMBR_HT_1 ((uint32_t)0x00200000U)
|
|
5884 #define RTC_ALRMBR_HU ((uint32_t)0x000F0000U)
|
|
5885 #define RTC_ALRMBR_HU_0 ((uint32_t)0x00010000U)
|
|
5886 #define RTC_ALRMBR_HU_1 ((uint32_t)0x00020000U)
|
|
5887 #define RTC_ALRMBR_HU_2 ((uint32_t)0x00040000U)
|
|
5888 #define RTC_ALRMBR_HU_3 ((uint32_t)0x00080000U)
|
|
5889 #define RTC_ALRMBR_MSK2 ((uint32_t)0x00008000U)
|
|
5890 #define RTC_ALRMBR_MNT ((uint32_t)0x00007000U)
|
|
5891 #define RTC_ALRMBR_MNT_0 ((uint32_t)0x00001000U)
|
|
5892 #define RTC_ALRMBR_MNT_1 ((uint32_t)0x00002000U)
|
|
5893 #define RTC_ALRMBR_MNT_2 ((uint32_t)0x00004000U)
|
|
5894 #define RTC_ALRMBR_MNU ((uint32_t)0x00000F00U)
|
|
5895 #define RTC_ALRMBR_MNU_0 ((uint32_t)0x00000100U)
|
|
5896 #define RTC_ALRMBR_MNU_1 ((uint32_t)0x00000200U)
|
|
5897 #define RTC_ALRMBR_MNU_2 ((uint32_t)0x00000400U)
|
|
5898 #define RTC_ALRMBR_MNU_3 ((uint32_t)0x00000800U)
|
|
5899 #define RTC_ALRMBR_MSK1 ((uint32_t)0x00000080U)
|
|
5900 #define RTC_ALRMBR_ST ((uint32_t)0x00000070U)
|
|
5901 #define RTC_ALRMBR_ST_0 ((uint32_t)0x00000010U)
|
|
5902 #define RTC_ALRMBR_ST_1 ((uint32_t)0x00000020U)
|
|
5903 #define RTC_ALRMBR_ST_2 ((uint32_t)0x00000040U)
|
|
5904 #define RTC_ALRMBR_SU ((uint32_t)0x0000000FU)
|
|
5905 #define RTC_ALRMBR_SU_0 ((uint32_t)0x00000001U)
|
|
5906 #define RTC_ALRMBR_SU_1 ((uint32_t)0x00000002U)
|
|
5907 #define RTC_ALRMBR_SU_2 ((uint32_t)0x00000004U)
|
|
5908 #define RTC_ALRMBR_SU_3 ((uint32_t)0x00000008U)
|
|
5909
|
|
5910 /******************** Bits definition for RTC_WPR register ******************/
|
|
5911 #define RTC_WPR_KEY ((uint32_t)0x000000FFU)
|
|
5912
|
|
5913 /******************** Bits definition for RTC_SSR register ******************/
|
|
5914 #define RTC_SSR_SS ((uint32_t)0x0000FFFFU)
|
|
5915
|
|
5916 /******************** Bits definition for RTC_SHIFTR register ***************/
|
|
5917 #define RTC_SHIFTR_SUBFS ((uint32_t)0x00007FFFU)
|
|
5918 #define RTC_SHIFTR_ADD1S ((uint32_t)0x80000000U)
|
|
5919
|
|
5920 /******************** Bits definition for RTC_TSTR register *****************/
|
|
5921 #define RTC_TSTR_PM ((uint32_t)0x00400000U)
|
|
5922 #define RTC_TSTR_HT ((uint32_t)0x00300000U)
|
|
5923 #define RTC_TSTR_HT_0 ((uint32_t)0x00100000U)
|
|
5924 #define RTC_TSTR_HT_1 ((uint32_t)0x00200000U)
|
|
5925 #define RTC_TSTR_HU ((uint32_t)0x000F0000U)
|
|
5926 #define RTC_TSTR_HU_0 ((uint32_t)0x00010000U)
|
|
5927 #define RTC_TSTR_HU_1 ((uint32_t)0x00020000U)
|
|
5928 #define RTC_TSTR_HU_2 ((uint32_t)0x00040000U)
|
|
5929 #define RTC_TSTR_HU_3 ((uint32_t)0x00080000U)
|
|
5930 #define RTC_TSTR_MNT ((uint32_t)0x00007000U)
|
|
5931 #define RTC_TSTR_MNT_0 ((uint32_t)0x00001000U)
|
|
5932 #define RTC_TSTR_MNT_1 ((uint32_t)0x00002000U)
|
|
5933 #define RTC_TSTR_MNT_2 ((uint32_t)0x00004000U)
|
|
5934 #define RTC_TSTR_MNU ((uint32_t)0x00000F00U)
|
|
5935 #define RTC_TSTR_MNU_0 ((uint32_t)0x00000100U)
|
|
5936 #define RTC_TSTR_MNU_1 ((uint32_t)0x00000200U)
|
|
5937 #define RTC_TSTR_MNU_2 ((uint32_t)0x00000400U)
|
|
5938 #define RTC_TSTR_MNU_3 ((uint32_t)0x00000800U)
|
|
5939 #define RTC_TSTR_ST ((uint32_t)0x00000070U)
|
|
5940 #define RTC_TSTR_ST_0 ((uint32_t)0x00000010U)
|
|
5941 #define RTC_TSTR_ST_1 ((uint32_t)0x00000020U)
|
|
5942 #define RTC_TSTR_ST_2 ((uint32_t)0x00000040U)
|
|
5943 #define RTC_TSTR_SU ((uint32_t)0x0000000FU)
|
|
5944 #define RTC_TSTR_SU_0 ((uint32_t)0x00000001U)
|
|
5945 #define RTC_TSTR_SU_1 ((uint32_t)0x00000002U)
|
|
5946 #define RTC_TSTR_SU_2 ((uint32_t)0x00000004U)
|
|
5947 #define RTC_TSTR_SU_3 ((uint32_t)0x00000008U)
|
|
5948
|
|
5949 /******************** Bits definition for RTC_TSDR register *****************/
|
|
5950 #define RTC_TSDR_WDU ((uint32_t)0x0000E000U)
|
|
5951 #define RTC_TSDR_WDU_0 ((uint32_t)0x00002000U)
|
|
5952 #define RTC_TSDR_WDU_1 ((uint32_t)0x00004000U)
|
|
5953 #define RTC_TSDR_WDU_2 ((uint32_t)0x00008000U)
|
|
5954 #define RTC_TSDR_MT ((uint32_t)0x00001000U)
|
|
5955 #define RTC_TSDR_MU ((uint32_t)0x00000F00U)
|
|
5956 #define RTC_TSDR_MU_0 ((uint32_t)0x00000100U)
|
|
5957 #define RTC_TSDR_MU_1 ((uint32_t)0x00000200U)
|
|
5958 #define RTC_TSDR_MU_2 ((uint32_t)0x00000400U)
|
|
5959 #define RTC_TSDR_MU_3 ((uint32_t)0x00000800U)
|
|
5960 #define RTC_TSDR_DT ((uint32_t)0x00000030U)
|
|
5961 #define RTC_TSDR_DT_0 ((uint32_t)0x00000010U)
|
|
5962 #define RTC_TSDR_DT_1 ((uint32_t)0x00000020U)
|
|
5963 #define RTC_TSDR_DU ((uint32_t)0x0000000FU)
|
|
5964 #define RTC_TSDR_DU_0 ((uint32_t)0x00000001U)
|
|
5965 #define RTC_TSDR_DU_1 ((uint32_t)0x00000002U)
|
|
5966 #define RTC_TSDR_DU_2 ((uint32_t)0x00000004U)
|
|
5967 #define RTC_TSDR_DU_3 ((uint32_t)0x00000008U)
|
|
5968
|
|
5969 /******************** Bits definition for RTC_TSSSR register ****************/
|
|
5970 #define RTC_TSSSR_SS ((uint32_t)0x0000FFFFU)
|
|
5971
|
|
5972 /******************** Bits definition for RTC_CAL register *****************/
|
|
5973 #define RTC_CALR_CALP ((uint32_t)0x00008000U)
|
|
5974 #define RTC_CALR_CALW8 ((uint32_t)0x00004000U)
|
|
5975 #define RTC_CALR_CALW16 ((uint32_t)0x00002000U)
|
|
5976 #define RTC_CALR_CALM ((uint32_t)0x000001FFU)
|
|
5977 #define RTC_CALR_CALM_0 ((uint32_t)0x00000001U)
|
|
5978 #define RTC_CALR_CALM_1 ((uint32_t)0x00000002U)
|
|
5979 #define RTC_CALR_CALM_2 ((uint32_t)0x00000004U)
|
|
5980 #define RTC_CALR_CALM_3 ((uint32_t)0x00000008U)
|
|
5981 #define RTC_CALR_CALM_4 ((uint32_t)0x00000010U)
|
|
5982 #define RTC_CALR_CALM_5 ((uint32_t)0x00000020U)
|
|
5983 #define RTC_CALR_CALM_6 ((uint32_t)0x00000040U)
|
|
5984 #define RTC_CALR_CALM_7 ((uint32_t)0x00000080U)
|
|
5985 #define RTC_CALR_CALM_8 ((uint32_t)0x00000100U)
|
|
5986
|
|
5987 /******************** Bits definition for RTC_TAMPCR register ***************/
|
|
5988 #define RTC_TAMPCR_TAMP3MF ((uint32_t)0x01000000U)
|
|
5989 #define RTC_TAMPCR_TAMP3NOERASE ((uint32_t)0x00800000U)
|
|
5990 #define RTC_TAMPCR_TAMP3IE ((uint32_t)0x00400000U)
|
|
5991 #define RTC_TAMPCR_TAMP2MF ((uint32_t)0x00200000U)
|
|
5992 #define RTC_TAMPCR_TAMP2NOERASE ((uint32_t)0x00100000U)
|
|
5993 #define RTC_TAMPCR_TAMP2IE ((uint32_t)0x00080000U)
|
|
5994 #define RTC_TAMPCR_TAMP1MF ((uint32_t)0x00040000U)
|
|
5995 #define RTC_TAMPCR_TAMP1NOERASE ((uint32_t)0x00020000U)
|
|
5996 #define RTC_TAMPCR_TAMP1IE ((uint32_t)0x00010000U)
|
|
5997 #define RTC_TAMPCR_TAMPPUDIS ((uint32_t)0x00008000U)
|
|
5998 #define RTC_TAMPCR_TAMPPRCH ((uint32_t)0x00006000U)
|
|
5999 #define RTC_TAMPCR_TAMPPRCH_0 ((uint32_t)0x00002000U)
|
|
6000 #define RTC_TAMPCR_TAMPPRCH_1 ((uint32_t)0x00004000U)
|
|
6001 #define RTC_TAMPCR_TAMPFLT ((uint32_t)0x00001800U)
|
|
6002 #define RTC_TAMPCR_TAMPFLT_0 ((uint32_t)0x00000800U)
|
|
6003 #define RTC_TAMPCR_TAMPFLT_1 ((uint32_t)0x00001000U)
|
|
6004 #define RTC_TAMPCR_TAMPFREQ ((uint32_t)0x00000700U)
|
|
6005 #define RTC_TAMPCR_TAMPFREQ_0 ((uint32_t)0x00000100U)
|
|
6006 #define RTC_TAMPCR_TAMPFREQ_1 ((uint32_t)0x00000200U)
|
|
6007 #define RTC_TAMPCR_TAMPFREQ_2 ((uint32_t)0x00000400U)
|
|
6008 #define RTC_TAMPCR_TAMPTS ((uint32_t)0x00000080U)
|
|
6009 #define RTC_TAMPCR_TAMP3TRG ((uint32_t)0x00000040U)
|
|
6010 #define RTC_TAMPCR_TAMP3E ((uint32_t)0x00000020U)
|
|
6011 #define RTC_TAMPCR_TAMP2TRG ((uint32_t)0x00000010U)
|
|
6012 #define RTC_TAMPCR_TAMP2E ((uint32_t)0x00000008U)
|
|
6013 #define RTC_TAMPCR_TAMPIE ((uint32_t)0x00000004U)
|
|
6014 #define RTC_TAMPCR_TAMP1TRG ((uint32_t)0x00000002U)
|
|
6015 #define RTC_TAMPCR_TAMP1E ((uint32_t)0x00000001U)
|
|
6016
|
|
6017 /******************** Bits definition for RTC_ALRMASSR register *************/
|
|
6018 #define RTC_ALRMASSR_MASKSS ((uint32_t)0x0F000000U)
|
|
6019 #define RTC_ALRMASSR_MASKSS_0 ((uint32_t)0x01000000U)
|
|
6020 #define RTC_ALRMASSR_MASKSS_1 ((uint32_t)0x02000000U)
|
|
6021 #define RTC_ALRMASSR_MASKSS_2 ((uint32_t)0x04000000U)
|
|
6022 #define RTC_ALRMASSR_MASKSS_3 ((uint32_t)0x08000000U)
|
|
6023 #define RTC_ALRMASSR_SS ((uint32_t)0x00007FFFU)
|
|
6024
|
|
6025 /******************** Bits definition for RTC_ALRMBSSR register *************/
|
|
6026 #define RTC_ALRMBSSR_MASKSS ((uint32_t)0x0F000000U)
|
|
6027 #define RTC_ALRMBSSR_MASKSS_0 ((uint32_t)0x01000000U)
|
|
6028 #define RTC_ALRMBSSR_MASKSS_1 ((uint32_t)0x02000000U)
|
|
6029 #define RTC_ALRMBSSR_MASKSS_2 ((uint32_t)0x04000000U)
|
|
6030 #define RTC_ALRMBSSR_MASKSS_3 ((uint32_t)0x08000000U)
|
|
6031 #define RTC_ALRMBSSR_SS ((uint32_t)0x00007FFFU)
|
|
6032
|
|
6033 /******************** Bits definition for RTC_0R register *******************/
|
|
6034 #define RTC_OR_OUT_RMP ((uint32_t)0x00000002U)
|
|
6035 #define RTC_OR_ALARMOUTTYPE ((uint32_t)0x00000001U)
|
|
6036
|
|
6037
|
|
6038 /******************** Bits definition for RTC_BKP0R register ****************/
|
|
6039 #define RTC_BKP0R ((uint32_t)0xFFFFFFFFU)
|
|
6040
|
|
6041 /******************** Bits definition for RTC_BKP1R register ****************/
|
|
6042 #define RTC_BKP1R ((uint32_t)0xFFFFFFFFU)
|
|
6043
|
|
6044 /******************** Bits definition for RTC_BKP2R register ****************/
|
|
6045 #define RTC_BKP2R ((uint32_t)0xFFFFFFFFU)
|
|
6046
|
|
6047 /******************** Bits definition for RTC_BKP3R register ****************/
|
|
6048 #define RTC_BKP3R ((uint32_t)0xFFFFFFFFU)
|
|
6049
|
|
6050 /******************** Bits definition for RTC_BKP4R register ****************/
|
|
6051 #define RTC_BKP4R ((uint32_t)0xFFFFFFFFU)
|
|
6052
|
|
6053 /******************** Bits definition for RTC_BKP5R register ****************/
|
|
6054 #define RTC_BKP5R ((uint32_t)0xFFFFFFFFU)
|
|
6055
|
|
6056 /******************** Bits definition for RTC_BKP6R register ****************/
|
|
6057 #define RTC_BKP6R ((uint32_t)0xFFFFFFFFU)
|
|
6058
|
|
6059 /******************** Bits definition for RTC_BKP7R register ****************/
|
|
6060 #define RTC_BKP7R ((uint32_t)0xFFFFFFFFU)
|
|
6061
|
|
6062 /******************** Bits definition for RTC_BKP8R register ****************/
|
|
6063 #define RTC_BKP8R ((uint32_t)0xFFFFFFFFU)
|
|
6064
|
|
6065 /******************** Bits definition for RTC_BKP9R register ****************/
|
|
6066 #define RTC_BKP9R ((uint32_t)0xFFFFFFFFU)
|
|
6067
|
|
6068 /******************** Bits definition for RTC_BKP10R register ***************/
|
|
6069 #define RTC_BKP10R ((uint32_t)0xFFFFFFFFU)
|
|
6070
|
|
6071 /******************** Bits definition for RTC_BKP11R register ***************/
|
|
6072 #define RTC_BKP11R ((uint32_t)0xFFFFFFFFU)
|
|
6073
|
|
6074 /******************** Bits definition for RTC_BKP12R register ***************/
|
|
6075 #define RTC_BKP12R ((uint32_t)0xFFFFFFFFU)
|
|
6076
|
|
6077 /******************** Bits definition for RTC_BKP13R register ***************/
|
|
6078 #define RTC_BKP13R ((uint32_t)0xFFFFFFFFU)
|
|
6079
|
|
6080 /******************** Bits definition for RTC_BKP14R register ***************/
|
|
6081 #define RTC_BKP14R ((uint32_t)0xFFFFFFFFU)
|
|
6082
|
|
6083 /******************** Bits definition for RTC_BKP15R register ***************/
|
|
6084 #define RTC_BKP15R ((uint32_t)0xFFFFFFFFU)
|
|
6085
|
|
6086 /******************** Bits definition for RTC_BKP16R register ***************/
|
|
6087 #define RTC_BKP16R ((uint32_t)0xFFFFFFFFU)
|
|
6088
|
|
6089 /******************** Bits definition for RTC_BKP17R register ***************/
|
|
6090 #define RTC_BKP17R ((uint32_t)0xFFFFFFFFU)
|
|
6091
|
|
6092 /******************** Bits definition for RTC_BKP18R register ***************/
|
|
6093 #define RTC_BKP18R ((uint32_t)0xFFFFFFFFU)
|
|
6094
|
|
6095 /******************** Bits definition for RTC_BKP19R register ***************/
|
|
6096 #define RTC_BKP19R ((uint32_t)0xFFFFFFFFU)
|
|
6097
|
|
6098 /******************** Bits definition for RTC_BKP20R register ***************/
|
|
6099 #define RTC_BKP20R ((uint32_t)0xFFFFFFFFU)
|
|
6100
|
|
6101 /******************** Bits definition for RTC_BKP21R register ***************/
|
|
6102 #define RTC_BKP21R ((uint32_t)0xFFFFFFFFU)
|
|
6103
|
|
6104 /******************** Bits definition for RTC_BKP22R register ***************/
|
|
6105 #define RTC_BKP22R ((uint32_t)0xFFFFFFFFU)
|
|
6106
|
|
6107 /******************** Bits definition for RTC_BKP23R register ***************/
|
|
6108 #define RTC_BKP23R ((uint32_t)0xFFFFFFFFU)
|
|
6109
|
|
6110 /******************** Bits definition for RTC_BKP24R register ***************/
|
|
6111 #define RTC_BKP24R ((uint32_t)0xFFFFFFFFU)
|
|
6112
|
|
6113 /******************** Bits definition for RTC_BKP25R register ***************/
|
|
6114 #define RTC_BKP25R ((uint32_t)0xFFFFFFFFU)
|
|
6115
|
|
6116 /******************** Bits definition for RTC_BKP26R register ***************/
|
|
6117 #define RTC_BKP26R ((uint32_t)0xFFFFFFFFU)
|
|
6118
|
|
6119 /******************** Bits definition for RTC_BKP27R register ***************/
|
|
6120 #define RTC_BKP27R ((uint32_t)0xFFFFFFFFU)
|
|
6121
|
|
6122 /******************** Bits definition for RTC_BKP28R register ***************/
|
|
6123 #define RTC_BKP28R ((uint32_t)0xFFFFFFFFU)
|
|
6124
|
|
6125 /******************** Bits definition for RTC_BKP29R register ***************/
|
|
6126 #define RTC_BKP29R ((uint32_t)0xFFFFFFFFU)
|
|
6127
|
|
6128 /******************** Bits definition for RTC_BKP30R register ***************/
|
|
6129 #define RTC_BKP30R ((uint32_t)0xFFFFFFFFU)
|
|
6130
|
|
6131 /******************** Bits definition for RTC_BKP31R register ***************/
|
|
6132 #define RTC_BKP31R ((uint32_t)0xFFFFFFFFU)
|
|
6133
|
|
6134 /******************** Number of backup registers ******************************/
|
|
6135 #define RTC_BKP_NUMBER 32U
|
|
6136
|
|
6137 /******************************************************************************/
|
|
6138 /* */
|
|
6139 /* Serial Audio Interface */
|
|
6140 /* */
|
|
6141 /******************************************************************************/
|
|
6142 /******************** Bit definition for SAI_GCR register *******************/
|
|
6143 #define SAI_GCR_SYNCIN ((uint32_t)0x00000003U) /*!<SYNCIN[1:0] bits (Synchronization Inputs) */
|
|
6144 #define SAI_GCR_SYNCIN_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
|
|
6145 #define SAI_GCR_SYNCIN_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
|
|
6146
|
|
6147 #define SAI_GCR_SYNCOUT ((uint32_t)0x00000030U) /*!<SYNCOUT[1:0] bits (Synchronization Outputs) */
|
|
6148 #define SAI_GCR_SYNCOUT_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
|
|
6149 #define SAI_GCR_SYNCOUT_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
|
|
6150
|
|
6151 /******************* Bit definition for SAI_xCR1 register *******************/
|
|
6152 #define SAI_xCR1_MODE ((uint32_t)0x00000003U) /*!<MODE[1:0] bits (Audio Block Mode) */
|
|
6153 #define SAI_xCR1_MODE_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
|
|
6154 #define SAI_xCR1_MODE_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
|
|
6155
|
|
6156 #define SAI_xCR1_PRTCFG ((uint32_t)0x0000000CU) /*!<PRTCFG[1:0] bits (Protocol Configuration) */
|
|
6157 #define SAI_xCR1_PRTCFG_0 ((uint32_t)0x00000004U) /*!<Bit 0 */
|
|
6158 #define SAI_xCR1_PRTCFG_1 ((uint32_t)0x00000008U) /*!<Bit 1 */
|
|
6159
|
|
6160 #define SAI_xCR1_DS ((uint32_t)0x000000E0U) /*!<DS[1:0] bits (Data Size) */
|
|
6161 #define SAI_xCR1_DS_0 ((uint32_t)0x00000020U) /*!<Bit 0 */
|
|
6162 #define SAI_xCR1_DS_1 ((uint32_t)0x00000040U) /*!<Bit 1 */
|
|
6163 #define SAI_xCR1_DS_2 ((uint32_t)0x00000080U) /*!<Bit 2 */
|
|
6164
|
|
6165 #define SAI_xCR1_LSBFIRST ((uint32_t)0x00000100U) /*!<LSB First Configuration */
|
|
6166 #define SAI_xCR1_CKSTR ((uint32_t)0x00000200U) /*!<ClocK STRobing edge */
|
|
6167
|
|
6168 #define SAI_xCR1_SYNCEN ((uint32_t)0x00000C00U) /*!<SYNCEN[1:0](SYNChronization ENable) */
|
|
6169 #define SAI_xCR1_SYNCEN_0 ((uint32_t)0x00000400U) /*!<Bit 0 */
|
|
6170 #define SAI_xCR1_SYNCEN_1 ((uint32_t)0x00000800U) /*!<Bit 1 */
|
|
6171
|
|
6172 #define SAI_xCR1_MONO ((uint32_t)0x00001000U) /*!<Mono mode */
|
|
6173 #define SAI_xCR1_OUTDRIV ((uint32_t)0x00002000U) /*!<Output Drive */
|
|
6174 #define SAI_xCR1_SAIEN ((uint32_t)0x00010000U) /*!<Audio Block enable */
|
|
6175 #define SAI_xCR1_DMAEN ((uint32_t)0x00020000U) /*!<DMA enable */
|
|
6176 #define SAI_xCR1_NODIV ((uint32_t)0x00080000U) /*!<No Divider Configuration */
|
|
6177
|
|
6178 #define SAI_xCR1_MCKDIV ((uint32_t)0x00F00000U) /*!<MCKDIV[3:0] (Master ClocK Divider) */
|
|
6179 #define SAI_xCR1_MCKDIV_0 ((uint32_t)0x00100000U) /*!<Bit 0 */
|
|
6180 #define SAI_xCR1_MCKDIV_1 ((uint32_t)0x00200000U) /*!<Bit 1 */
|
|
6181 #define SAI_xCR1_MCKDIV_2 ((uint32_t)0x00400000U) /*!<Bit 2 */
|
|
6182 #define SAI_xCR1_MCKDIV_3 ((uint32_t)0x00800000U) /*!<Bit 3 */
|
|
6183
|
|
6184 /******************* Bit definition for SAI_xCR2 register *******************/
|
|
6185 #define SAI_xCR2_FTH ((uint32_t)0x00000007U) /*!<FTH[2:0](Fifo THreshold) */
|
|
6186 #define SAI_xCR2_FTH_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
|
|
6187 #define SAI_xCR2_FTH_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
|
|
6188 #define SAI_xCR2_FTH_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
|
|
6189
|
|
6190 #define SAI_xCR2_FFLUSH ((uint32_t)0x00000008U) /*!<Fifo FLUSH */
|
|
6191 #define SAI_xCR2_TRIS ((uint32_t)0x00000010U) /*!<TRIState Management on data line */
|
|
6192 #define SAI_xCR2_MUTE ((uint32_t)0x00000020U) /*!<Mute mode */
|
|
6193 #define SAI_xCR2_MUTEVAL ((uint32_t)0x00000040U) /*!<Muate value */
|
|
6194
|
|
6195
|
|
6196 #define SAI_xCR2_MUTECNT ((uint32_t)0x00001F80U) /*!<MUTECNT[5:0] (MUTE counter) */
|
|
6197 #define SAI_xCR2_MUTECNT_0 ((uint32_t)0x00000080U) /*!<Bit 0 */
|
|
6198 #define SAI_xCR2_MUTECNT_1 ((uint32_t)0x00000100U) /*!<Bit 1 */
|
|
6199 #define SAI_xCR2_MUTECNT_2 ((uint32_t)0x00000200U) /*!<Bit 2 */
|
|
6200 #define SAI_xCR2_MUTECNT_3 ((uint32_t)0x00000400U) /*!<Bit 3 */
|
|
6201 #define SAI_xCR2_MUTECNT_4 ((uint32_t)0x00000800U) /*!<Bit 4 */
|
|
6202 #define SAI_xCR2_MUTECNT_5 ((uint32_t)0x00001000U) /*!<Bit 5 */
|
|
6203
|
|
6204 #define SAI_xCR2_CPL ((uint32_t)0x00002000U) /*!<CPL mode */
|
|
6205 #define SAI_xCR2_COMP ((uint32_t)0x0000C000U) /*!<COMP[1:0] (Companding mode) */
|
|
6206 #define SAI_xCR2_COMP_0 ((uint32_t)0x00004000U) /*!<Bit 0 */
|
|
6207 #define SAI_xCR2_COMP_1 ((uint32_t)0x00008000U) /*!<Bit 1 */
|
|
6208
|
|
6209
|
|
6210 /****************** Bit definition for SAI_xFRCR register *******************/
|
|
6211 #define SAI_xFRCR_FRL ((uint32_t)0x000000FFU) /*!<FRL[7:0](Frame length) */
|
|
6212 #define SAI_xFRCR_FRL_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
|
|
6213 #define SAI_xFRCR_FRL_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
|
|
6214 #define SAI_xFRCR_FRL_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
|
|
6215 #define SAI_xFRCR_FRL_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
|
|
6216 #define SAI_xFRCR_FRL_4 ((uint32_t)0x00000010U) /*!<Bit 4 */
|
|
6217 #define SAI_xFRCR_FRL_5 ((uint32_t)0x00000020U) /*!<Bit 5 */
|
|
6218 #define SAI_xFRCR_FRL_6 ((uint32_t)0x00000040U) /*!<Bit 6 */
|
|
6219 #define SAI_xFRCR_FRL_7 ((uint32_t)0x00000080U) /*!<Bit 7 */
|
|
6220
|
|
6221 #define SAI_xFRCR_FSALL ((uint32_t)0x00007F00U) /*!<FRL[6:0] (Frame synchronization active level length) */
|
|
6222 #define SAI_xFRCR_FSALL_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
|
|
6223 #define SAI_xFRCR_FSALL_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
|
|
6224 #define SAI_xFRCR_FSALL_2 ((uint32_t)0x00000400U) /*!<Bit 2 */
|
|
6225 #define SAI_xFRCR_FSALL_3 ((uint32_t)0x00000800U) /*!<Bit 3 */
|
|
6226 #define SAI_xFRCR_FSALL_4 ((uint32_t)0x00001000U) /*!<Bit 4 */
|
|
6227 #define SAI_xFRCR_FSALL_5 ((uint32_t)0x00002000U) /*!<Bit 5 */
|
|
6228 #define SAI_xFRCR_FSALL_6 ((uint32_t)0x00004000U) /*!<Bit 6 */
|
|
6229
|
|
6230 #define SAI_xFRCR_FSDEF ((uint32_t)0x00010000U) /*!< Frame Synchronization Definition */
|
|
6231 #define SAI_xFRCR_FSPOL ((uint32_t)0x00020000U) /*!<Frame Synchronization POLarity */
|
|
6232 #define SAI_xFRCR_FSOFF ((uint32_t)0x00040000U) /*!<Frame Synchronization OFFset */
|
|
6233
|
|
6234 /****************** Bit definition for SAI_xSLOTR register *******************/
|
|
6235 #define SAI_xSLOTR_FBOFF ((uint32_t)0x0000001FU) /*!<FRL[4:0](First Bit Offset) */
|
|
6236 #define SAI_xSLOTR_FBOFF_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
|
|
6237 #define SAI_xSLOTR_FBOFF_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
|
|
6238 #define SAI_xSLOTR_FBOFF_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
|
|
6239 #define SAI_xSLOTR_FBOFF_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
|
|
6240 #define SAI_xSLOTR_FBOFF_4 ((uint32_t)0x00000010U) /*!<Bit 4 */
|
|
6241
|
|
6242 #define SAI_xSLOTR_SLOTSZ ((uint32_t)0x000000C0U) /*!<SLOTSZ[1:0] (Slot size) */
|
|
6243 #define SAI_xSLOTR_SLOTSZ_0 ((uint32_t)0x00000040U) /*!<Bit 0 */
|
|
6244 #define SAI_xSLOTR_SLOTSZ_1 ((uint32_t)0x00000080U) /*!<Bit 1 */
|
|
6245
|
|
6246 #define SAI_xSLOTR_NBSLOT ((uint32_t)0x00000F00U) /*!<NBSLOT[3:0] (Number of Slot in audio Frame) */
|
|
6247 #define SAI_xSLOTR_NBSLOT_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
|
|
6248 #define SAI_xSLOTR_NBSLOT_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
|
|
6249 #define SAI_xSLOTR_NBSLOT_2 ((uint32_t)0x00000400U) /*!<Bit 2 */
|
|
6250 #define SAI_xSLOTR_NBSLOT_3 ((uint32_t)0x00000800U) /*!<Bit 3 */
|
|
6251
|
|
6252 #define SAI_xSLOTR_SLOTEN ((uint32_t)0xFFFF0000U) /*!<SLOTEN[15:0] (Slot Enable) */
|
|
6253
|
|
6254 /******************* Bit definition for SAI_xIMR register *******************/
|
|
6255 #define SAI_xIMR_OVRUDRIE ((uint32_t)0x00000001U) /*!<Overrun underrun interrupt enable */
|
|
6256 #define SAI_xIMR_MUTEDETIE ((uint32_t)0x00000002U) /*!<Mute detection interrupt enable */
|
|
6257 #define SAI_xIMR_WCKCFGIE ((uint32_t)0x00000004U) /*!<Wrong Clock Configuration interrupt enable */
|
|
6258 #define SAI_xIMR_FREQIE ((uint32_t)0x00000008U) /*!<FIFO request interrupt enable */
|
|
6259 #define SAI_xIMR_CNRDYIE ((uint32_t)0x00000010U) /*!<Codec not ready interrupt enable */
|
|
6260 #define SAI_xIMR_AFSDETIE ((uint32_t)0x00000020U) /*!<Anticipated frame synchronization detection interrupt enable */
|
|
6261 #define SAI_xIMR_LFSDETIE ((uint32_t)0x00000040U) /*!<Late frame synchronization detection interrupt enable */
|
|
6262
|
|
6263 /******************** Bit definition for SAI_xSR register *******************/
|
|
6264 #define SAI_xSR_OVRUDR ((uint32_t)0x00000001U) /*!<Overrun underrun */
|
|
6265 #define SAI_xSR_MUTEDET ((uint32_t)0x00000002U) /*!<Mute detection */
|
|
6266 #define SAI_xSR_WCKCFG ((uint32_t)0x00000004U) /*!<Wrong Clock Configuration */
|
|
6267 #define SAI_xSR_FREQ ((uint32_t)0x00000008U) /*!<FIFO request */
|
|
6268 #define SAI_xSR_CNRDY ((uint32_t)0x00000010U) /*!<Codec not ready */
|
|
6269 #define SAI_xSR_AFSDET ((uint32_t)0x00000020U) /*!<Anticipated frame synchronization detection */
|
|
6270 #define SAI_xSR_LFSDET ((uint32_t)0x00000040U) /*!<Late frame synchronization detection */
|
|
6271
|
|
6272 #define SAI_xSR_FLVL ((uint32_t)0x00070000U) /*!<FLVL[2:0] (FIFO Level Threshold) */
|
|
6273 #define SAI_xSR_FLVL_0 ((uint32_t)0x00010000U) /*!<Bit 0 */
|
|
6274 #define SAI_xSR_FLVL_1 ((uint32_t)0x00020000U) /*!<Bit 1 */
|
|
6275 #define SAI_xSR_FLVL_2 ((uint32_t)0x00040000U) /*!<Bit 2 */
|
|
6276
|
|
6277 /****************** Bit definition for SAI_xCLRFR register ******************/
|
|
6278 #define SAI_xCLRFR_COVRUDR ((uint32_t)0x00000001U) /*!<Clear Overrun underrun */
|
|
6279 #define SAI_xCLRFR_CMUTEDET ((uint32_t)0x00000002U) /*!<Clear Mute detection */
|
|
6280 #define SAI_xCLRFR_CWCKCFG ((uint32_t)0x00000004U) /*!<Clear Wrong Clock Configuration */
|
|
6281 #define SAI_xCLRFR_CFREQ ((uint32_t)0x00000008U) /*!<Clear FIFO request */
|
|
6282 #define SAI_xCLRFR_CCNRDY ((uint32_t)0x00000010U) /*!<Clear Codec not ready */
|
|
6283 #define SAI_xCLRFR_CAFSDET ((uint32_t)0x00000020U) /*!<Clear Anticipated frame synchronization detection */
|
|
6284 #define SAI_xCLRFR_CLFSDET ((uint32_t)0x00000040U) /*!<Clear Late frame synchronization detection */
|
|
6285
|
|
6286 /****************** Bit definition for SAI_xDR register ******************/
|
|
6287 #define SAI_xDR_DATA ((uint32_t)0xFFFFFFFFU)
|
|
6288
|
|
6289 /******************************************************************************/
|
|
6290 /* */
|
|
6291 /* LCD Controller (LCD) */
|
|
6292 /* */
|
|
6293 /******************************************************************************/
|
|
6294
|
|
6295 /******************* Bit definition for LCD_CR register *********************/
|
|
6296 #define LCD_CR_LCDEN ((uint32_t)0x00000001U) /*!< LCD Enable Bit */
|
|
6297 #define LCD_CR_VSEL ((uint32_t)0x00000002U) /*!< Voltage source selector Bit */
|
|
6298
|
|
6299 #define LCD_CR_DUTY ((uint32_t)0x0000001CU) /*!< DUTY[2:0] bits (Duty selector) */
|
|
6300 #define LCD_CR_DUTY_0 ((uint32_t)0x00000004U) /*!< Duty selector Bit 0 */
|
|
6301 #define LCD_CR_DUTY_1 ((uint32_t)0x00000008U) /*!< Duty selector Bit 1 */
|
|
6302 #define LCD_CR_DUTY_2 ((uint32_t)0x00000010U) /*!< Duty selector Bit 2 */
|
|
6303
|
|
6304 #define LCD_CR_BIAS ((uint32_t)0x00000060U) /*!< BIAS[1:0] bits (Bias selector) */
|
|
6305 #define LCD_CR_BIAS_0 ((uint32_t)0x00000020U) /*!< Bias selector Bit 0 */
|
|
6306 #define LCD_CR_BIAS_1 ((uint32_t)0x00000040U) /*!< Bias selector Bit 1 */
|
|
6307
|
|
6308 #define LCD_CR_MUX_SEG ((uint32_t)0x00000080U) /*!< Mux Segment Enable Bit */
|
|
6309 #define LCD_CR_BUFEN ((uint32_t)0x00000100U) /*!< Voltage output buffer enable */
|
|
6310
|
|
6311 /******************* Bit definition for LCD_FCR register ********************/
|
|
6312 #define LCD_FCR_HD ((uint32_t)0x00000001U) /*!< High Drive Enable Bit */
|
|
6313 #define LCD_FCR_SOFIE ((uint32_t)0x00000002U) /*!< Start of Frame Interrupt Enable Bit */
|
|
6314 #define LCD_FCR_UDDIE ((uint32_t)0x00000008U) /*!< Update Display Done Interrupt Enable Bit */
|
|
6315
|
|
6316 #define LCD_FCR_PON ((uint32_t)0x00000070U) /*!< PON[2:0] bits (Pulse ON Duration) */
|
|
6317 #define LCD_FCR_PON_0 ((uint32_t)0x00000010U) /*!< Bit 0 */
|
|
6318 #define LCD_FCR_PON_1 ((uint32_t)0x00000020U) /*!< Bit 1 */
|
|
6319 #define LCD_FCR_PON_2 ((uint32_t)0x00000040U) /*!< Bit 2 */
|
|
6320
|
|
6321 #define LCD_FCR_DEAD ((uint32_t)0x00000380U) /*!< DEAD[2:0] bits (DEAD Time) */
|
|
6322 #define LCD_FCR_DEAD_0 ((uint32_t)0x00000080U) /*!< Bit 0 */
|
|
6323 #define LCD_FCR_DEAD_1 ((uint32_t)0x00000100U) /*!< Bit 1 */
|
|
6324 #define LCD_FCR_DEAD_2 ((uint32_t)0x00000200U) /*!< Bit 2 */
|
|
6325
|
|
6326 #define LCD_FCR_CC ((uint32_t)0x00001C00U) /*!< CC[2:0] bits (Contrast Control) */
|
|
6327 #define LCD_FCR_CC_0 ((uint32_t)0x00000400U) /*!< Bit 0 */
|
|
6328 #define LCD_FCR_CC_1 ((uint32_t)0x00000800U) /*!< Bit 1 */
|
|
6329 #define LCD_FCR_CC_2 ((uint32_t)0x00001000U) /*!< Bit 2 */
|
|
6330
|
|
6331 #define LCD_FCR_BLINKF ((uint32_t)0x0000E000U) /*!< BLINKF[2:0] bits (Blink Frequency) */
|
|
6332 #define LCD_FCR_BLINKF_0 ((uint32_t)0x00002000U) /*!< Bit 0 */
|
|
6333 #define LCD_FCR_BLINKF_1 ((uint32_t)0x00004000U) /*!< Bit 1 */
|
|
6334 #define LCD_FCR_BLINKF_2 ((uint32_t)0x00008000U) /*!< Bit 2 */
|
|
6335
|
|
6336 #define LCD_FCR_BLINK ((uint32_t)0x00030000U) /*!< BLINK[1:0] bits (Blink Enable) */
|
|
6337 #define LCD_FCR_BLINK_0 ((uint32_t)0x00010000U) /*!< Bit 0 */
|
|
6338 #define LCD_FCR_BLINK_1 ((uint32_t)0x00020000U) /*!< Bit 1 */
|
|
6339
|
|
6340 #define LCD_FCR_DIV ((uint32_t)0x003C0000U) /*!< DIV[3:0] bits (Divider) */
|
|
6341 #define LCD_FCR_PS ((uint32_t)0x03C00000U) /*!< PS[3:0] bits (Prescaler) */
|
|
6342
|
|
6343 /******************* Bit definition for LCD_SR register *********************/
|
|
6344 #define LCD_SR_ENS ((uint32_t)0x00000001U) /*!< LCD Enabled Bit */
|
|
6345 #define LCD_SR_SOF ((uint32_t)0x00000002U) /*!< Start Of Frame Flag Bit */
|
|
6346 #define LCD_SR_UDR ((uint32_t)0x00000004U) /*!< Update Display Request Bit */
|
|
6347 #define LCD_SR_UDD ((uint32_t)0x00000008U) /*!< Update Display Done Flag Bit */
|
|
6348 #define LCD_SR_RDY ((uint32_t)0x00000010U) /*!< Ready Flag Bit */
|
|
6349 #define LCD_SR_FCRSR ((uint32_t)0x00000020U) /*!< LCD FCR Register Synchronization Flag Bit */
|
|
6350
|
|
6351 /******************* Bit definition for LCD_CLR register ********************/
|
|
6352 #define LCD_CLR_SOFC ((uint32_t)0x00000002U) /*!< Start Of Frame Flag Clear Bit */
|
|
6353 #define LCD_CLR_UDDC ((uint32_t)0x00000008U) /*!< Update Display Done Flag Clear Bit */
|
|
6354
|
|
6355 /******************* Bit definition for LCD_RAM register ********************/
|
|
6356 #define LCD_RAM_SEGMENT_DATA ((uint32_t)0xFFFFFFFFU) /*!< Segment Data Bits */
|
|
6357
|
|
6358 /******************************************************************************/
|
|
6359 /* */
|
|
6360 /* SDMMC Interface */
|
|
6361 /* */
|
|
6362 /******************************************************************************/
|
|
6363 /****************** Bit definition for SDMMC_POWER register ******************/
|
|
6364 #define SDMMC_POWER_PWRCTRL ((uint8_t)0x03U) /*!<PWRCTRL[1:0] bits (Power supply control bits) */
|
|
6365 #define SDMMC_POWER_PWRCTRL_0 ((uint8_t)0x01U) /*!<Bit 0 */
|
|
6366 #define SDMMC_POWER_PWRCTRL_1 ((uint8_t)0x02U) /*!<Bit 1 */
|
|
6367
|
|
6368 /****************** Bit definition for SDMMC_CLKCR register ******************/
|
|
6369 #define SDMMC_CLKCR_CLKDIV ((uint16_t)0x00FFU) /*!<Clock divide factor */
|
|
6370 #define SDMMC_CLKCR_CLKEN ((uint16_t)0x0100U) /*!<Clock enable bit */
|
|
6371 #define SDMMC_CLKCR_PWRSAV ((uint16_t)0x0200U) /*!<Power saving configuration bit */
|
|
6372 #define SDMMC_CLKCR_BYPASS ((uint16_t)0x0400U) /*!<Clock divider bypass enable bit */
|
|
6373
|
|
6374 #define SDMMC_CLKCR_WIDBUS ((uint16_t)0x1800U) /*!<WIDBUS[1:0] bits (Wide bus mode enable bit) */
|
|
6375 #define SDMMC_CLKCR_WIDBUS_0 ((uint16_t)0x0800U) /*!<Bit 0 */
|
|
6376 #define SDMMC_CLKCR_WIDBUS_1 ((uint16_t)0x1000U) /*!<Bit 1 */
|
|
6377
|
|
6378 #define SDMMC_CLKCR_NEGEDGE ((uint16_t)0x2000U) /*!<SDMMC_CK dephasing selection bit */
|
|
6379 #define SDMMC_CLKCR_HWFC_EN ((uint16_t)0x4000U) /*!<HW Flow Control enable */
|
|
6380
|
|
6381 /******************* Bit definition for SDMMC_ARG register *******************/
|
|
6382 #define SDMMC_ARG_CMDARG ((uint32_t)0xFFFFFFFFU) /*!<Command argument */
|
|
6383
|
|
6384 /******************* Bit definition for SDMMC_CMD register *******************/
|
|
6385 #define SDMMC_CMD_CMDINDEX ((uint16_t)0x003FU) /*!<Command Index */
|
|
6386
|
|
6387 #define SDMMC_CMD_WAITRESP ((uint16_t)0x00C0U) /*!<WAITRESP[1:0] bits (Wait for response bits) */
|
|
6388 #define SDMMC_CMD_WAITRESP_0 ((uint16_t)0x0040U) /*!< Bit 0 */
|
|
6389 #define SDMMC_CMD_WAITRESP_1 ((uint16_t)0x0080U) /*!< Bit 1 */
|
|
6390
|
|
6391 #define SDMMC_CMD_WAITINT ((uint16_t)0x0100U) /*!<CPSM Waits for Interrupt Request */
|
|
6392 #define SDMMC_CMD_WAITPEND ((uint16_t)0x0200U) /*!<CPSM Waits for ends of data transfer (CmdPend internal signal) */
|
|
6393 #define SDMMC_CMD_CPSMEN ((uint16_t)0x0400U) /*!<Command path state machine (CPSM) Enable bit */
|
|
6394 #define SDMMC_CMD_SDIOSUSPEND ((uint16_t)0x0800U) /*!<SD I/O suspend command */
|
|
6395
|
|
6396 /***************** Bit definition for SDMMC_RESPCMD register *****************/
|
|
6397 #define SDMMC_RESPCMD_RESPCMD ((uint8_t)0x3FU) /*!<Response command index */
|
|
6398
|
|
6399 /****************** Bit definition for SDMMC_RESP0 register ******************/
|
|
6400 #define SDMMC_RESP0_CARDSTATUS0 ((uint32_t)0xFFFFFFFFU) /*!<Card Status */
|
|
6401
|
|
6402 /****************** Bit definition for SDMMC_RESP1 register ******************/
|
|
6403 #define SDMMC_RESP1_CARDSTATUS1 ((uint32_t)0xFFFFFFFFU) /*!<Card Status */
|
|
6404
|
|
6405 /****************** Bit definition for SDMMC_RESP2 register ******************/
|
|
6406 #define SDMMC_RESP2_CARDSTATUS2 ((uint32_t)0xFFFFFFFFU) /*!<Card Status */
|
|
6407
|
|
6408 /****************** Bit definition for SDMMC_RESP3 register ******************/
|
|
6409 #define SDMMC_RESP3_CARDSTATUS3 ((uint32_t)0xFFFFFFFFU) /*!<Card Status */
|
|
6410
|
|
6411 /****************** Bit definition for SDMMC_RESP4 register ******************/
|
|
6412 #define SDMMC_RESP4_CARDSTATUS4 ((uint32_t)0xFFFFFFFFU) /*!<Card Status */
|
|
6413
|
|
6414 /****************** Bit definition for SDMMC_DTIMER register *****************/
|
|
6415 #define SDMMC_DTIMER_DATATIME ((uint32_t)0xFFFFFFFFU) /*!<Data timeout period. */
|
|
6416
|
|
6417 /****************** Bit definition for SDMMC_DLEN register *******************/
|
|
6418 #define SDMMC_DLEN_DATALENGTH ((uint32_t)0x01FFFFFFU) /*!<Data length value */
|
|
6419
|
|
6420 /****************** Bit definition for SDMMC_DCTRL register ******************/
|
|
6421 #define SDMMC_DCTRL_DTEN ((uint16_t)0x0001U) /*!<Data transfer enabled bit */
|
|
6422 #define SDMMC_DCTRL_DTDIR ((uint16_t)0x0002U) /*!<Data transfer direction selection */
|
|
6423 #define SDMMC_DCTRL_DTMODE ((uint16_t)0x0004U) /*!<Data transfer mode selection */
|
|
6424 #define SDMMC_DCTRL_DMAEN ((uint16_t)0x0008U) /*!<DMA enabled bit */
|
|
6425
|
|
6426 #define SDMMC_DCTRL_DBLOCKSIZE ((uint16_t)0x00F0U) /*!<DBLOCKSIZE[3:0] bits (Data block size) */
|
|
6427 #define SDMMC_DCTRL_DBLOCKSIZE_0 ((uint16_t)0x0010U) /*!<Bit 0 */
|
|
6428 #define SDMMC_DCTRL_DBLOCKSIZE_1 ((uint16_t)0x0020U) /*!<Bit 1 */
|
|
6429 #define SDMMC_DCTRL_DBLOCKSIZE_2 ((uint16_t)0x0040U) /*!<Bit 2 */
|
|
6430 #define SDMMC_DCTRL_DBLOCKSIZE_3 ((uint16_t)0x0080U) /*!<Bit 3 */
|
|
6431
|
|
6432 #define SDMMC_DCTRL_RWSTART ((uint16_t)0x0100U) /*!<Read wait start */
|
|
6433 #define SDMMC_DCTRL_RWSTOP ((uint16_t)0x0200U) /*!<Read wait stop */
|
|
6434 #define SDMMC_DCTRL_RWMOD ((uint16_t)0x0400U) /*!<Read wait mode */
|
|
6435 #define SDMMC_DCTRL_SDIOEN ((uint16_t)0x0800U) /*!<SD I/O enable functions */
|
|
6436
|
|
6437 /****************** Bit definition for SDMMC_DCOUNT register *****************/
|
|
6438 #define SDMMC_DCOUNT_DATACOUNT ((uint32_t)0x01FFFFFFU) /*!<Data count value */
|
|
6439
|
|
6440 /****************** Bit definition for SDMMC_STA register ********************/
|
|
6441 #define SDMMC_STA_CCRCFAIL ((uint32_t)0x00000001U) /*!<Command response received (CRC check failed) */
|
|
6442 #define SDMMC_STA_DCRCFAIL ((uint32_t)0x00000002U) /*!<Data block sent/received (CRC check failed) */
|
|
6443 #define SDMMC_STA_CTIMEOUT ((uint32_t)0x00000004U) /*!<Command response timeout */
|
|
6444 #define SDMMC_STA_DTIMEOUT ((uint32_t)0x00000008U) /*!<Data timeout */
|
|
6445 #define SDMMC_STA_TXUNDERR ((uint32_t)0x00000010U) /*!<Transmit FIFO underrun error */
|
|
6446 #define SDMMC_STA_RXOVERR ((uint32_t)0x00000020U) /*!<Received FIFO overrun error */
|
|
6447 #define SDMMC_STA_CMDREND ((uint32_t)0x00000040U) /*!<Command response received (CRC check passed) */
|
|
6448 #define SDMMC_STA_CMDSENT ((uint32_t)0x00000080U) /*!<Command sent (no response required) */
|
|
6449 #define SDMMC_STA_DATAEND ((uint32_t)0x00000100U) /*!<Data end (data counter, SDIDCOUNT, is zero) */
|
|
6450 #define SDMMC_STA_STBITERR ((uint32_t)0x00000200U) /*!<Start bit not detected on all data signals in wide bus mode */
|
|
6451 #define SDMMC_STA_DBCKEND ((uint32_t)0x00000400U) /*!<Data block sent/received (CRC check passed) */
|
|
6452 #define SDMMC_STA_CMDACT ((uint32_t)0x00000800U) /*!<Command transfer in progress */
|
|
6453 #define SDMMC_STA_TXACT ((uint32_t)0x00001000U) /*!<Data transmit in progress */
|
|
6454 #define SDMMC_STA_RXACT ((uint32_t)0x00002000U) /*!<Data receive in progress */
|
|
6455 #define SDMMC_STA_TXFIFOHE ((uint32_t)0x00004000U) /*!<Transmit FIFO Half Empty: at least 8 words can be written into the FIFO */
|
|
6456 #define SDMMC_STA_RXFIFOHF ((uint32_t)0x00008000U) /*!<Receive FIFO Half Full: there are at least 8 words in the FIFO */
|
|
6457 #define SDMMC_STA_TXFIFOF ((uint32_t)0x00010000U) /*!<Transmit FIFO full */
|
|
6458 #define SDMMC_STA_RXFIFOF ((uint32_t)0x00020000U) /*!<Receive FIFO full */
|
|
6459 #define SDMMC_STA_TXFIFOE ((uint32_t)0x00040000U) /*!<Transmit FIFO empty */
|
|
6460 #define SDMMC_STA_RXFIFOE ((uint32_t)0x00080000U) /*!<Receive FIFO empty */
|
|
6461 #define SDMMC_STA_TXDAVL ((uint32_t)0x00100000U) /*!<Data available in transmit FIFO */
|
|
6462 #define SDMMC_STA_RXDAVL ((uint32_t)0x00200000U) /*!<Data available in receive FIFO */
|
|
6463 #define SDMMC_STA_SDIOIT ((uint32_t)0x00400000U) /*!<SDIO interrupt received */
|
|
6464
|
|
6465 /******************* Bit definition for SDMMC_ICR register *******************/
|
|
6466 #define SDMMC_ICR_CCRCFAILC ((uint32_t)0x00000001U) /*!<CCRCFAIL flag clear bit */
|
|
6467 #define SDMMC_ICR_DCRCFAILC ((uint32_t)0x00000002U) /*!<DCRCFAIL flag clear bit */
|
|
6468 #define SDMMC_ICR_CTIMEOUTC ((uint32_t)0x00000004U) /*!<CTIMEOUT flag clear bit */
|
|
6469 #define SDMMC_ICR_DTIMEOUTC ((uint32_t)0x00000008U) /*!<DTIMEOUT flag clear bit */
|
|
6470 #define SDMMC_ICR_TXUNDERRC ((uint32_t)0x00000010U) /*!<TXUNDERR flag clear bit */
|
|
6471 #define SDMMC_ICR_RXOVERRC ((uint32_t)0x00000020U) /*!<RXOVERR flag clear bit */
|
|
6472 #define SDMMC_ICR_CMDRENDC ((uint32_t)0x00000040U) /*!<CMDREND flag clear bit */
|
|
6473 #define SDMMC_ICR_CMDSENTC ((uint32_t)0x00000080U) /*!<CMDSENT flag clear bit */
|
|
6474 #define SDMMC_ICR_DATAENDC ((uint32_t)0x00000100U) /*!<DATAEND flag clear bit */
|
|
6475 #define SDMMC_ICR_STBITERRC ((uint32_t)0x00000200U) /*!<STBITERR flag clear bit */
|
|
6476 #define SDMMC_ICR_DBCKENDC ((uint32_t)0x00000400U) /*!<DBCKEND flag clear bit */
|
|
6477 #define SDMMC_ICR_SDIOITC ((uint32_t)0x00400000U) /*!<SDIOIT flag clear bit */
|
|
6478
|
|
6479 /****************** Bit definition for SDMMC_MASK register *******************/
|
|
6480 #define SDMMC_MASK_CCRCFAILIE ((uint32_t)0x00000001U) /*!<Command CRC Fail Interrupt Enable */
|
|
6481 #define SDMMC_MASK_DCRCFAILIE ((uint32_t)0x00000002U) /*!<Data CRC Fail Interrupt Enable */
|
|
6482 #define SDMMC_MASK_CTIMEOUTIE ((uint32_t)0x00000004U) /*!<Command TimeOut Interrupt Enable */
|
|
6483 #define SDMMC_MASK_DTIMEOUTIE ((uint32_t)0x00000008U) /*!<Data TimeOut Interrupt Enable */
|
|
6484 #define SDMMC_MASK_TXUNDERRIE ((uint32_t)0x00000010U) /*!<Tx FIFO UnderRun Error Interrupt Enable */
|
|
6485 #define SDMMC_MASK_RXOVERRIE ((uint32_t)0x00000020U) /*!<Rx FIFO OverRun Error Interrupt Enable */
|
|
6486 #define SDMMC_MASK_CMDRENDIE ((uint32_t)0x00000040U) /*!<Command Response Received Interrupt Enable */
|
|
6487 #define SDMMC_MASK_CMDSENTIE ((uint32_t)0x00000080U) /*!<Command Sent Interrupt Enable */
|
|
6488 #define SDMMC_MASK_DATAENDIE ((uint32_t)0x00000100U) /*!<Data End Interrupt Enable */
|
|
6489 #define SDMMC_MASK_DBCKENDIE ((uint32_t)0x00000400U) /*!<Data Block End Interrupt Enable */
|
|
6490 #define SDMMC_MASK_CMDACTIE ((uint32_t)0x00000800U) /*!<CCommand Acting Interrupt Enable */
|
|
6491 #define SDMMC_MASK_TXACTIE ((uint32_t)0x00001000U) /*!<Data Transmit Acting Interrupt Enable */
|
|
6492 #define SDMMC_MASK_RXACTIE ((uint32_t)0x00002000U) /*!<Data receive acting interrupt enabled */
|
|
6493 #define SDMMC_MASK_TXFIFOHEIE ((uint32_t)0x00004000U) /*!<Tx FIFO Half Empty interrupt Enable */
|
|
6494 #define SDMMC_MASK_RXFIFOHFIE ((uint32_t)0x00008000U) /*!<Rx FIFO Half Full interrupt Enable */
|
|
6495 #define SDMMC_MASK_TXFIFOFIE ((uint32_t)0x00010000U) /*!<Tx FIFO Full interrupt Enable */
|
|
6496 #define SDMMC_MASK_RXFIFOFIE ((uint32_t)0x00020000U) /*!<Rx FIFO Full interrupt Enable */
|
|
6497 #define SDMMC_MASK_TXFIFOEIE ((uint32_t)0x00040000U) /*!<Tx FIFO Empty interrupt Enable */
|
|
6498 #define SDMMC_MASK_RXFIFOEIE ((uint32_t)0x00080000U) /*!<Rx FIFO Empty interrupt Enable */
|
|
6499 #define SDMMC_MASK_TXDAVLIE ((uint32_t)0x00100000U) /*!<Data available in Tx FIFO interrupt Enable */
|
|
6500 #define SDMMC_MASK_RXDAVLIE ((uint32_t)0x00200000U) /*!<Data available in Rx FIFO interrupt Enable */
|
|
6501 #define SDMMC_MASK_SDIOITIE ((uint32_t)0x00400000U) /*!<SDIO Mode Interrupt Received interrupt Enable */
|
|
6502
|
|
6503 /***************** Bit definition for SDMMC_FIFOCNT register *****************/
|
|
6504 #define SDMMC_FIFOCNT_FIFOCOUNT ((uint32_t)0x00FFFFFFU) /*!<Remaining number of words to be written to or read from the FIFO */
|
|
6505
|
|
6506 /****************** Bit definition for SDMMC_FIFO register *******************/
|
|
6507 #define SDMMC_FIFO_FIFODATA ((uint32_t)0xFFFFFFFFU) /*!<Receive and transmit FIFO data */
|
|
6508
|
|
6509 /******************************************************************************/
|
|
6510 /* */
|
|
6511 /* Serial Peripheral Interface (SPI) */
|
|
6512 /* */
|
|
6513 /******************************************************************************/
|
|
6514 /******************* Bit definition for SPI_CR1 register ********************/
|
|
6515 #define SPI_CR1_CPHA ((uint32_t)0x00000001U) /*!<Clock Phase */
|
|
6516 #define SPI_CR1_CPOL ((uint32_t)0x00000002U) /*!<Clock Polarity */
|
|
6517 #define SPI_CR1_MSTR ((uint32_t)0x00000004U) /*!<Master Selection */
|
|
6518
|
|
6519 #define SPI_CR1_BR ((uint32_t)0x00000038U) /*!<BR[2:0] bits (Baud Rate Control) */
|
|
6520 #define SPI_CR1_BR_0 ((uint32_t)0x00000008U) /*!<Bit 0 */
|
|
6521 #define SPI_CR1_BR_1 ((uint32_t)0x00000010U) /*!<Bit 1 */
|
|
6522 #define SPI_CR1_BR_2 ((uint32_t)0x00000020U) /*!<Bit 2 */
|
|
6523
|
|
6524 #define SPI_CR1_SPE ((uint32_t)0x00000040U) /*!<SPI Enable */
|
|
6525 #define SPI_CR1_LSBFIRST ((uint32_t)0x00000080U) /*!<Frame Format */
|
|
6526 #define SPI_CR1_SSI ((uint32_t)0x00000100U) /*!<Internal slave select */
|
|
6527 #define SPI_CR1_SSM ((uint32_t)0x00000200U) /*!<Software slave management */
|
|
6528 #define SPI_CR1_RXONLY ((uint32_t)0x00000400U) /*!<Receive only */
|
|
6529 #define SPI_CR1_CRCL ((uint32_t)0x00000800U) /*!< CRC Length */
|
|
6530 #define SPI_CR1_CRCNEXT ((uint32_t)0x00001000U) /*!<Transmit CRC next */
|
|
6531 #define SPI_CR1_CRCEN ((uint32_t)0x00002000U) /*!<Hardware CRC calculation enable */
|
|
6532 #define SPI_CR1_BIDIOE ((uint32_t)0x00004000U) /*!<Output enable in bidirectional mode */
|
|
6533 #define SPI_CR1_BIDIMODE ((uint32_t)0x00008000U) /*!<Bidirectional data mode enable */
|
|
6534
|
|
6535 /******************* Bit definition for SPI_CR2 register ********************/
|
|
6536 #define SPI_CR2_RXDMAEN ((uint32_t)0x00000001U) /*!< Rx Buffer DMA Enable */
|
|
6537 #define SPI_CR2_TXDMAEN ((uint32_t)0x00000002U) /*!< Tx Buffer DMA Enable */
|
|
6538 #define SPI_CR2_SSOE ((uint32_t)0x00000004U) /*!< SS Output Enable */
|
|
6539 #define SPI_CR2_NSSP ((uint32_t)0x00000008U) /*!< NSS pulse management Enable */
|
|
6540 #define SPI_CR2_FRF ((uint32_t)0x00000010U) /*!< Frame Format Enable */
|
|
6541 #define SPI_CR2_ERRIE ((uint32_t)0x00000020U) /*!< Error Interrupt Enable */
|
|
6542 #define SPI_CR2_RXNEIE ((uint32_t)0x00000040U) /*!< RX buffer Not Empty Interrupt Enable */
|
|
6543 #define SPI_CR2_TXEIE ((uint32_t)0x00000080U) /*!< Tx buffer Empty Interrupt Enable */
|
|
6544 #define SPI_CR2_DS ((uint32_t)0x00000F00U) /*!< DS[3:0] Data Size */
|
|
6545 #define SPI_CR2_DS_0 ((uint32_t)0x00000100U) /*!< Bit 0 */
|
|
6546 #define SPI_CR2_DS_1 ((uint32_t)0x00000200U) /*!< Bit 1 */
|
|
6547 #define SPI_CR2_DS_2 ((uint32_t)0x00000400U) /*!< Bit 2 */
|
|
6548 #define SPI_CR2_DS_3 ((uint32_t)0x00000800U) /*!< Bit 3 */
|
|
6549 #define SPI_CR2_FRXTH ((uint32_t)0x00001000U) /*!< FIFO reception Threshold */
|
|
6550 #define SPI_CR2_LDMARX ((uint32_t)0x00002000U) /*!< Last DMA transfer for reception */
|
|
6551 #define SPI_CR2_LDMATX ((uint32_t)0x00004000U) /*!< Last DMA transfer for transmission */
|
|
6552
|
|
6553 /******************** Bit definition for SPI_SR register ********************/
|
|
6554 #define SPI_SR_RXNE ((uint32_t)0x00000001U) /*!< Receive buffer Not Empty */
|
|
6555 #define SPI_SR_TXE ((uint32_t)0x00000002U) /*!< Transmit buffer Empty */
|
|
6556 #define SPI_SR_CHSIDE ((uint32_t)0x00000004U) /*!< Channel side */
|
|
6557 #define SPI_SR_UDR ((uint32_t)0x00000008U) /*!< Underrun flag */
|
|
6558 #define SPI_SR_CRCERR ((uint32_t)0x00000010U) /*!< CRC Error flag */
|
|
6559 #define SPI_SR_MODF ((uint32_t)0x00000020U) /*!< Mode fault */
|
|
6560 #define SPI_SR_OVR ((uint32_t)0x00000040U) /*!< Overrun flag */
|
|
6561 #define SPI_SR_BSY ((uint32_t)0x00000080U) /*!< Busy flag */
|
|
6562 #define SPI_SR_FRE ((uint32_t)0x00000100U) /*!< TI frame format error */
|
|
6563 #define SPI_SR_FRLVL ((uint32_t)0x00000600U) /*!< FIFO Reception Level */
|
|
6564 #define SPI_SR_FRLVL_0 ((uint32_t)0x00000200U) /*!< Bit 0 */
|
|
6565 #define SPI_SR_FRLVL_1 ((uint32_t)0x00000400U) /*!< Bit 1 */
|
|
6566 #define SPI_SR_FTLVL ((uint32_t)0x00001800U) /*!< FIFO Transmission Level */
|
|
6567 #define SPI_SR_FTLVL_0 ((uint32_t)0x00000800U) /*!< Bit 0 */
|
|
6568 #define SPI_SR_FTLVL_1 ((uint32_t)0x00001000U) /*!< Bit 1 */
|
|
6569
|
|
6570 /******************** Bit definition for SPI_DR register ********************/
|
|
6571 #define SPI_DR_DR ((uint32_t)0x0000FFFFU) /*!<Data Register */
|
|
6572
|
|
6573 /******************* Bit definition for SPI_CRCPR register ******************/
|
|
6574 #define SPI_CRCPR_CRCPOLY ((uint32_t)0x0000FFFFU) /*!<CRC polynomial register */
|
|
6575
|
|
6576 /****************** Bit definition for SPI_RXCRCR register ******************/
|
|
6577 #define SPI_RXCRCR_RXCRC ((uint32_t)0x0000FFFFU) /*!<Rx CRC Register */
|
|
6578
|
|
6579 /****************** Bit definition for SPI_TXCRCR register ******************/
|
|
6580 #define SPI_TXCRCR_TXCRC ((uint32_t)0x0000FFFFU) /*!<Tx CRC Register */
|
|
6581
|
|
6582 /******************************************************************************/
|
|
6583 /* */
|
|
6584 /* QUADSPI */
|
|
6585 /* */
|
|
6586 /******************************************************************************/
|
|
6587 /***************** Bit definition for QUADSPI_CR register *******************/
|
|
6588 #define QUADSPI_CR_EN ((uint32_t)0x00000001U) /*!< Enable */
|
|
6589 #define QUADSPI_CR_ABORT ((uint32_t)0x00000002U) /*!< Abort request */
|
|
6590 #define QUADSPI_CR_DMAEN ((uint32_t)0x00000004U) /*!< DMA Enable */
|
|
6591 #define QUADSPI_CR_TCEN ((uint32_t)0x00000008U) /*!< Timeout Counter Enable */
|
|
6592 #define QUADSPI_CR_SSHIFT ((uint32_t)0x00000010U) /*!< Sample Shift */
|
|
6593 #define QUADSPI_CR_DFM ((uint32_t)0x00000040U) /*!< Dual-flash mode */
|
|
6594 #define QUADSPI_CR_FSEL ((uint32_t)0x00000080U) /*!< Flash memory selection */
|
|
6595 #define QUADSPI_CR_FTHRES ((uint32_t)0x00000F00U) /*!< FTHRES[3:0] FIFO Level */
|
|
6596 #define QUADSPI_CR_TEIE ((uint32_t)0x00010000U) /*!< Transfer Error Interrupt Enable */
|
|
6597 #define QUADSPI_CR_TCIE ((uint32_t)0x00020000U) /*!< Transfer Complete Interrupt Enable */
|
|
6598 #define QUADSPI_CR_FTIE ((uint32_t)0x00040000U) /*!< FIFO Threshold Interrupt Enable */
|
|
6599 #define QUADSPI_CR_SMIE ((uint32_t)0x00080000U) /*!< Status Match Interrupt Enable */
|
|
6600 #define QUADSPI_CR_TOIE ((uint32_t)0x00100000U) /*!< TimeOut Interrupt Enable */
|
|
6601 #define QUADSPI_CR_APMS ((uint32_t)0x00400000U) /*!< Automatic Polling Mode Stop */
|
|
6602 #define QUADSPI_CR_PMM ((uint32_t)0x00800000U) /*!< Polling Match Mode */
|
|
6603 #define QUADSPI_CR_PRESCALER ((uint32_t)0xFF000000U) /*!< PRESCALER[7:0] Clock prescaler */
|
|
6604
|
|
6605 /***************** Bit definition for QUADSPI_DCR register ******************/
|
|
6606 #define QUADSPI_DCR_CKMODE ((uint32_t)0x00000001U) /*!< Mode 0 / Mode 3 */
|
|
6607 #define QUADSPI_DCR_CSHT ((uint32_t)0x00000700U) /*!< CSHT[2:0]: ChipSelect High Time */
|
|
6608 #define QUADSPI_DCR_CSHT_0 ((uint32_t)0x00000100U) /*!< Bit 0 */
|
|
6609 #define QUADSPI_DCR_CSHT_1 ((uint32_t)0x00000200U) /*!< Bit 1 */
|
|
6610 #define QUADSPI_DCR_CSHT_2 ((uint32_t)0x00000400U) /*!< Bit 2 */
|
|
6611 #define QUADSPI_DCR_FSIZE ((uint32_t)0x001F0000U) /*!< FSIZE[4:0]: Flash Size */
|
|
6612
|
|
6613 /****************** Bit definition for QUADSPI_SR register *******************/
|
|
6614 #define QUADSPI_SR_TEF ((uint32_t)0x00000001U) /*!< Transfer Error Flag */
|
|
6615 #define QUADSPI_SR_TCF ((uint32_t)0x00000002U) /*!< Transfer Complete Flag */
|
|
6616 #define QUADSPI_SR_FTF ((uint32_t)0x00000004U) /*!< FIFO Threshlod Flag */
|
|
6617 #define QUADSPI_SR_SMF ((uint32_t)0x00000008U) /*!< Status Match Flag */
|
|
6618 #define QUADSPI_SR_TOF ((uint32_t)0x00000010U) /*!< Timeout Flag */
|
|
6619 #define QUADSPI_SR_BUSY ((uint32_t)0x00000020U) /*!< Busy */
|
|
6620 #define QUADSPI_SR_FLEVEL ((uint32_t)0x00001F00U) /*!< FIFO Threshlod Flag */
|
|
6621
|
|
6622 /****************** Bit definition for QUADSPI_FCR register ******************/
|
|
6623 #define QUADSPI_FCR_CTEF ((uint32_t)0x00000001U) /*!< Clear Transfer Error Flag */
|
|
6624 #define QUADSPI_FCR_CTCF ((uint32_t)0x00000002U) /*!< Clear Transfer Complete Flag */
|
|
6625 #define QUADSPI_FCR_CSMF ((uint32_t)0x00000008U) /*!< Clear Status Match Flag */
|
|
6626 #define QUADSPI_FCR_CTOF ((uint32_t)0x00000010U) /*!< Clear Timeout Flag */
|
|
6627
|
|
6628 /****************** Bit definition for QUADSPI_DLR register ******************/
|
|
6629 #define QUADSPI_DLR_DL ((uint32_t)0xFFFFFFFFU) /*!< DL[31:0]: Data Length */
|
|
6630
|
|
6631 /****************** Bit definition for QUADSPI_CCR register ******************/
|
|
6632 #define QUADSPI_CCR_INSTRUCTION ((uint32_t)0x000000FFU) /*!< INSTRUCTION[7:0]: Instruction */
|
|
6633 #define QUADSPI_CCR_IMODE ((uint32_t)0x00000300U) /*!< IMODE[1:0]: Instruction Mode */
|
|
6634 #define QUADSPI_CCR_IMODE_0 ((uint32_t)0x00000100U) /*!< Bit 0 */
|
|
6635 #define QUADSPI_CCR_IMODE_1 ((uint32_t)0x00000200U) /*!< Bit 1 */
|
|
6636 #define QUADSPI_CCR_ADMODE ((uint32_t)0x00000C00U) /*!< ADMODE[1:0]: Address Mode */
|
|
6637 #define QUADSPI_CCR_ADMODE_0 ((uint32_t)0x00000400U) /*!< Bit 0 */
|
|
6638 #define QUADSPI_CCR_ADMODE_1 ((uint32_t)0x00000800U) /*!< Bit 1 */
|
|
6639 #define QUADSPI_CCR_ADSIZE ((uint32_t)0x00003000U) /*!< ADSIZE[1:0]: Address Size */
|
|
6640 #define QUADSPI_CCR_ADSIZE_0 ((uint32_t)0x00001000U) /*!< Bit 0 */
|
|
6641 #define QUADSPI_CCR_ADSIZE_1 ((uint32_t)0x00002000U) /*!< Bit 1 */
|
|
6642 #define QUADSPI_CCR_ABMODE ((uint32_t)0x0000C000U) /*!< ABMODE[1:0]: Alternate Bytes Mode */
|
|
6643 #define QUADSPI_CCR_ABMODE_0 ((uint32_t)0x00004000U) /*!< Bit 0 */
|
|
6644 #define QUADSPI_CCR_ABMODE_1 ((uint32_t)0x00008000U) /*!< Bit 1 */
|
|
6645 #define QUADSPI_CCR_ABSIZE ((uint32_t)0x00030000U) /*!< ABSIZE[1:0]: Instruction Mode */
|
|
6646 #define QUADSPI_CCR_ABSIZE_0 ((uint32_t)0x00010000U) /*!< Bit 0 */
|
|
6647 #define QUADSPI_CCR_ABSIZE_1 ((uint32_t)0x00020000U) /*!< Bit 1 */
|
|
6648 #define QUADSPI_CCR_DCYC ((uint32_t)0x007C0000U) /*!< DCYC[4:0]: Dummy Cycles */
|
|
6649 #define QUADSPI_CCR_DMODE ((uint32_t)0x03000000U) /*!< DMODE[1:0]: Data Mode */
|
|
6650 #define QUADSPI_CCR_DMODE_0 ((uint32_t)0x01000000U) /*!< Bit 0 */
|
|
6651 #define QUADSPI_CCR_DMODE_1 ((uint32_t)0x02000000U) /*!< Bit 1 */
|
|
6652 #define QUADSPI_CCR_FMODE ((uint32_t)0x0C000000U) /*!< FMODE[1:0]: Functional Mode */
|
|
6653 #define QUADSPI_CCR_FMODE_0 ((uint32_t)0x04000000U) /*!< Bit 0 */
|
|
6654 #define QUADSPI_CCR_FMODE_1 ((uint32_t)0x08000000U) /*!< Bit 1 */
|
|
6655 #define QUADSPI_CCR_SIOO ((uint32_t)0x10000000U) /*!< SIOO: Send Instruction Only Once Mode */
|
|
6656 #define QUADSPI_CCR_DHHC ((uint32_t)0x40000000U) /*!< DHHC: DDR hold */
|
|
6657 #define QUADSPI_CCR_DDRM ((uint32_t)0x80000000U) /*!< DDRM: Double Data Rate Mode */
|
|
6658
|
|
6659 /****************** Bit definition for QUADSPI_AR register *******************/
|
|
6660 #define QUADSPI_AR_ADDRESS ((uint32_t)0xFFFFFFFFU) /*!< ADDRESS[31:0]: Address */
|
|
6661
|
|
6662 /****************** Bit definition for QUADSPI_ABR register ******************/
|
|
6663 #define QUADSPI_ABR_ALTERNATE ((uint32_t)0xFFFFFFFFU) /*!< ALTERNATE[31:0]: Alternate Bytes */
|
|
6664
|
|
6665 /****************** Bit definition for QUADSPI_DR register *******************/
|
|
6666 #define QUADSPI_DR_DATA ((uint32_t)0xFFFFFFFFU) /*!< DATA[31:0]: Data */
|
|
6667
|
|
6668 /****************** Bit definition for QUADSPI_PSMKR register ****************/
|
|
6669 #define QUADSPI_PSMKR_MASK ((uint32_t)0xFFFFFFFFU) /*!< MASK[31:0]: Status Mask */
|
|
6670
|
|
6671 /****************** Bit definition for QUADSPI_PSMAR register ****************/
|
|
6672 #define QUADSPI_PSMAR_MATCH ((uint32_t)0xFFFFFFFFU) /*!< MATCH[31:0]: Status Match */
|
|
6673
|
|
6674 /****************** Bit definition for QUADSPI_PIR register *****************/
|
|
6675 #define QUADSPI_PIR_INTERVAL ((uint32_t)0x0000FFFFU) /*!< INTERVAL[15:0]: Polling Interval */
|
|
6676
|
|
6677 /****************** Bit definition for QUADSPI_LPTR register *****************/
|
|
6678 #define QUADSPI_LPTR_TIMEOUT ((uint32_t)0x0000FFFFU) /*!< TIMEOUT[15:0]: Timeout period */
|
|
6679
|
|
6680 /******************************************************************************/
|
|
6681 /* */
|
|
6682 /* SYSCFG */
|
|
6683 /* */
|
|
6684 /******************************************************************************/
|
|
6685 /****************** Bit definition for SYSCFG_MEMRMP register ***************/
|
|
6686 #define SYSCFG_MEMRMP_MEM_MODE ((uint32_t)0x00000007U) /*!< SYSCFG_Memory Remap Config */
|
|
6687 #define SYSCFG_MEMRMP_MEM_MODE_0 ((uint32_t)0x00000001U)
|
|
6688 #define SYSCFG_MEMRMP_MEM_MODE_1 ((uint32_t)0x00000002U)
|
|
6689 #define SYSCFG_MEMRMP_MEM_MODE_2 ((uint32_t)0x00000004U)
|
|
6690
|
|
6691
|
|
6692
|
|
6693 /****************** Bit definition for SYSCFG_CFGR1 register ******************/
|
|
6694 #define SYSCFG_CFGR1_FWDIS ((uint32_t)0x00000001U) /*!< FIREWALL access enable*/
|
|
6695 #define SYSCFG_CFGR1_BOOSTEN ((uint32_t)0x00000100U) /*!< I/O analog switch voltage booster enable */
|
|
6696 #define SYSCFG_CFGR1_I2C_PB6_FMP ((uint32_t)0x00010000U) /*!< I2C PB6 Fast mode plus */
|
|
6697 #define SYSCFG_CFGR1_I2C_PB7_FMP ((uint32_t)0x00020000U) /*!< I2C PB7 Fast mode plus */
|
|
6698 #define SYSCFG_CFGR1_I2C_PB8_FMP ((uint32_t)0x00040000U) /*!< I2C PB8 Fast mode plus */
|
|
6699 #define SYSCFG_CFGR1_I2C_PB9_FMP ((uint32_t)0x00080000U) /*!< I2C PB9 Fast mode plus */
|
|
6700 #define SYSCFG_CFGR1_I2C1_FMP ((uint32_t)0x00100000U) /*!< I2C1 Fast mode plus */
|
|
6701 #define SYSCFG_CFGR1_I2C2_FMP ((uint32_t)0x00200000U) /*!< I2C2 Fast mode plus */
|
|
6702 #define SYSCFG_CFGR1_I2C3_FMP ((uint32_t)0x00400000U) /*!< I2C3 Fast mode plus */
|
|
6703 #define SYSCFG_CFGR1_FPU_IE_0 ((uint32_t)0x04000000U) /*!< Invalid operation Interrupt enable */
|
|
6704 #define SYSCFG_CFGR1_FPU_IE_1 ((uint32_t)0x08000000U) /*!< Divide-by-zero Interrupt enable */
|
|
6705 #define SYSCFG_CFGR1_FPU_IE_2 ((uint32_t)0x10000000U) /*!< Underflow Interrupt enable */
|
|
6706 #define SYSCFG_CFGR1_FPU_IE_3 ((uint32_t)0x20000000U) /*!< Overflow Interrupt enable */
|
|
6707 #define SYSCFG_CFGR1_FPU_IE_4 ((uint32_t)0x40000000U) /*!< Input denormal Interrupt enable */
|
|
6708 #define SYSCFG_CFGR1_FPU_IE_5 ((uint32_t)0x80000000U) /*!< Inexact Interrupt enable (interrupt disabled at reset) */
|
|
6709
|
|
6710 /***************** Bit definition for SYSCFG_EXTICR1 register ***************/
|
|
6711 #define SYSCFG_EXTICR1_EXTI0 ((uint32_t)0x00000007U) /*!<EXTI 0 configuration */
|
|
6712 #define SYSCFG_EXTICR1_EXTI1 ((uint32_t)0x00000070U) /*!<EXTI 1 configuration */
|
|
6713 #define SYSCFG_EXTICR1_EXTI2 ((uint32_t)0x00000700U) /*!<EXTI 2 configuration */
|
|
6714 #define SYSCFG_EXTICR1_EXTI3 ((uint32_t)0x00007000U) /*!<EXTI 3 configuration */
|
|
6715 /**
|
|
6716 * @brief EXTI0 configuration
|
|
6717 */
|
|
6718 #define SYSCFG_EXTICR1_EXTI0_PA ((uint32_t)0x00000000U) /*!<PA[0] pin */
|
|
6719 #define SYSCFG_EXTICR1_EXTI0_PB ((uint32_t)0x00000001U) /*!<PB[0] pin */
|
|
6720 #define SYSCFG_EXTICR1_EXTI0_PC ((uint32_t)0x00000002U) /*!<PC[0] pin */
|
|
6721 #define SYSCFG_EXTICR1_EXTI0_PD ((uint32_t)0x00000003U) /*!<PD[0] pin */
|
|
6722 #define SYSCFG_EXTICR1_EXTI0_PE ((uint32_t)0x00000004U) /*!<PE[0] pin */
|
|
6723 #define SYSCFG_EXTICR1_EXTI0_PH ((uint32_t)0x00000007U) /*!<PH[0] pin */
|
|
6724
|
|
6725
|
|
6726 /**
|
|
6727 * @brief EXTI1 configuration
|
|
6728 */
|
|
6729 #define SYSCFG_EXTICR1_EXTI1_PA ((uint32_t)0x00000000U) /*!<PA[1] pin */
|
|
6730 #define SYSCFG_EXTICR1_EXTI1_PB ((uint32_t)0x00000010U) /*!<PB[1] pin */
|
|
6731 #define SYSCFG_EXTICR1_EXTI1_PC ((uint32_t)0x00000020U) /*!<PC[1] pin */
|
|
6732 #define SYSCFG_EXTICR1_EXTI1_PD ((uint32_t)0x00000030U) /*!<PD[1] pin */
|
|
6733 #define SYSCFG_EXTICR1_EXTI1_PE ((uint32_t)0x00000040U) /*!<PE[1] pin */
|
|
6734 #define SYSCFG_EXTICR1_EXTI1_PH ((uint32_t)0x00000070U) /*!<PH[1] pin */
|
|
6735
|
|
6736 /**
|
|
6737 * @brief EXTI2 configuration
|
|
6738 */
|
|
6739 #define SYSCFG_EXTICR1_EXTI2_PA ((uint32_t)0x00000000U) /*!<PA[2] pin */
|
|
6740 #define SYSCFG_EXTICR1_EXTI2_PB ((uint32_t)0x00000100U) /*!<PB[2] pin */
|
|
6741 #define SYSCFG_EXTICR1_EXTI2_PC ((uint32_t)0x00000200U) /*!<PC[2] pin */
|
|
6742 #define SYSCFG_EXTICR1_EXTI2_PD ((uint32_t)0x00000300U) /*!<PD[2] pin */
|
|
6743 #define SYSCFG_EXTICR1_EXTI2_PE ((uint32_t)0x00000400U) /*!<PE[2] pin */
|
|
6744
|
|
6745
|
|
6746 /**
|
|
6747 * @brief EXTI3 configuration
|
|
6748 */
|
|
6749 #define SYSCFG_EXTICR1_EXTI3_PA ((uint32_t)0x00000000U) /*!<PA[3] pin */
|
|
6750 #define SYSCFG_EXTICR1_EXTI3_PB ((uint32_t)0x00001000U) /*!<PB[3] pin */
|
|
6751 #define SYSCFG_EXTICR1_EXTI3_PC ((uint32_t)0x00002000U) /*!<PC[3] pin */
|
|
6752 #define SYSCFG_EXTICR1_EXTI3_PD ((uint32_t)0x00003000U) /*!<PD[3] pin */
|
|
6753 #define SYSCFG_EXTICR1_EXTI3_PE ((uint32_t)0x00004000U) /*!<PE[3] pin */
|
|
6754 #define SYSCFG_EXTICR1_EXTI3_PG ((uint32_t)0x00007000U) /*!<PH[3] pin */
|
|
6755
|
|
6756
|
|
6757 /***************** Bit definition for SYSCFG_EXTICR2 register ***************/
|
|
6758 #define SYSCFG_EXTICR2_EXTI4 ((uint32_t)0x00000007U) /*!<EXTI 4 configuration */
|
|
6759 #define SYSCFG_EXTICR2_EXTI5 ((uint32_t)0x00000070U) /*!<EXTI 5 configuration */
|
|
6760 #define SYSCFG_EXTICR2_EXTI6 ((uint32_t)0x00000700U) /*!<EXTI 6 configuration */
|
|
6761 #define SYSCFG_EXTICR2_EXTI7 ((uint32_t)0x00007000U) /*!<EXTI 7 configuration */
|
|
6762 /**
|
|
6763 * @brief EXTI4 configuration
|
|
6764 */
|
|
6765 #define SYSCFG_EXTICR2_EXTI4_PA ((uint32_t)0x00000000U) /*!<PA[4] pin */
|
|
6766 #define SYSCFG_EXTICR2_EXTI4_PB ((uint32_t)0x00000001U) /*!<PB[4] pin */
|
|
6767 #define SYSCFG_EXTICR2_EXTI4_PC ((uint32_t)0x00000002U) /*!<PC[4] pin */
|
|
6768 #define SYSCFG_EXTICR2_EXTI4_PD ((uint32_t)0x00000003U) /*!<PD[4] pin */
|
|
6769 #define SYSCFG_EXTICR2_EXTI4_PE ((uint32_t)0x00000004U) /*!<PE[4] pin */
|
|
6770
|
|
6771 /**
|
|
6772 * @brief EXTI5 configuration
|
|
6773 */
|
|
6774 #define SYSCFG_EXTICR2_EXTI5_PA ((uint32_t)0x00000000U) /*!<PA[5] pin */
|
|
6775 #define SYSCFG_EXTICR2_EXTI5_PB ((uint32_t)0x00000010U) /*!<PB[5] pin */
|
|
6776 #define SYSCFG_EXTICR2_EXTI5_PC ((uint32_t)0x00000020U) /*!<PC[5] pin */
|
|
6777 #define SYSCFG_EXTICR2_EXTI5_PD ((uint32_t)0x00000030U) /*!<PD[5] pin */
|
|
6778 #define SYSCFG_EXTICR2_EXTI5_PE ((uint32_t)0x00000040U) /*!<PE[5] pin */
|
|
6779
|
|
6780 /**
|
|
6781 * @brief EXTI6 configuration
|
|
6782 */
|
|
6783 #define SYSCFG_EXTICR2_EXTI6_PA ((uint32_t)0x00000000U) /*!<PA[6] pin */
|
|
6784 #define SYSCFG_EXTICR2_EXTI6_PB ((uint32_t)0x00000100U) /*!<PB[6] pin */
|
|
6785 #define SYSCFG_EXTICR2_EXTI6_PC ((uint32_t)0x00000200U) /*!<PC[6] pin */
|
|
6786 #define SYSCFG_EXTICR2_EXTI6_PD ((uint32_t)0x00000300U) /*!<PD[6] pin */
|
|
6787 #define SYSCFG_EXTICR2_EXTI6_PE ((uint32_t)0x00000400U) /*!<PE[6] pin */
|
|
6788
|
|
6789 /**
|
|
6790 * @brief EXTI7 configuration
|
|
6791 */
|
|
6792 #define SYSCFG_EXTICR2_EXTI7_PA ((uint32_t)0x00000000U) /*!<PA[7] pin */
|
|
6793 #define SYSCFG_EXTICR2_EXTI7_PB ((uint32_t)0x00001000U) /*!<PB[7] pin */
|
|
6794 #define SYSCFG_EXTICR2_EXTI7_PC ((uint32_t)0x00002000U) /*!<PC[7] pin */
|
|
6795 #define SYSCFG_EXTICR2_EXTI7_PD ((uint32_t)0x00003000U) /*!<PD[7] pin */
|
|
6796 #define SYSCFG_EXTICR2_EXTI7_PE ((uint32_t)0x00004000U) /*!<PE[7] pin */
|
|
6797
|
|
6798
|
|
6799 /***************** Bit definition for SYSCFG_EXTICR3 register ***************/
|
|
6800 #define SYSCFG_EXTICR3_EXTI8 ((uint32_t)0x00000007U) /*!<EXTI 8 configuration */
|
|
6801 #define SYSCFG_EXTICR3_EXTI9 ((uint32_t)0x00000070U) /*!<EXTI 9 configuration */
|
|
6802 #define SYSCFG_EXTICR3_EXTI10 ((uint32_t)0x00000700U) /*!<EXTI 10 configuration */
|
|
6803 #define SYSCFG_EXTICR3_EXTI11 ((uint32_t)0x00007000U) /*!<EXTI 11 configuration */
|
|
6804
|
|
6805 /**
|
|
6806 * @brief EXTI8 configuration
|
|
6807 */
|
|
6808 #define SYSCFG_EXTICR3_EXTI8_PA ((uint32_t)0x00000000U) /*!<PA[8] pin */
|
|
6809 #define SYSCFG_EXTICR3_EXTI8_PB ((uint32_t)0x00000001U) /*!<PB[8] pin */
|
|
6810 #define SYSCFG_EXTICR3_EXTI8_PC ((uint32_t)0x00000002U) /*!<PC[8] pin */
|
|
6811 #define SYSCFG_EXTICR3_EXTI8_PD ((uint32_t)0x00000003U) /*!<PD[8] pin */
|
|
6812 #define SYSCFG_EXTICR3_EXTI8_PE ((uint32_t)0x00000004U) /*!<PE[8] pin */
|
|
6813
|
|
6814 /**
|
|
6815 * @brief EXTI9 configuration
|
|
6816 */
|
|
6817 #define SYSCFG_EXTICR3_EXTI9_PA ((uint32_t)0x00000000U) /*!<PA[9] pin */
|
|
6818 #define SYSCFG_EXTICR3_EXTI9_PB ((uint32_t)0x00000010U) /*!<PB[9] pin */
|
|
6819 #define SYSCFG_EXTICR3_EXTI9_PC ((uint32_t)0x00000020U) /*!<PC[9] pin */
|
|
6820 #define SYSCFG_EXTICR3_EXTI9_PD ((uint32_t)0x00000030U) /*!<PD[9] pin */
|
|
6821 #define SYSCFG_EXTICR3_EXTI9_PE ((uint32_t)0x00000040U) /*!<PE[9] pin */
|
|
6822
|
|
6823 /**
|
|
6824 * @brief EXTI10 configuration
|
|
6825 */
|
|
6826 #define SYSCFG_EXTICR3_EXTI10_PA ((uint32_t)0x00000000U) /*!<PA[10] pin */
|
|
6827 #define SYSCFG_EXTICR3_EXTI10_PB ((uint32_t)0x00000100U) /*!<PB[10] pin */
|
|
6828 #define SYSCFG_EXTICR3_EXTI10_PC ((uint32_t)0x00000200U) /*!<PC[10] pin */
|
|
6829 #define SYSCFG_EXTICR3_EXTI10_PD ((uint32_t)0x00000300U) /*!<PD[10] pin */
|
|
6830 #define SYSCFG_EXTICR3_EXTI10_PE ((uint32_t)0x00000400U) /*!<PE[10] pin */
|
|
6831
|
|
6832 /**
|
|
6833 * @brief EXTI11 configuration
|
|
6834 */
|
|
6835 #define SYSCFG_EXTICR3_EXTI11_PA ((uint32_t)0x00000000U) /*!<PA[11] pin */
|
|
6836 #define SYSCFG_EXTICR3_EXTI11_PB ((uint32_t)0x00001000U) /*!<PB[11] pin */
|
|
6837 #define SYSCFG_EXTICR3_EXTI11_PC ((uint32_t)0x00002000U) /*!<PC[11] pin */
|
|
6838 #define SYSCFG_EXTICR3_EXTI11_PD ((uint32_t)0x00003000U) /*!<PD[11] pin */
|
|
6839 #define SYSCFG_EXTICR3_EXTI11_PE ((uint32_t)0x00004000U) /*!<PE[11] pin */
|
|
6840
|
|
6841 /***************** Bit definition for SYSCFG_EXTICR4 register ***************/
|
|
6842 #define SYSCFG_EXTICR4_EXTI12 ((uint32_t)0x00000007U) /*!<EXTI 12 configuration */
|
|
6843 #define SYSCFG_EXTICR4_EXTI13 ((uint32_t)0x00000070U) /*!<EXTI 13 configuration */
|
|
6844 #define SYSCFG_EXTICR4_EXTI14 ((uint32_t)0x00000700U) /*!<EXTI 14 configuration */
|
|
6845 #define SYSCFG_EXTICR4_EXTI15 ((uint32_t)0x00007000U) /*!<EXTI 15 configuration */
|
|
6846 /**
|
|
6847 * @brief EXTI12 configuration
|
|
6848 */
|
|
6849 #define SYSCFG_EXTICR4_EXTI12_PA ((uint32_t)0x00000000U) /*!<PA[12] pin */
|
|
6850 #define SYSCFG_EXTICR4_EXTI12_PB ((uint32_t)0x00000001U) /*!<PB[12] pin */
|
|
6851 #define SYSCFG_EXTICR4_EXTI12_PC ((uint32_t)0x00000002U) /*!<PC[12] pin */
|
|
6852 #define SYSCFG_EXTICR4_EXTI12_PD ((uint32_t)0x00000003U) /*!<PD[12] pin */
|
|
6853 #define SYSCFG_EXTICR4_EXTI12_PE ((uint32_t)0x00000004U) /*!<PE[12] pin */
|
|
6854
|
|
6855 /**
|
|
6856 * @brief EXTI13 configuration
|
|
6857 */
|
|
6858 #define SYSCFG_EXTICR4_EXTI13_PA ((uint32_t)0x00000000U) /*!<PA[13] pin */
|
|
6859 #define SYSCFG_EXTICR4_EXTI13_PB ((uint32_t)0x00000010U) /*!<PB[13] pin */
|
|
6860 #define SYSCFG_EXTICR4_EXTI13_PC ((uint32_t)0x00000020U) /*!<PC[13] pin */
|
|
6861 #define SYSCFG_EXTICR4_EXTI13_PD ((uint32_t)0x00000030U) /*!<PD[13] pin */
|
|
6862 #define SYSCFG_EXTICR4_EXTI13_PE ((uint32_t)0x00000040U) /*!<PE[13] pin */
|
|
6863
|
|
6864 /**
|
|
6865 * @brief EXTI14 configuration
|
|
6866 */
|
|
6867 #define SYSCFG_EXTICR4_EXTI14_PA ((uint32_t)0x00000000U) /*!<PA[14] pin */
|
|
6868 #define SYSCFG_EXTICR4_EXTI14_PB ((uint32_t)0x00000100U) /*!<PB[14] pin */
|
|
6869 #define SYSCFG_EXTICR4_EXTI14_PC ((uint32_t)0x00000200U) /*!<PC[14] pin */
|
|
6870 #define SYSCFG_EXTICR4_EXTI14_PD ((uint32_t)0x00000300U) /*!<PD[14] pin */
|
|
6871 #define SYSCFG_EXTICR4_EXTI14_PE ((uint32_t)0x00000400U) /*!<PE[14] pin */
|
|
6872
|
|
6873 /**
|
|
6874 * @brief EXTI15 configuration
|
|
6875 */
|
|
6876 #define SYSCFG_EXTICR4_EXTI15_PA ((uint32_t)0x00000000U) /*!<PA[15] pin */
|
|
6877 #define SYSCFG_EXTICR4_EXTI15_PB ((uint32_t)0x00001000U) /*!<PB[15] pin */
|
|
6878 #define SYSCFG_EXTICR4_EXTI15_PC ((uint32_t)0x00002000U) /*!<PC[15] pin */
|
|
6879 #define SYSCFG_EXTICR4_EXTI15_PD ((uint32_t)0x00003000U) /*!<PD[15] pin */
|
|
6880 #define SYSCFG_EXTICR4_EXTI15_PE ((uint32_t)0x00004000U) /*!<PE[15] pin */
|
|
6881
|
|
6882 /****************** Bit definition for SYSCFG_SCSR register ****************/
|
|
6883 #define SYSCFG_SCSR_SRAM2ER ((uint32_t)0x00000001U) /*!< SRAM2 Erase Request */
|
|
6884 #define SYSCFG_SCSR_SRAM2BSY ((uint32_t)0x00000002U) /*!< SRAM2 Erase Ongoing */
|
|
6885
|
|
6886 /****************** Bit definition for SYSCFG_CFGR2 register ****************/
|
|
6887 #define SYSCFG_CFGR2_CLL ((uint32_t)0x00000001U) /*!< Core Lockup Lock */
|
|
6888 #define SYSCFG_CFGR2_SPL ((uint32_t)0x00000002U) /*!< SRAM Parity Lock*/
|
|
6889 #define SYSCFG_CFGR2_PVDL ((uint32_t)0x00000004U) /*!< PVD Lock */
|
|
6890 #define SYSCFG_CFGR2_ECCL ((uint32_t)0x00000008U) /*!< ECC Lock*/
|
|
6891 #define SYSCFG_CFGR2_SPF ((uint32_t)0x00000100U) /*!< SRAM Parity Flag */
|
|
6892
|
|
6893 /****************** Bit definition for SYSCFG_SWPR register ****************/
|
|
6894 #define SYSCFG_SWPR_PAGE0 ((uint32_t)0x00000001U) /*!< SRAM2 Write protection page 0 */
|
|
6895 #define SYSCFG_SWPR_PAGE1 ((uint32_t)0x00000002U) /*!< SRAM2 Write protection page 1 */
|
|
6896 #define SYSCFG_SWPR_PAGE2 ((uint32_t)0x00000004U) /*!< SRAM2 Write protection page 2 */
|
|
6897 #define SYSCFG_SWPR_PAGE3 ((uint32_t)0x00000008U) /*!< SRAM2 Write protection page 3 */
|
|
6898 #define SYSCFG_SWPR_PAGE4 ((uint32_t)0x00000010U) /*!< SRAM2 Write protection page 4 */
|
|
6899 #define SYSCFG_SWPR_PAGE5 ((uint32_t)0x00000020U) /*!< SRAM2 Write protection page 5 */
|
|
6900 #define SYSCFG_SWPR_PAGE6 ((uint32_t)0x00000040U) /*!< SRAM2 Write protection page 6 */
|
|
6901 #define SYSCFG_SWPR_PAGE7 ((uint32_t)0x00000080U) /*!< SRAM2 Write protection page 7 */
|
|
6902 #define SYSCFG_SWPR_PAGE8 ((uint32_t)0x00000100U) /*!< SRAM2 Write protection page 8 */
|
|
6903 #define SYSCFG_SWPR_PAGE9 ((uint32_t)0x00000200U) /*!< SRAM2 Write protection page 9 */
|
|
6904 #define SYSCFG_SWPR_PAGE10 ((uint32_t)0x00000400U) /*!< SRAM2 Write protection page 10*/
|
|
6905 #define SYSCFG_SWPR_PAGE11 ((uint32_t)0x00000800U) /*!< SRAM2 Write protection page 11*/
|
|
6906 #define SYSCFG_SWPR_PAGE12 ((uint32_t)0x00001000U) /*!< SRAM2 Write protection page 12*/
|
|
6907 #define SYSCFG_SWPR_PAGE13 ((uint32_t)0x00002000U) /*!< SRAM2 Write protection page 13*/
|
|
6908 #define SYSCFG_SWPR_PAGE14 ((uint32_t)0x00004000U) /*!< SRAM2 Write protection page 14*/
|
|
6909 #define SYSCFG_SWPR_PAGE15 ((uint32_t)0x00008000U) /*!< SRAM2 Write protection page 15*/
|
|
6910
|
|
6911 /****************** Bit definition for SYSCFG_SKR register ****************/
|
|
6912 #define SYSCFG_SKR_KEY ((uint32_t)0x000000FFU) /*!< SRAM2 write protection key for software erase */
|
|
6913
|
|
6914
|
|
6915
|
|
6916
|
|
6917 /******************************************************************************/
|
|
6918 /* */
|
|
6919 /* TIM */
|
|
6920 /* */
|
|
6921 /******************************************************************************/
|
|
6922 /******************* Bit definition for TIM_CR1 register ********************/
|
|
6923 #define TIM_CR1_CEN ((uint32_t)0x00000001U) /*!<Counter enable */
|
|
6924 #define TIM_CR1_UDIS ((uint32_t)0x00000002U) /*!<Update disable */
|
|
6925 #define TIM_CR1_URS ((uint32_t)0x00000004U) /*!<Update request source */
|
|
6926 #define TIM_CR1_OPM ((uint32_t)0x00000008U) /*!<One pulse mode */
|
|
6927 #define TIM_CR1_DIR ((uint32_t)0x00000010U) /*!<Direction */
|
|
6928
|
|
6929 #define TIM_CR1_CMS ((uint32_t)0x00000060U) /*!<CMS[1:0] bits (Center-aligned mode selection) */
|
|
6930 #define TIM_CR1_CMS_0 ((uint32_t)0x00000020U) /*!<Bit 0 */
|
|
6931 #define TIM_CR1_CMS_1 ((uint32_t)0x00000040U) /*!<Bit 1 */
|
|
6932
|
|
6933 #define TIM_CR1_ARPE ((uint32_t)0x00000080U) /*!<Auto-reload preload enable */
|
|
6934
|
|
6935 #define TIM_CR1_CKD ((uint32_t)0x00000300U) /*!<CKD[1:0] bits (clock division) */
|
|
6936 #define TIM_CR1_CKD_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
|
|
6937 #define TIM_CR1_CKD_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
|
|
6938
|
|
6939 #define TIM_CR1_UIFREMAP ((uint32_t)0x00000800U) /*!<Update interrupt flag remap */
|
|
6940
|
|
6941 /******************* Bit definition for TIM_CR2 register ********************/
|
|
6942 #define TIM_CR2_CCPC ((uint32_t)0x00000001U) /*!<Capture/Compare Preloaded Control */
|
|
6943 #define TIM_CR2_CCUS ((uint32_t)0x00000004U) /*!<Capture/Compare Control Update Selection */
|
|
6944 #define TIM_CR2_CCDS ((uint32_t)0x00000008U) /*!<Capture/Compare DMA Selection */
|
|
6945
|
|
6946 #define TIM_CR2_MMS ((uint32_t)0x00000070U) /*!<MMS[2:0] bits (Master Mode Selection) */
|
|
6947 #define TIM_CR2_MMS_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
|
|
6948 #define TIM_CR2_MMS_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
|
|
6949 #define TIM_CR2_MMS_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
|
|
6950
|
|
6951 #define TIM_CR2_TI1S ((uint32_t)0x00000080U) /*!<TI1 Selection */
|
|
6952 #define TIM_CR2_OIS1 ((uint32_t)0x00000100U) /*!<Output Idle state 1 (OC1 output) */
|
|
6953 #define TIM_CR2_OIS1N ((uint32_t)0x00000200U) /*!<Output Idle state 1 (OC1N output) */
|
|
6954 #define TIM_CR2_OIS2 ((uint32_t)0x00000400U) /*!<Output Idle state 2 (OC2 output) */
|
|
6955 #define TIM_CR2_OIS2N ((uint32_t)0x00000800U) /*!<Output Idle state 2 (OC2N output) */
|
|
6956 #define TIM_CR2_OIS3 ((uint32_t)0x00001000U) /*!<Output Idle state 3 (OC3 output) */
|
|
6957 #define TIM_CR2_OIS3N ((uint32_t)0x00002000U) /*!<Output Idle state 3 (OC3N output) */
|
|
6958 #define TIM_CR2_OIS4 ((uint32_t)0x00004000U) /*!<Output Idle state 4 (OC4 output) */
|
|
6959 #define TIM_CR2_OIS5 ((uint32_t)0x00010000U) /*!<Output Idle state 5 (OC5 output) */
|
|
6960 #define TIM_CR2_OIS6 ((uint32_t)0x00040000U) /*!<Output Idle state 6 (OC6 output) */
|
|
6961
|
|
6962 #define TIM_CR2_MMS2 ((uint32_t)0x00F00000U) /*!<MMS[2:0] bits (Master Mode Selection) */
|
|
6963 #define TIM_CR2_MMS2_0 ((uint32_t)0x00100000U) /*!<Bit 0 */
|
|
6964 #define TIM_CR2_MMS2_1 ((uint32_t)0x00200000U) /*!<Bit 1 */
|
|
6965 #define TIM_CR2_MMS2_2 ((uint32_t)0x00400000U) /*!<Bit 2 */
|
|
6966 #define TIM_CR2_MMS2_3 ((uint32_t)0x00800000U) /*!<Bit 2 */
|
|
6967
|
|
6968 /******************* Bit definition for TIM_SMCR register *******************/
|
|
6969 #define TIM_SMCR_SMS ((uint32_t)0x00010007U) /*!<SMS[2:0] bits (Slave mode selection) */
|
|
6970 #define TIM_SMCR_SMS_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
|
|
6971 #define TIM_SMCR_SMS_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
|
|
6972 #define TIM_SMCR_SMS_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
|
|
6973 #define TIM_SMCR_SMS_3 ((uint32_t)0x00010000U) /*!<Bit 3 */
|
|
6974
|
|
6975 #define TIM_SMCR_OCCS ((uint32_t)0x00000008U) /*!< OCREF clear selection */
|
|
6976
|
|
6977 #define TIM_SMCR_TS ((uint32_t)0x00000070U) /*!<TS[2:0] bits (Trigger selection) */
|
|
6978 #define TIM_SMCR_TS_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
|
|
6979 #define TIM_SMCR_TS_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
|
|
6980 #define TIM_SMCR_TS_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
|
|
6981
|
|
6982 #define TIM_SMCR_MSM ((uint32_t)0x00000080U) /*!<Master/slave mode */
|
|
6983
|
|
6984 #define TIM_SMCR_ETF ((uint32_t)0x00000F00U) /*!<ETF[3:0] bits (External trigger filter) */
|
|
6985 #define TIM_SMCR_ETF_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
|
|
6986 #define TIM_SMCR_ETF_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
|
|
6987 #define TIM_SMCR_ETF_2 ((uint32_t)0x00000400U) /*!<Bit 2 */
|
|
6988 #define TIM_SMCR_ETF_3 ((uint32_t)0x00000800U) /*!<Bit 3 */
|
|
6989
|
|
6990 #define TIM_SMCR_ETPS ((uint32_t)0x00003000U) /*!<ETPS[1:0] bits (External trigger prescaler) */
|
|
6991 #define TIM_SMCR_ETPS_0 ((uint32_t)0x00001000U) /*!<Bit 0 */
|
|
6992 #define TIM_SMCR_ETPS_1 ((uint32_t)0x00002000U) /*!<Bit 1 */
|
|
6993
|
|
6994 #define TIM_SMCR_ECE ((uint32_t)0x00004000U) /*!<External clock enable */
|
|
6995 #define TIM_SMCR_ETP ((uint32_t)0x00008000U) /*!<External trigger polarity */
|
|
6996
|
|
6997 /******************* Bit definition for TIM_DIER register *******************/
|
|
6998 #define TIM_DIER_UIE ((uint32_t)0x00000001U) /*!<Update interrupt enable */
|
|
6999 #define TIM_DIER_CC1IE ((uint32_t)0x00000002U) /*!<Capture/Compare 1 interrupt enable */
|
|
7000 #define TIM_DIER_CC2IE ((uint32_t)0x00000004U) /*!<Capture/Compare 2 interrupt enable */
|
|
7001 #define TIM_DIER_CC3IE ((uint32_t)0x00000008U) /*!<Capture/Compare 3 interrupt enable */
|
|
7002 #define TIM_DIER_CC4IE ((uint32_t)0x00000010U) /*!<Capture/Compare 4 interrupt enable */
|
|
7003 #define TIM_DIER_COMIE ((uint32_t)0x00000020U) /*!<COM interrupt enable */
|
|
7004 #define TIM_DIER_TIE ((uint32_t)0x00000040U) /*!<Trigger interrupt enable */
|
|
7005 #define TIM_DIER_BIE ((uint32_t)0x00000080U) /*!<Break interrupt enable */
|
|
7006 #define TIM_DIER_UDE ((uint32_t)0x00000100U) /*!<Update DMA request enable */
|
|
7007 #define TIM_DIER_CC1DE ((uint32_t)0x00000200U) /*!<Capture/Compare 1 DMA request enable */
|
|
7008 #define TIM_DIER_CC2DE ((uint32_t)0x00000400U) /*!<Capture/Compare 2 DMA request enable */
|
|
7009 #define TIM_DIER_CC3DE ((uint32_t)0x00000800U) /*!<Capture/Compare 3 DMA request enable */
|
|
7010 #define TIM_DIER_CC4DE ((uint32_t)0x00001000U) /*!<Capture/Compare 4 DMA request enable */
|
|
7011 #define TIM_DIER_COMDE ((uint32_t)0x00002000U) /*!<COM DMA request enable */
|
|
7012 #define TIM_DIER_TDE ((uint32_t)0x00004000U) /*!<Trigger DMA request enable */
|
|
7013
|
|
7014 /******************** Bit definition for TIM_SR register ********************/
|
|
7015 #define TIM_SR_UIF ((uint32_t)0x00000001U) /*!<Update interrupt Flag */
|
|
7016 #define TIM_SR_CC1IF ((uint32_t)0x00000002U) /*!<Capture/Compare 1 interrupt Flag */
|
|
7017 #define TIM_SR_CC2IF ((uint32_t)0x00000004U) /*!<Capture/Compare 2 interrupt Flag */
|
|
7018 #define TIM_SR_CC3IF ((uint32_t)0x00000008U) /*!<Capture/Compare 3 interrupt Flag */
|
|
7019 #define TIM_SR_CC4IF ((uint32_t)0x00000010U) /*!<Capture/Compare 4 interrupt Flag */
|
|
7020 #define TIM_SR_COMIF ((uint32_t)0x00000020U) /*!<COM interrupt Flag */
|
|
7021 #define TIM_SR_TIF ((uint32_t)0x00000040U) /*!<Trigger interrupt Flag */
|
|
7022 #define TIM_SR_BIF ((uint32_t)0x00000080U) /*!<Break interrupt Flag */
|
|
7023 #define TIM_SR_B2IF ((uint32_t)0x00000100U) /*!<Break 2 interrupt Flag */
|
|
7024 #define TIM_SR_CC1OF ((uint32_t)0x00000200U) /*!<Capture/Compare 1 Overcapture Flag */
|
|
7025 #define TIM_SR_CC2OF ((uint32_t)0x00000400U) /*!<Capture/Compare 2 Overcapture Flag */
|
|
7026 #define TIM_SR_CC3OF ((uint32_t)0x00000800U) /*!<Capture/Compare 3 Overcapture Flag */
|
|
7027 #define TIM_SR_CC4OF ((uint32_t)0x00001000U) /*!<Capture/Compare 4 Overcapture Flag */
|
|
7028 #define TIM_SR_SBIF ((uint32_t)0x00002000U) /*!<System Break interrupt Flag */
|
|
7029 #define TIM_SR_CC5IF ((uint32_t)0x00010000U) /*!<Capture/Compare 5 interrupt Flag */
|
|
7030 #define TIM_SR_CC6IF ((uint32_t)0x00020000U) /*!<Capture/Compare 6 interrupt Flag */
|
|
7031
|
|
7032
|
|
7033 /******************* Bit definition for TIM_EGR register ********************/
|
|
7034 #define TIM_EGR_UG ((uint32_t)0x00000001U) /*!<Update Generation */
|
|
7035 #define TIM_EGR_CC1G ((uint32_t)0x00000002U) /*!<Capture/Compare 1 Generation */
|
|
7036 #define TIM_EGR_CC2G ((uint32_t)0x00000004U) /*!<Capture/Compare 2 Generation */
|
|
7037 #define TIM_EGR_CC3G ((uint32_t)0x00000008U) /*!<Capture/Compare 3 Generation */
|
|
7038 #define TIM_EGR_CC4G ((uint32_t)0x00000010U) /*!<Capture/Compare 4 Generation */
|
|
7039 #define TIM_EGR_COMG ((uint32_t)0x00000020U) /*!<Capture/Compare Control Update Generation */
|
|
7040 #define TIM_EGR_TG ((uint32_t)0x00000040U) /*!<Trigger Generation */
|
|
7041 #define TIM_EGR_BG ((uint32_t)0x00000080U) /*!<Break Generation */
|
|
7042 #define TIM_EGR_B2G ((uint32_t)0x00000100U) /*!<Break 2 Generation */
|
|
7043
|
|
7044
|
|
7045 /****************** Bit definition for TIM_CCMR1 register *******************/
|
|
7046 #define TIM_CCMR1_CC1S ((uint32_t)0x00000003U) /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
|
|
7047 #define TIM_CCMR1_CC1S_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
|
|
7048 #define TIM_CCMR1_CC1S_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
|
|
7049
|
|
7050 #define TIM_CCMR1_OC1FE ((uint32_t)0x00000004U) /*!<Output Compare 1 Fast enable */
|
|
7051 #define TIM_CCMR1_OC1PE ((uint32_t)0x00000008U) /*!<Output Compare 1 Preload enable */
|
|
7052
|
|
7053 #define TIM_CCMR1_OC1M ((uint32_t)0x00010070U) /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
|
|
7054 #define TIM_CCMR1_OC1M_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
|
|
7055 #define TIM_CCMR1_OC1M_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
|
|
7056 #define TIM_CCMR1_OC1M_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
|
|
7057 #define TIM_CCMR1_OC1M_3 ((uint32_t)0x00010000U) /*!<Bit 3 */
|
|
7058
|
|
7059 #define TIM_CCMR1_OC1CE ((uint32_t)0x00000080U) /*!<Output Compare 1 Clear Enable */
|
|
7060
|
|
7061 #define TIM_CCMR1_CC2S ((uint32_t)0x00000300U) /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
|
|
7062 #define TIM_CCMR1_CC2S_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
|
|
7063 #define TIM_CCMR1_CC2S_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
|
|
7064
|
|
7065 #define TIM_CCMR1_OC2FE ((uint32_t)0x00000400U) /*!<Output Compare 2 Fast enable */
|
|
7066 #define TIM_CCMR1_OC2PE ((uint32_t)0x00000800U) /*!<Output Compare 2 Preload enable */
|
|
7067
|
|
7068 #define TIM_CCMR1_OC2M ((uint32_t)0x01007000U) /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
|
|
7069 #define TIM_CCMR1_OC2M_0 ((uint32_t)0x00001000U) /*!<Bit 0 */
|
|
7070 #define TIM_CCMR1_OC2M_1 ((uint32_t)0x00002000U) /*!<Bit 1 */
|
|
7071 #define TIM_CCMR1_OC2M_2 ((uint32_t)0x00004000U) /*!<Bit 2 */
|
|
7072 #define TIM_CCMR1_OC2M_3 ((uint32_t)0x01000000U) /*!<Bit 3 */
|
|
7073
|
|
7074 #define TIM_CCMR1_OC2CE ((uint32_t)0x00008000U) /*!<Output Compare 2 Clear Enable */
|
|
7075
|
|
7076 /*----------------------------------------------------------------------------*/
|
|
7077 #define TIM_CCMR1_IC1PSC ((uint32_t)0x0000000CU) /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
|
|
7078 #define TIM_CCMR1_IC1PSC_0 ((uint32_t)0x00000004U) /*!<Bit 0 */
|
|
7079 #define TIM_CCMR1_IC1PSC_1 ((uint32_t)0x00000008U) /*!<Bit 1 */
|
|
7080
|
|
7081 #define TIM_CCMR1_IC1F ((uint32_t)0x000000F0U) /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
|
|
7082 #define TIM_CCMR1_IC1F_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
|
|
7083 #define TIM_CCMR1_IC1F_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
|
|
7084 #define TIM_CCMR1_IC1F_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
|
|
7085 #define TIM_CCMR1_IC1F_3 ((uint32_t)0x00000080U) /*!<Bit 3 */
|
|
7086
|
|
7087 #define TIM_CCMR1_IC2PSC ((uint32_t)0x00000C00U) /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
|
|
7088 #define TIM_CCMR1_IC2PSC_0 ((uint32_t)0x00000400U) /*!<Bit 0 */
|
|
7089 #define TIM_CCMR1_IC2PSC_1 ((uint32_t)0x00000800U) /*!<Bit 1 */
|
|
7090
|
|
7091 #define TIM_CCMR1_IC2F ((uint32_t)0x0000F000U) /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
|
|
7092 #define TIM_CCMR1_IC2F_0 ((uint32_t)0x00001000U) /*!<Bit 0 */
|
|
7093 #define TIM_CCMR1_IC2F_1 ((uint32_t)0x00002000U) /*!<Bit 1 */
|
|
7094 #define TIM_CCMR1_IC2F_2 ((uint32_t)0x00004000U) /*!<Bit 2 */
|
|
7095 #define TIM_CCMR1_IC2F_3 ((uint32_t)0x00008000U) /*!<Bit 3 */
|
|
7096
|
|
7097 /****************** Bit definition for TIM_CCMR2 register *******************/
|
|
7098 #define TIM_CCMR2_CC3S ((uint32_t)0x00000003U) /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
|
|
7099 #define TIM_CCMR2_CC3S_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
|
|
7100 #define TIM_CCMR2_CC3S_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
|
|
7101
|
|
7102 #define TIM_CCMR2_OC3FE ((uint32_t)0x00000004U) /*!<Output Compare 3 Fast enable */
|
|
7103 #define TIM_CCMR2_OC3PE ((uint32_t)0x00000008U) /*!<Output Compare 3 Preload enable */
|
|
7104
|
|
7105 #define TIM_CCMR2_OC3M ((uint32_t)0x00010070U) /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
|
|
7106 #define TIM_CCMR2_OC3M_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
|
|
7107 #define TIM_CCMR2_OC3M_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
|
|
7108 #define TIM_CCMR2_OC3M_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
|
|
7109 #define TIM_CCMR2_OC3M_3 ((uint32_t)0x00010000U) /*!<Bit 3 */
|
|
7110
|
|
7111 #define TIM_CCMR2_OC3CE ((uint32_t)0x00000080U) /*!<Output Compare 3 Clear Enable */
|
|
7112
|
|
7113 #define TIM_CCMR2_CC4S ((uint32_t)0x00000300U) /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
|
|
7114 #define TIM_CCMR2_CC4S_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
|
|
7115 #define TIM_CCMR2_CC4S_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
|
|
7116
|
|
7117 #define TIM_CCMR2_OC4FE ((uint32_t)0x00000400U) /*!<Output Compare 4 Fast enable */
|
|
7118 #define TIM_CCMR2_OC4PE ((uint32_t)0x00000800U) /*!<Output Compare 4 Preload enable */
|
|
7119
|
|
7120 #define TIM_CCMR2_OC4M ((uint32_t)0x01007000U) /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
|
|
7121 #define TIM_CCMR2_OC4M_0 ((uint32_t)0x00001000U) /*!<Bit 0 */
|
|
7122 #define TIM_CCMR2_OC4M_1 ((uint32_t)0x00002000U) /*!<Bit 1 */
|
|
7123 #define TIM_CCMR2_OC4M_2 ((uint32_t)0x00004000U) /*!<Bit 2 */
|
|
7124 #define TIM_CCMR2_OC4M_3 ((uint32_t)0x01000000U) /*!<Bit 3 */
|
|
7125
|
|
7126 #define TIM_CCMR2_OC4CE ((uint32_t)0x00008000U) /*!<Output Compare 4 Clear Enable */
|
|
7127
|
|
7128 /*----------------------------------------------------------------------------*/
|
|
7129 #define TIM_CCMR2_IC3PSC ((uint32_t)0x0000000CU) /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
|
|
7130 #define TIM_CCMR2_IC3PSC_0 ((uint32_t)0x00000004U) /*!<Bit 0 */
|
|
7131 #define TIM_CCMR2_IC3PSC_1 ((uint32_t)0x00000008U) /*!<Bit 1 */
|
|
7132
|
|
7133 #define TIM_CCMR2_IC3F ((uint32_t)0x000000F0U) /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
|
|
7134 #define TIM_CCMR2_IC3F_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
|
|
7135 #define TIM_CCMR2_IC3F_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
|
|
7136 #define TIM_CCMR2_IC3F_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
|
|
7137 #define TIM_CCMR2_IC3F_3 ((uint32_t)0x00000080U) /*!<Bit 3 */
|
|
7138
|
|
7139 #define TIM_CCMR2_IC4PSC ((uint32_t)0x00000C00U) /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
|
|
7140 #define TIM_CCMR2_IC4PSC_0 ((uint32_t)0x00000400U) /*!<Bit 0 */
|
|
7141 #define TIM_CCMR2_IC4PSC_1 ((uint32_t)0x00000800U) /*!<Bit 1 */
|
|
7142
|
|
7143 #define TIM_CCMR2_IC4F ((uint32_t)0x0000F000U) /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
|
|
7144 #define TIM_CCMR2_IC4F_0 ((uint32_t)0x00001000U) /*!<Bit 0 */
|
|
7145 #define TIM_CCMR2_IC4F_1 ((uint32_t)0x00002000U) /*!<Bit 1 */
|
|
7146 #define TIM_CCMR2_IC4F_2 ((uint32_t)0x00004000U) /*!<Bit 2 */
|
|
7147 #define TIM_CCMR2_IC4F_3 ((uint32_t)0x00008000U) /*!<Bit 3 */
|
|
7148
|
|
7149 /****************** Bit definition for TIM_CCMR3 register *******************/
|
|
7150 #define TIM_CCMR3_OC5FE ((uint32_t)0x00000004U) /*!<Output Compare 5 Fast enable */
|
|
7151 #define TIM_CCMR3_OC5PE ((uint32_t)0x00000008U) /*!<Output Compare 5 Preload enable */
|
|
7152
|
|
7153 #define TIM_CCMR3_OC5M ((uint32_t)0x00010070U) /*!<OC5M[3:0] bits (Output Compare 5 Mode) */
|
|
7154 #define TIM_CCMR3_OC5M_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
|
|
7155 #define TIM_CCMR3_OC5M_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
|
|
7156 #define TIM_CCMR3_OC5M_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
|
|
7157 #define TIM_CCMR3_OC5M_3 ((uint32_t)0x00010000U) /*!<Bit 3 */
|
|
7158
|
|
7159 #define TIM_CCMR3_OC5CE ((uint32_t)0x00000080U) /*!<Output Compare 5 Clear Enable */
|
|
7160
|
|
7161 #define TIM_CCMR3_OC6FE ((uint32_t)0x00000400U) /*!<Output Compare 6 Fast enable */
|
|
7162 #define TIM_CCMR3_OC6PE ((uint32_t)0x00000800U) /*!<Output Compare 6 Preload enable */
|
|
7163
|
|
7164 #define TIM_CCMR3_OC6M ((uint32_t)0x01007000U) /*!<OC6M[3:0] bits (Output Compare 6 Mode) */
|
|
7165 #define TIM_CCMR3_OC6M_0 ((uint32_t)0x00001000U) /*!<Bit 0 */
|
|
7166 #define TIM_CCMR3_OC6M_1 ((uint32_t)0x00002000U) /*!<Bit 1 */
|
|
7167 #define TIM_CCMR3_OC6M_2 ((uint32_t)0x00004000U) /*!<Bit 2 */
|
|
7168 #define TIM_CCMR3_OC6M_3 ((uint32_t)0x01000000U) /*!<Bit 3 */
|
|
7169
|
|
7170 #define TIM_CCMR3_OC6CE ((uint32_t)0x00008000U) /*!<Output Compare 6 Clear Enable */
|
|
7171
|
|
7172 /******************* Bit definition for TIM_CCER register *******************/
|
|
7173 #define TIM_CCER_CC1E ((uint32_t)0x00000001U) /*!<Capture/Compare 1 output enable */
|
|
7174 #define TIM_CCER_CC1P ((uint32_t)0x00000002U) /*!<Capture/Compare 1 output Polarity */
|
|
7175 #define TIM_CCER_CC1NE ((uint32_t)0x00000004U) /*!<Capture/Compare 1 Complementary output enable */
|
|
7176 #define TIM_CCER_CC1NP ((uint32_t)0x00000008U) /*!<Capture/Compare 1 Complementary output Polarity */
|
|
7177 #define TIM_CCER_CC2E ((uint32_t)0x00000010U) /*!<Capture/Compare 2 output enable */
|
|
7178 #define TIM_CCER_CC2P ((uint32_t)0x00000020U) /*!<Capture/Compare 2 output Polarity */
|
|
7179 #define TIM_CCER_CC2NE ((uint32_t)0x00000040U) /*!<Capture/Compare 2 Complementary output enable */
|
|
7180 #define TIM_CCER_CC2NP ((uint32_t)0x00000080U) /*!<Capture/Compare 2 Complementary output Polarity */
|
|
7181 #define TIM_CCER_CC3E ((uint32_t)0x00000100U) /*!<Capture/Compare 3 output enable */
|
|
7182 #define TIM_CCER_CC3P ((uint32_t)0x00000200U) /*!<Capture/Compare 3 output Polarity */
|
|
7183 #define TIM_CCER_CC3NE ((uint32_t)0x00000400U) /*!<Capture/Compare 3 Complementary output enable */
|
|
7184 #define TIM_CCER_CC3NP ((uint32_t)0x00000800U) /*!<Capture/Compare 3 Complementary output Polarity */
|
|
7185 #define TIM_CCER_CC4E ((uint32_t)0x00001000U) /*!<Capture/Compare 4 output enable */
|
|
7186 #define TIM_CCER_CC4P ((uint32_t)0x00002000U) /*!<Capture/Compare 4 output Polarity */
|
|
7187 #define TIM_CCER_CC4NP ((uint32_t)0x00008000U) /*!<Capture/Compare 4 Complementary output Polarity */
|
|
7188 #define TIM_CCER_CC5E ((uint32_t)0x00010000U) /*!<Capture/Compare 5 output enable */
|
|
7189 #define TIM_CCER_CC5P ((uint32_t)0x00020000U) /*!<Capture/Compare 5 output Polarity */
|
|
7190 #define TIM_CCER_CC6E ((uint32_t)0x00100000U) /*!<Capture/Compare 6 output enable */
|
|
7191 #define TIM_CCER_CC6P ((uint32_t)0x00200000U) /*!<Capture/Compare 6 output Polarity */
|
|
7192
|
|
7193 /******************* Bit definition for TIM_CNT register ********************/
|
|
7194 #define TIM_CNT_CNT ((uint32_t)0xFFFFFFFFU) /*!<Counter Value */
|
|
7195 #define TIM_CNT_UIFCPY ((uint32_t)0x80000000U) /*!<Update interrupt flag copy (if UIFREMAP=1) */
|
|
7196
|
|
7197 /******************* Bit definition for TIM_PSC register ********************/
|
|
7198 #define TIM_PSC_PSC ((uint32_t)0x0000FFFFU) /*!<Prescaler Value */
|
|
7199
|
|
7200 /******************* Bit definition for TIM_ARR register ********************/
|
|
7201 #define TIM_ARR_ARR ((uint32_t)0xFFFFFFFFU) /*!<Actual auto-reload Value */
|
|
7202
|
|
7203 /******************* Bit definition for TIM_RCR register ********************/
|
|
7204 #define TIM_RCR_REP ((uint32_t)0x0000FFFFU) /*!<Repetition Counter Value */
|
|
7205
|
|
7206 /******************* Bit definition for TIM_CCR1 register *******************/
|
|
7207 #define TIM_CCR1_CCR1 ((uint32_t)0x0000FFFFU) /*!<Capture/Compare 1 Value */
|
|
7208
|
|
7209 /******************* Bit definition for TIM_CCR2 register *******************/
|
|
7210 #define TIM_CCR2_CCR2 ((uint32_t)0x0000FFFFU) /*!<Capture/Compare 2 Value */
|
|
7211
|
|
7212 /******************* Bit definition for TIM_CCR3 register *******************/
|
|
7213 #define TIM_CCR3_CCR3 ((uint32_t)0x0000FFFFU) /*!<Capture/Compare 3 Value */
|
|
7214
|
|
7215 /******************* Bit definition for TIM_CCR4 register *******************/
|
|
7216 #define TIM_CCR4_CCR4 ((uint32_t)0x0000FFFFU) /*!<Capture/Compare 4 Value */
|
|
7217
|
|
7218 /******************* Bit definition for TIM_CCR5 register *******************/
|
|
7219 #define TIM_CCR5_CCR5 ((uint32_t)0xFFFFFFFFU) /*!<Capture/Compare 5 Value */
|
|
7220 #define TIM_CCR5_GC5C1 ((uint32_t)0x20000000U) /*!<Group Channel 5 and Channel 1 */
|
|
7221 #define TIM_CCR5_GC5C2 ((uint32_t)0x40000000U) /*!<Group Channel 5 and Channel 2 */
|
|
7222 #define TIM_CCR5_GC5C3 ((uint32_t)0x80000000U) /*!<Group Channel 5 and Channel 3 */
|
|
7223
|
|
7224 /******************* Bit definition for TIM_CCR6 register *******************/
|
|
7225 #define TIM_CCR6_CCR6 ((uint32_t)0x0000FFFFU) /*!<Capture/Compare 6 Value */
|
|
7226
|
|
7227 /******************* Bit definition for TIM_BDTR register *******************/
|
|
7228 #define TIM_BDTR_DTG ((uint32_t)0x000000FFU) /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
|
|
7229 #define TIM_BDTR_DTG_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
|
|
7230 #define TIM_BDTR_DTG_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
|
|
7231 #define TIM_BDTR_DTG_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
|
|
7232 #define TIM_BDTR_DTG_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
|
|
7233 #define TIM_BDTR_DTG_4 ((uint32_t)0x00000010U) /*!<Bit 4 */
|
|
7234 #define TIM_BDTR_DTG_5 ((uint32_t)0x00000020U) /*!<Bit 5 */
|
|
7235 #define TIM_BDTR_DTG_6 ((uint32_t)0x00000040U) /*!<Bit 6 */
|
|
7236 #define TIM_BDTR_DTG_7 ((uint32_t)0x00000080U) /*!<Bit 7 */
|
|
7237
|
|
7238 #define TIM_BDTR_LOCK ((uint32_t)0x00000300U) /*!<LOCK[1:0] bits (Lock Configuration) */
|
|
7239 #define TIM_BDTR_LOCK_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
|
|
7240 #define TIM_BDTR_LOCK_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
|
|
7241
|
|
7242 #define TIM_BDTR_OSSI ((uint32_t)0x00000400U) /*!<Off-State Selection for Idle mode */
|
|
7243 #define TIM_BDTR_OSSR ((uint32_t)0x00000800U) /*!<Off-State Selection for Run mode */
|
|
7244 #define TIM_BDTR_BKE ((uint32_t)0x00001000U) /*!<Break enable for Break 1 */
|
|
7245 #define TIM_BDTR_BKP ((uint32_t)0x00002000U) /*!<Break Polarity for Break 1 */
|
|
7246 #define TIM_BDTR_AOE ((uint32_t)0x00004000U) /*!<Automatic Output enable */
|
|
7247 #define TIM_BDTR_MOE ((uint32_t)0x00008000U) /*!<Main Output enable */
|
|
7248
|
|
7249 #define TIM_BDTR_BKF ((uint32_t)0x000F0000U) /*!<Break Filter for Break 1 */
|
|
7250 #define TIM_BDTR_BK2F ((uint32_t)0x00F00000U) /*!<Break Filter for Break 2 */
|
|
7251
|
|
7252 #define TIM_BDTR_BK2E ((uint32_t)0x01000000U) /*!<Break enable for Break 2 */
|
|
7253 #define TIM_BDTR_BK2P ((uint32_t)0x02000000U) /*!<Break Polarity for Break 2 */
|
|
7254
|
|
7255 /******************* Bit definition for TIM_DCR register ********************/
|
|
7256 #define TIM_DCR_DBA ((uint32_t)0x0000001FU) /*!<DBA[4:0] bits (DMA Base Address) */
|
|
7257 #define TIM_DCR_DBA_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
|
|
7258 #define TIM_DCR_DBA_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
|
|
7259 #define TIM_DCR_DBA_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
|
|
7260 #define TIM_DCR_DBA_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
|
|
7261 #define TIM_DCR_DBA_4 ((uint32_t)0x00000010U) /*!<Bit 4 */
|
|
7262
|
|
7263 #define TIM_DCR_DBL ((uint32_t)0x00001F00U) /*!<DBL[4:0] bits (DMA Burst Length) */
|
|
7264 #define TIM_DCR_DBL_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
|
|
7265 #define TIM_DCR_DBL_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
|
|
7266 #define TIM_DCR_DBL_2 ((uint32_t)0x00000400U) /*!<Bit 2 */
|
|
7267 #define TIM_DCR_DBL_3 ((uint32_t)0x00000800U) /*!<Bit 3 */
|
|
7268 #define TIM_DCR_DBL_4 ((uint32_t)0x00001000U) /*!<Bit 4 */
|
|
7269
|
|
7270 /******************* Bit definition for TIM_DMAR register *******************/
|
|
7271 #define TIM_DMAR_DMAB ((uint32_t)0x0000FFFFU) /*!<DMA register for burst accesses */
|
|
7272
|
|
7273 /******************* Bit definition for TIM1_OR1 register *******************/
|
|
7274 #define TIM1_OR1_ETR_ADC1_RMP ((uint32_t)0x00000003U) /*!<ETR_ADC1_RMP[1:0] bits (TIM1 ETR remap on ADC1) */
|
|
7275 #define TIM1_OR1_ETR_ADC1_RMP_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
|
|
7276 #define TIM1_OR1_ETR_ADC1_RMP_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
|
|
7277
|
|
7278 #define TIM1_OR1_TI1_RMP ((uint32_t)0x00000010U) /*!<TIM1 Input Capture 1 remap */
|
|
7279
|
|
7280 /******************* Bit definition for TIM1_OR2 register *******************/
|
|
7281 #define TIM1_OR2_BKINE ((uint32_t)0x00000001U) /*!<BRK BKIN input enable */
|
|
7282 #define TIM1_OR2_BKCMP1E ((uint32_t)0x00000002U) /*!<BRK COMP1 enable */
|
|
7283 #define TIM1_OR2_BKCMP2E ((uint32_t)0x00000004U) /*!<BRK COMP2 enable */
|
|
7284 #define TIM1_OR2_BKINP ((uint32_t)0x00000200U) /*!<BRK BKIN input polarity */
|
|
7285 #define TIM1_OR2_BKCMP1P ((uint32_t)0x00000400U) /*!<BRK COMP1 input polarity */
|
|
7286 #define TIM1_OR2_BKCMP2P ((uint32_t)0x00000800U) /*!<BRK COMP2 input polarity */
|
|
7287
|
|
7288 #define TIM1_OR2_ETRSEL ((uint32_t)0x0001C000U) /*!<ETRSEL[2:0] bits (TIM1 ETR source selection) */
|
|
7289 #define TIM1_OR2_ETRSEL_0 ((uint32_t)0x00004000U) /*!<Bit 0 */
|
|
7290 #define TIM1_OR2_ETRSEL_1 ((uint32_t)0x00008000U) /*!<Bit 1 */
|
|
7291 #define TIM1_OR2_ETRSEL_2 ((uint32_t)0x00010000U) /*!<Bit 2 */
|
|
7292
|
|
7293 /******************* Bit definition for TIM1_OR3 register *******************/
|
|
7294 #define TIM1_OR3_BK2INE ((uint32_t)0x00000001U) /*!<BRK2 BKIN2 input enable */
|
|
7295 #define TIM1_OR3_BK2CMP1E ((uint32_t)0x00000002U) /*!<BRK2 COMP1 enable */
|
|
7296 #define TIM1_OR3_BK2CMP2E ((uint32_t)0x00000004U) /*!<BRK2 COMP2 enable */
|
|
7297 #define TIM1_OR3_BK2INP ((uint32_t)0x00000200U) /*!<BRK2 BKIN2 input polarity */
|
|
7298 #define TIM1_OR3_BK2CMP1P ((uint32_t)0x00000400U) /*!<BRK2 COMP1 input polarity */
|
|
7299 #define TIM1_OR3_BK2CMP2P ((uint32_t)0x00000800U) /*!<BRK2 COMP2 input polarity */
|
|
7300
|
|
7301
|
|
7302 /******************* Bit definition for TIM2_OR1 register *******************/
|
|
7303 #define TIM2_OR1_ITR1_RMP ((uint32_t)0x00000001U) /*!<TIM2 Internal trigger 1 remap */
|
|
7304 #define TIM2_OR1_ETR1_RMP ((uint32_t)0x00000002U) /*!<TIM2 External trigger 1 remap */
|
|
7305
|
|
7306 #define TIM2_OR1_TI4_RMP ((uint32_t)0x0000000CU) /*!<TI4_RMP[1:0] bits (TIM2 Input Capture 4 remap) */
|
|
7307 #define TIM2_OR1_TI4_RMP_0 ((uint32_t)0x00000004U) /*!<Bit 0 */
|
|
7308 #define TIM2_OR1_TI4_RMP_1 ((uint32_t)0x00000008U) /*!<Bit 1 */
|
|
7309
|
|
7310 /******************* Bit definition for TIM2_OR2 register *******************/
|
|
7311 #define TIM2_OR2_ETRSEL ((uint32_t)0x0001C000U) /*!<ETRSEL[2:0] bits (TIM2 ETR source selection) */
|
|
7312 #define TIM2_OR2_ETRSEL_0 ((uint32_t)0x00004000U) /*!<Bit 0 */
|
|
7313 #define TIM2_OR2_ETRSEL_1 ((uint32_t)0x00008000U) /*!<Bit 1 */
|
|
7314 #define TIM2_OR2_ETRSEL_2 ((uint32_t)0x00010000U) /*!<Bit 2 */
|
|
7315
|
|
7316
|
|
7317 /******************* Bit definition for TIM15_OR1 register ******************/
|
|
7318 #define TIM15_OR1_TI1_RMP ((uint32_t)0x00000001U) /*!<TIM15 Input Capture 1 remap */
|
|
7319
|
|
7320 #define TIM15_OR1_ENCODER_MODE ((uint32_t)0x00000006U) /*!<ENCODER_MODE[1:0] bits (TIM15 Encoder mode) */
|
|
7321 #define TIM15_OR1_ENCODER_MODE_0 ((uint32_t)0x00000002U) /*!<Bit 0 */
|
|
7322 #define TIM15_OR1_ENCODER_MODE_1 ((uint32_t)0x00000004U) /*!<Bit 1 */
|
|
7323
|
|
7324 /******************* Bit definition for TIM15_OR2 register ******************/
|
|
7325 #define TIM15_OR2_BKINE ((uint32_t)0x00000001U) /*!<BRK BKIN input enable */
|
|
7326 #define TIM15_OR2_BKCMP1E ((uint32_t)0x00000002U) /*!<BRK COMP1 enable */
|
|
7327 #define TIM15_OR2_BKCMP2E ((uint32_t)0x00000004U) /*!<BRK COMP2 enable */
|
|
7328 #define TIM15_OR2_BKINP ((uint32_t)0x00000200U) /*!<BRK BKIN input polarity */
|
|
7329 #define TIM15_OR2_BKCMP1P ((uint32_t)0x00000400U) /*!<BRK COMP1 input polarity */
|
|
7330 #define TIM15_OR2_BKCMP2P ((uint32_t)0x00000800U) /*!<BRK COMP2 input polarity */
|
|
7331
|
|
7332 /******************* Bit definition for TIM16_OR1 register ******************/
|
|
7333 #define TIM16_OR1_TI1_RMP ((uint32_t)0x00000007U) /*!<TI1_RMP[2:0] bits (TIM16 Input Capture 1 remap) */
|
|
7334 #define TIM16_OR1_TI1_RMP_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
|
|
7335 #define TIM16_OR1_TI1_RMP_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
|
|
7336 #define TIM16_OR1_TI1_RMP_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
|
|
7337
|
|
7338 /******************* Bit definition for TIM16_OR2 register ******************/
|
|
7339 #define TIM16_OR2_BKINE ((uint32_t)0x00000001U) /*!<BRK BKIN input enable */
|
|
7340 #define TIM16_OR2_BKCMP1E ((uint32_t)0x00000002U) /*!<BRK COMP1 enable */
|
|
7341 #define TIM16_OR2_BKCMP2E ((uint32_t)0x00000004U) /*!<BRK COMP2 enable */
|
|
7342 #define TIM16_OR2_BKINP ((uint32_t)0x00000200U) /*!<BRK BKIN input polarity */
|
|
7343 #define TIM16_OR2_BKCMP1P ((uint32_t)0x00000400U) /*!<BRK COMP1 input polarity */
|
|
7344 #define TIM16_OR2_BKCMP2P ((uint32_t)0x00000800U) /*!<BRK COMP2 input polarity */
|
|
7345
|
|
7346
|
|
7347 /******************************************************************************/
|
|
7348 /* */
|
|
7349 /* Low Power Timer (LPTTIM) */
|
|
7350 /* */
|
|
7351 /******************************************************************************/
|
|
7352 /****************** Bit definition for LPTIM_ISR register *******************/
|
|
7353 #define LPTIM_ISR_CMPM ((uint32_t)0x00000001U) /*!< Compare match */
|
|
7354 #define LPTIM_ISR_ARRM ((uint32_t)0x00000002U) /*!< Autoreload match */
|
|
7355 #define LPTIM_ISR_EXTTRIG ((uint32_t)0x00000004U) /*!< External trigger edge event */
|
|
7356 #define LPTIM_ISR_CMPOK ((uint32_t)0x00000008U) /*!< Compare register update OK */
|
|
7357 #define LPTIM_ISR_ARROK ((uint32_t)0x00000010U) /*!< Autoreload register update OK */
|
|
7358 #define LPTIM_ISR_UP ((uint32_t)0x00000020U) /*!< Counter direction change down to up */
|
|
7359 #define LPTIM_ISR_DOWN ((uint32_t)0x00000040U) /*!< Counter direction change up to down */
|
|
7360
|
|
7361 /****************** Bit definition for LPTIM_ICR register *******************/
|
|
7362 #define LPTIM_ICR_CMPMCF ((uint32_t)0x00000001U) /*!< Compare match Clear Flag */
|
|
7363 #define LPTIM_ICR_ARRMCF ((uint32_t)0x00000002U) /*!< Autoreload match Clear Flag */
|
|
7364 #define LPTIM_ICR_EXTTRIGCF ((uint32_t)0x00000004U) /*!< External trigger edge event Clear Flag */
|
|
7365 #define LPTIM_ICR_CMPOKCF ((uint32_t)0x00000008U) /*!< Compare register update OK Clear Flag */
|
|
7366 #define LPTIM_ICR_ARROKCF ((uint32_t)0x00000010U) /*!< Autoreload register update OK Clear Flag */
|
|
7367 #define LPTIM_ICR_UPCF ((uint32_t)0x00000020U) /*!< Counter direction change down to up Clear Flag */
|
|
7368 #define LPTIM_ICR_DOWNCF ((uint32_t)0x00000040U) /*!< Counter direction change up to down Clear Flag */
|
|
7369
|
|
7370 /****************** Bit definition for LPTIM_IER register ********************/
|
|
7371 #define LPTIM_IER_CMPMIE ((uint32_t)0x00000001U) /*!< Compare match Interrupt Enable */
|
|
7372 #define LPTIM_IER_ARRMIE ((uint32_t)0x00000002U) /*!< Autoreload match Interrupt Enable */
|
|
7373 #define LPTIM_IER_EXTTRIGIE ((uint32_t)0x00000004U) /*!< External trigger edge event Interrupt Enable */
|
|
7374 #define LPTIM_IER_CMPOKIE ((uint32_t)0x00000008U) /*!< Compare register update OK Interrupt Enable */
|
|
7375 #define LPTIM_IER_ARROKIE ((uint32_t)0x00000010U) /*!< Autoreload register update OK Interrupt Enable */
|
|
7376 #define LPTIM_IER_UPIE ((uint32_t)0x00000020U) /*!< Counter direction change down to up Interrupt Enable */
|
|
7377 #define LPTIM_IER_DOWNIE ((uint32_t)0x00000040U) /*!< Counter direction change up to down Interrupt Enable */
|
|
7378
|
|
7379 /****************** Bit definition for LPTIM_CFGR register *******************/
|
|
7380 #define LPTIM_CFGR_CKSEL ((uint32_t)0x00000001U) /*!< Clock selector */
|
|
7381
|
|
7382 #define LPTIM_CFGR_CKPOL ((uint32_t)0x00000006U) /*!< CKPOL[1:0] bits (Clock polarity) */
|
|
7383 #define LPTIM_CFGR_CKPOL_0 ((uint32_t)0x00000002U) /*!< Bit 0 */
|
|
7384 #define LPTIM_CFGR_CKPOL_1 ((uint32_t)0x00000004U) /*!< Bit 1 */
|
|
7385
|
|
7386 #define LPTIM_CFGR_CKFLT ((uint32_t)0x00000018U) /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */
|
|
7387 #define LPTIM_CFGR_CKFLT_0 ((uint32_t)0x00000008U) /*!< Bit 0 */
|
|
7388 #define LPTIM_CFGR_CKFLT_1 ((uint32_t)0x00000010U) /*!< Bit 1 */
|
|
7389
|
|
7390 #define LPTIM_CFGR_TRGFLT ((uint32_t)0x000000C0U) /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */
|
|
7391 #define LPTIM_CFGR_TRGFLT_0 ((uint32_t)0x00000040U) /*!< Bit 0 */
|
|
7392 #define LPTIM_CFGR_TRGFLT_1 ((uint32_t)0x00000080U) /*!< Bit 1 */
|
|
7393
|
|
7394 #define LPTIM_CFGR_PRESC ((uint32_t)0x00000E00U) /*!< PRESC[2:0] bits (Clock prescaler) */
|
|
7395 #define LPTIM_CFGR_PRESC_0 ((uint32_t)0x00000200U) /*!< Bit 0 */
|
|
7396 #define LPTIM_CFGR_PRESC_1 ((uint32_t)0x00000400U) /*!< Bit 1 */
|
|
7397 #define LPTIM_CFGR_PRESC_2 ((uint32_t)0x00000800U) /*!< Bit 2 */
|
|
7398
|
|
7399 #define LPTIM_CFGR_TRIGSEL ((uint32_t)0x0000E000U) /*!< TRIGSEL[2:0]] bits (Trigger selector) */
|
|
7400 #define LPTIM_CFGR_TRIGSEL_0 ((uint32_t)0x00002000U) /*!< Bit 0 */
|
|
7401 #define LPTIM_CFGR_TRIGSEL_1 ((uint32_t)0x00004000U) /*!< Bit 1 */
|
|
7402 #define LPTIM_CFGR_TRIGSEL_2 ((uint32_t)0x00008000U) /*!< Bit 2 */
|
|
7403
|
|
7404 #define LPTIM_CFGR_TRIGEN ((uint32_t)0x00060000U) /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */
|
|
7405 #define LPTIM_CFGR_TRIGEN_0 ((uint32_t)0x00020000U) /*!< Bit 0 */
|
|
7406 #define LPTIM_CFGR_TRIGEN_1 ((uint32_t)0x00040000U) /*!< Bit 1 */
|
|
7407
|
|
7408 #define LPTIM_CFGR_TIMOUT ((uint32_t)0x00080000U) /*!< Timout enable */
|
|
7409 #define LPTIM_CFGR_WAVE ((uint32_t)0x00100000U) /*!< Waveform shape */
|
|
7410 #define LPTIM_CFGR_WAVPOL ((uint32_t)0x00200000U) /*!< Waveform shape polarity */
|
|
7411 #define LPTIM_CFGR_PRELOAD ((uint32_t)0x00400000U) /*!< Reg update mode */
|
|
7412 #define LPTIM_CFGR_COUNTMODE ((uint32_t)0x00800000U) /*!< Counter mode enable */
|
|
7413 #define LPTIM_CFGR_ENC ((uint32_t)0x01000000U) /*!< Encoder mode enable */
|
|
7414
|
|
7415 /****************** Bit definition for LPTIM_CR register ********************/
|
|
7416 #define LPTIM_CR_ENABLE ((uint32_t)0x00000001U) /*!< LPTIMer enable */
|
|
7417 #define LPTIM_CR_SNGSTRT ((uint32_t)0x00000002U) /*!< Timer start in single mode */
|
|
7418 #define LPTIM_CR_CNTSTRT ((uint32_t)0x00000004U) /*!< Timer start in continuous mode */
|
|
7419
|
|
7420 /****************** Bit definition for LPTIM_CMP register *******************/
|
|
7421 #define LPTIM_CMP_CMP ((uint32_t)0x0000FFFFU) /*!< Compare register */
|
|
7422
|
|
7423 /****************** Bit definition for LPTIM_ARR register *******************/
|
|
7424 #define LPTIM_ARR_ARR ((uint32_t)0x0000FFFFU) /*!< Auto reload register */
|
|
7425
|
|
7426 /****************** Bit definition for LPTIM_CNT register *******************/
|
|
7427 #define LPTIM_CNT_CNT ((uint32_t)0x0000FFFFU) /*!< Counter register */
|
|
7428
|
|
7429 /****************** Bit definition for LPTIM_OR register *******************/
|
|
7430 #define LPTIM_OR_OR ((uint32_t)0x00000003U) /*!< LPTIMER[1:0] bits (Remap selection) */
|
|
7431 #define LPTIM_OR_OR_0 ((uint32_t)0x00000001U) /*!< Bit 0 */
|
|
7432 #define LPTIM_OR_OR_1 ((uint32_t)0x00000002U) /*!< Bit 1 */
|
|
7433
|
|
7434 /******************************************************************************/
|
|
7435 /* */
|
|
7436 /* Analog Comparators (COMP) */
|
|
7437 /* */
|
|
7438 /******************************************************************************/
|
|
7439 /********************** Bit definition for COMPx_CSR register ***************/
|
|
7440 #define COMP_CSR_EN ((uint32_t)0x00000001U) /*!< COMPx enable */
|
|
7441
|
|
7442 #define COMP_CSR_PWRMODE ((uint32_t)0x0000000CU) /*!< COMPx power mode */
|
|
7443 #define COMP_CSR_PWRMODE_0 ((uint32_t)0x00000004U) /*!< COMPx power mode bit 0 */
|
|
7444 #define COMP_CSR_PWRMODE_1 ((uint32_t)0x00000008U) /*!< COMPx power mode bit 1 */
|
|
7445
|
|
7446 #define COMP_CSR_INMSEL ((uint32_t)0x00000070U) /*!< COMPx inverting input (minus) selection */
|
|
7447 #define COMP_CSR_INMSEL_0 ((uint32_t)0x00000010U) /*!< COMPx inverting input (minus) selection bit 0 */
|
|
7448 #define COMP_CSR_INMSEL_1 ((uint32_t)0x00000020U) /*!< COMPx inverting input (minus) selection bit 1 */
|
|
7449 #define COMP_CSR_INMSEL_2 ((uint32_t)0x00000040U) /*!< COMPx inverting input (minus) selection bit 2 */
|
|
7450
|
|
7451 #define COMP_CSR_INPSEL ((uint32_t)0x00000180U) /*!< COMPx non inverting input (plus) selection */
|
|
7452 #define COMP_CSR_INPSEL_0 ((uint32_t)0x00000080U) /*!< COMPx non inverting input (plus) selection bit 0*/
|
|
7453 #define COMP_CSR_INPSEL_1 ((uint32_t)0x00000100U) /*!< COMPx non inverting input (plus) selection bit 1*/
|
|
7454
|
|
7455 #define COMP_CSR_WINMODE ((uint32_t)0x00000200U) /*!< COMPx window mode. Bit intended to be used with COMP common instance (COMP_Common_TypeDef) */
|
|
7456 #define COMP_CSR_POLARITY ((uint32_t)0x00008000U) /*!< COMPx output polarity */
|
|
7457
|
|
7458 #define COMP_CSR_HYST ((uint32_t)0x00030000U) /*!< COMPx hysteresis */
|
|
7459 #define COMP_CSR_HYST_0 ((uint32_t)0x00010000U) /*!< COMPx hysteresis bit 0 */
|
|
7460 #define COMP_CSR_HYST_1 ((uint32_t)0x00020000U) /*!< COMPx hysteresis bit 1 */
|
|
7461
|
|
7462 #define COMP_CSR_BLANKING ((uint32_t)0x001C0000U) /*!< COMPx blanking source */
|
|
7463 #define COMP_CSR_BLANKING_0 ((uint32_t)0x00040000U) /*!< COMPx blanking source bit 0 */
|
|
7464 #define COMP_CSR_BLANKING_1 ((uint32_t)0x00080000U) /*!< COMPx blanking source bit 1 */
|
|
7465 #define COMP_CSR_BLANKING_2 ((uint32_t)0x00100000U) /*!< COMPx blanking source bit 2 */
|
|
7466
|
|
7467 #define COMP_CSR_BRGEN ((uint32_t)0x00400000U) /*!< COMPx voltage scaler enable */
|
|
7468 #define COMP_CSR_SCALEN ((uint32_t)0x00800000U) /*!< COMPx scaler bridge enable */
|
|
7469
|
|
7470 #define COMP_CSR_INMESEL ((uint32_t)0x06000000U) /*!< COMPx inverting input (minus) extended selection */
|
|
7471 #define COMP_CSR_INMESEL_0 ((uint32_t)0x02000000U) /*!< COMPx inverting input (minus) extended selection bit 0*/
|
|
7472 #define COMP_CSR_INMESEL_1 ((uint32_t)0x04000000U) /*!< COMPx inverting input (minus) extended selection bit 1*/
|
|
7473
|
|
7474 #define COMP_CSR_VALUE ((uint32_t)0x40000000U) /*!< COMPx value */
|
|
7475 #define COMP_CSR_LOCK ((uint32_t)0x80000000U) /*!< COMPx lock */
|
|
7476
|
|
7477 /******************************************************************************/
|
|
7478 /* */
|
|
7479 /* Operational Amplifier (OPAMP) */
|
|
7480 /* */
|
|
7481 /******************************************************************************/
|
|
7482 /********************* Bit definition for OPAMPx_CSR register ***************/
|
|
7483 #define OPAMP_CSR_OPAMPxEN ((uint32_t)0x00000001U) /*!< OPAMP enable */
|
|
7484 #define OPAMP_CSR_OPALPM ((uint32_t)0x00000002U) /*!< Operational amplifier Low Power Mode */
|
|
7485
|
|
7486 #define OPAMP_CSR_OPAMODE ((uint32_t)0x0000000CU) /*!< Operational amplifier PGA mode */
|
|
7487 #define OPAMP_CSR_OPAMODE_0 ((uint32_t)0x00000004U) /*!< Bit 0 */
|
|
7488 #define OPAMP_CSR_OPAMODE_1 ((uint32_t)0x00000008U) /*!< Bit 1 */
|
|
7489
|
|
7490 #define OPAMP_CSR_PGGAIN ((uint32_t)0x00000030U) /*!< Operational amplifier Programmable amplifier gain value */
|
|
7491 #define OPAMP_CSR_PGGAIN_0 ((uint32_t)0x00000010U) /*!< Bit 0 */
|
|
7492 #define OPAMP_CSR_PGGAIN_1 ((uint32_t)0x00000020U) /*!< Bit 1 */
|
|
7493
|
|
7494 #define OPAMP_CSR_VMSEL ((uint32_t)0x00000300U) /*!< Inverting input selection */
|
|
7495 #define OPAMP_CSR_VMSEL_0 ((uint32_t)0x00000100U) /*!< Bit 0 */
|
|
7496 #define OPAMP_CSR_VMSEL_1 ((uint32_t)0x00000200U) /*!< Bit 1 */
|
|
7497
|
|
7498 #define OPAMP_CSR_VPSEL ((uint32_t)0x00000400U) /*!< Non inverted input selection */
|
|
7499 #define OPAMP_CSR_CALON ((uint32_t)0x00001000U) /*!< Calibration mode enable */
|
|
7500 #define OPAMP_CSR_CALSEL ((uint32_t)0x00002000U) /*!< Calibration selection */
|
|
7501 #define OPAMP_CSR_USERTRIM ((uint32_t)0x00004000U) /*!< User trimming enable */
|
|
7502 #define OPAMP_CSR_CALOUT ((uint32_t)0x00008000U) /*!< Operational amplifier1 calibration output */
|
|
7503
|
|
7504 /********************* Bit definition for OPAMP1_CSR register ***************/
|
|
7505 #define OPAMP1_CSR_OPAEN ((uint32_t)0x00000001U) /*!< Operational amplifier1 Enable */
|
|
7506 #define OPAMP1_CSR_OPALPM ((uint32_t)0x00000002U) /*!< Operational amplifier1 Low Power Mode */
|
|
7507
|
|
7508 #define OPAMP1_CSR_OPAMODE ((uint32_t)0x0000000CU) /*!< Operational amplifier1 PGA mode */
|
|
7509 #define OPAMP1_CSR_OPAMODE_0 ((uint32_t)0x00000004U) /*!< Bit 0 */
|
|
7510 #define OPAMP1_CSR_OPAMODE_1 ((uint32_t)0x00000008U) /*!< Bit 1 */
|
|
7511
|
|
7512 #define OPAMP1_CSR_PGAGAIN ((uint32_t)0x00000030U) /*!< Operational amplifier1 Programmable amplifier gain value */
|
|
7513 #define OPAMP1_CSR_PGAGAIN_0 ((uint32_t)0x00000010U) /*!< Bit 0 */
|
|
7514 #define OPAMP1_CSR_PGAGAIN_1 ((uint32_t)0x00000020U) /*!< Bit 1 */
|
|
7515
|
|
7516 #define OPAMP1_CSR_VMSEL ((uint32_t)0x00000300U) /*!< Inverting input selection */
|
|
7517 #define OPAMP1_CSR_VMSEL_0 ((uint32_t)0x00000100U) /*!< Bit 0 */
|
|
7518 #define OPAMP1_CSR_VMSEL_1 ((uint32_t)0x00000200U) /*!< Bit 1 */
|
|
7519
|
|
7520 #define OPAMP1_CSR_VPSEL ((uint32_t)0x00000400U) /*!< Non inverted input selection */
|
|
7521 #define OPAMP1_CSR_CALON ((uint32_t)0x00001000U) /*!< Calibration mode enable */
|
|
7522 #define OPAMP1_CSR_CALSEL ((uint32_t)0x00002000U) /*!< Calibration selection */
|
|
7523 #define OPAMP1_CSR_USERTRIM ((uint32_t)0x00004000U) /*!< User trimming enable */
|
|
7524 #define OPAMP1_CSR_CALOUT ((uint32_t)0x00008000U) /*!< Operational amplifier1 calibration output */
|
|
7525 #define OPAMP1_CSR_OPARANGE ((uint32_t)0x80000000U) /*!< Operational amplifiers power supply range for stability */
|
|
7526
|
|
7527 /******************* Bit definition for OPAMP_OTR register ******************/
|
|
7528 #define OPAMP_OTR_TRIMOFFSETN ((uint32_t)0x0000001FU) /*!< Trim for NMOS differential pairs */
|
|
7529 #define OPAMP_OTR_TRIMOFFSETP ((uint32_t)0x00001F00U) /*!< Trim for PMOS differential pairs */
|
|
7530
|
|
7531 /******************* Bit definition for OPAMP1_OTR register ******************/
|
|
7532 #define OPAMP1_OTR_TRIMOFFSETN ((uint32_t)0x0000001FU) /*!< Trim for NMOS differential pairs */
|
|
7533 #define OPAMP1_OTR_TRIMOFFSETP ((uint32_t)0x00001F00U) /*!< Trim for PMOS differential pairs */
|
|
7534
|
|
7535 /******************* Bit definition for OPAMP_LPOTR register ****************/
|
|
7536 #define OPAMP_LPOTR_TRIMLPOFFSETN ((uint32_t)0x0000001FU) /*!< Trim for NMOS differential pairs */
|
|
7537 #define OPAMP_LPOTR_TRIMLPOFFSETP ((uint32_t)0x00001F00U) /*!< Trim for PMOS differential pairs */
|
|
7538
|
|
7539 /******************* Bit definition for OPAMP1_LPOTR register ****************/
|
|
7540 #define OPAMP1_LPOTR_TRIMLPOFFSETN ((uint32_t)0x0000001FU) /*!< Trim for NMOS differential pairs */
|
|
7541 #define OPAMP1_LPOTR_TRIMLPOFFSETP ((uint32_t)0x00001F00U) /*!< Trim for PMOS differential pairs */
|
|
7542
|
|
7543 /******************************************************************************/
|
|
7544 /* */
|
|
7545 /* Touch Sensing Controller (TSC) */
|
|
7546 /* */
|
|
7547 /******************************************************************************/
|
|
7548 /******************* Bit definition for TSC_CR register *********************/
|
|
7549 #define TSC_CR_TSCE ((uint32_t)0x00000001U) /*!<Touch sensing controller enable */
|
|
7550 #define TSC_CR_START ((uint32_t)0x00000002U) /*!<Start acquisition */
|
|
7551 #define TSC_CR_AM ((uint32_t)0x00000004U) /*!<Acquisition mode */
|
|
7552 #define TSC_CR_SYNCPOL ((uint32_t)0x00000008U) /*!<Synchronization pin polarity */
|
|
7553 #define TSC_CR_IODEF ((uint32_t)0x00000010U) /*!<IO default mode */
|
|
7554
|
|
7555 #define TSC_CR_MCV ((uint32_t)0x000000E0U) /*!<MCV[2:0] bits (Max Count Value) */
|
|
7556 #define TSC_CR_MCV_0 ((uint32_t)0x00000020U) /*!<Bit 0 */
|
|
7557 #define TSC_CR_MCV_1 ((uint32_t)0x00000040U) /*!<Bit 1 */
|
|
7558 #define TSC_CR_MCV_2 ((uint32_t)0x00000080U) /*!<Bit 2 */
|
|
7559
|
|
7560 #define TSC_CR_PGPSC ((uint32_t)0x00007000U) /*!<PGPSC[2:0] bits (Pulse Generator Prescaler) */
|
|
7561 #define TSC_CR_PGPSC_0 ((uint32_t)0x00001000U) /*!<Bit 0 */
|
|
7562 #define TSC_CR_PGPSC_1 ((uint32_t)0x00002000U) /*!<Bit 1 */
|
|
7563 #define TSC_CR_PGPSC_2 ((uint32_t)0x00004000U) /*!<Bit 2 */
|
|
7564
|
|
7565 #define TSC_CR_SSPSC ((uint32_t)0x00008000U) /*!<Spread Spectrum Prescaler */
|
|
7566 #define TSC_CR_SSE ((uint32_t)0x00010000U) /*!<Spread Spectrum Enable */
|
|
7567
|
|
7568 #define TSC_CR_SSD ((uint32_t)0x00FE0000U) /*!<SSD[6:0] bits (Spread Spectrum Deviation) */
|
|
7569 #define TSC_CR_SSD_0 ((uint32_t)0x00020000U) /*!<Bit 0 */
|
|
7570 #define TSC_CR_SSD_1 ((uint32_t)0x00040000U) /*!<Bit 1 */
|
|
7571 #define TSC_CR_SSD_2 ((uint32_t)0x00080000U) /*!<Bit 2 */
|
|
7572 #define TSC_CR_SSD_3 ((uint32_t)0x00100000U) /*!<Bit 3 */
|
|
7573 #define TSC_CR_SSD_4 ((uint32_t)0x00200000U) /*!<Bit 4 */
|
|
7574 #define TSC_CR_SSD_5 ((uint32_t)0x00400000U) /*!<Bit 5 */
|
|
7575 #define TSC_CR_SSD_6 ((uint32_t)0x00800000U) /*!<Bit 6 */
|
|
7576
|
|
7577 #define TSC_CR_CTPL ((uint32_t)0x0F000000U) /*!<CTPL[3:0] bits (Charge Transfer pulse low) */
|
|
7578 #define TSC_CR_CTPL_0 ((uint32_t)0x01000000U) /*!<Bit 0 */
|
|
7579 #define TSC_CR_CTPL_1 ((uint32_t)0x02000000U) /*!<Bit 1 */
|
|
7580 #define TSC_CR_CTPL_2 ((uint32_t)0x04000000U) /*!<Bit 2 */
|
|
7581 #define TSC_CR_CTPL_3 ((uint32_t)0x08000000U) /*!<Bit 3 */
|
|
7582
|
|
7583 #define TSC_CR_CTPH ((uint32_t)0xF0000000U) /*!<CTPH[3:0] bits (Charge Transfer pulse high) */
|
|
7584 #define TSC_CR_CTPH_0 ((uint32_t)0x10000000U) /*!<Bit 0 */
|
|
7585 #define TSC_CR_CTPH_1 ((uint32_t)0x20000000U) /*!<Bit 1 */
|
|
7586 #define TSC_CR_CTPH_2 ((uint32_t)0x40000000U) /*!<Bit 2 */
|
|
7587 #define TSC_CR_CTPH_3 ((uint32_t)0x80000000U) /*!<Bit 3 */
|
|
7588
|
|
7589 /******************* Bit definition for TSC_IER register ********************/
|
|
7590 #define TSC_IER_EOAIE ((uint32_t)0x00000001U) /*!<End of acquisition interrupt enable */
|
|
7591 #define TSC_IER_MCEIE ((uint32_t)0x00000002U) /*!<Max count error interrupt enable */
|
|
7592
|
|
7593 /******************* Bit definition for TSC_ICR register ********************/
|
|
7594 #define TSC_ICR_EOAIC ((uint32_t)0x00000001U) /*!<End of acquisition interrupt clear */
|
|
7595 #define TSC_ICR_MCEIC ((uint32_t)0x00000002U) /*!<Max count error interrupt clear */
|
|
7596
|
|
7597 /******************* Bit definition for TSC_ISR register ********************/
|
|
7598 #define TSC_ISR_EOAF ((uint32_t)0x00000001U) /*!<End of acquisition flag */
|
|
7599 #define TSC_ISR_MCEF ((uint32_t)0x00000002U) /*!<Max count error flag */
|
|
7600
|
|
7601 /******************* Bit definition for TSC_IOHCR register ******************/
|
|
7602 #define TSC_IOHCR_G1_IO1 ((uint32_t)0x00000001U) /*!<GROUP1_IO1 schmitt trigger hysteresis mode */
|
|
7603 #define TSC_IOHCR_G1_IO2 ((uint32_t)0x00000002U) /*!<GROUP1_IO2 schmitt trigger hysteresis mode */
|
|
7604 #define TSC_IOHCR_G1_IO3 ((uint32_t)0x00000004U) /*!<GROUP1_IO3 schmitt trigger hysteresis mode */
|
|
7605 #define TSC_IOHCR_G1_IO4 ((uint32_t)0x00000008U) /*!<GROUP1_IO4 schmitt trigger hysteresis mode */
|
|
7606 #define TSC_IOHCR_G2_IO1 ((uint32_t)0x00000010U) /*!<GROUP2_IO1 schmitt trigger hysteresis mode */
|
|
7607 #define TSC_IOHCR_G2_IO2 ((uint32_t)0x00000020U) /*!<GROUP2_IO2 schmitt trigger hysteresis mode */
|
|
7608 #define TSC_IOHCR_G2_IO3 ((uint32_t)0x00000040U) /*!<GROUP2_IO3 schmitt trigger hysteresis mode */
|
|
7609 #define TSC_IOHCR_G2_IO4 ((uint32_t)0x00000080U) /*!<GROUP2_IO4 schmitt trigger hysteresis mode */
|
|
7610 #define TSC_IOHCR_G3_IO1 ((uint32_t)0x00000100U) /*!<GROUP3_IO1 schmitt trigger hysteresis mode */
|
|
7611 #define TSC_IOHCR_G3_IO2 ((uint32_t)0x00000200U) /*!<GROUP3_IO2 schmitt trigger hysteresis mode */
|
|
7612 #define TSC_IOHCR_G3_IO3 ((uint32_t)0x00000400U) /*!<GROUP3_IO3 schmitt trigger hysteresis mode */
|
|
7613 #define TSC_IOHCR_G3_IO4 ((uint32_t)0x00000800U) /*!<GROUP3_IO4 schmitt trigger hysteresis mode */
|
|
7614 #define TSC_IOHCR_G4_IO1 ((uint32_t)0x00001000U) /*!<GROUP4_IO1 schmitt trigger hysteresis mode */
|
|
7615 #define TSC_IOHCR_G4_IO2 ((uint32_t)0x00002000U) /*!<GROUP4_IO2 schmitt trigger hysteresis mode */
|
|
7616 #define TSC_IOHCR_G4_IO3 ((uint32_t)0x00004000U) /*!<GROUP4_IO3 schmitt trigger hysteresis mode */
|
|
7617 #define TSC_IOHCR_G4_IO4 ((uint32_t)0x00008000U) /*!<GROUP4_IO4 schmitt trigger hysteresis mode */
|
|
7618 #define TSC_IOHCR_G5_IO1 ((uint32_t)0x00010000U) /*!<GROUP5_IO1 schmitt trigger hysteresis mode */
|
|
7619 #define TSC_IOHCR_G5_IO2 ((uint32_t)0x00020000U) /*!<GROUP5_IO2 schmitt trigger hysteresis mode */
|
|
7620 #define TSC_IOHCR_G5_IO3 ((uint32_t)0x00040000U) /*!<GROUP5_IO3 schmitt trigger hysteresis mode */
|
|
7621 #define TSC_IOHCR_G5_IO4 ((uint32_t)0x00080000U) /*!<GROUP5_IO4 schmitt trigger hysteresis mode */
|
|
7622 #define TSC_IOHCR_G6_IO1 ((uint32_t)0x00100000U) /*!<GROUP6_IO1 schmitt trigger hysteresis mode */
|
|
7623 #define TSC_IOHCR_G6_IO2 ((uint32_t)0x00200000U) /*!<GROUP6_IO2 schmitt trigger hysteresis mode */
|
|
7624 #define TSC_IOHCR_G6_IO3 ((uint32_t)0x00400000U) /*!<GROUP6_IO3 schmitt trigger hysteresis mode */
|
|
7625 #define TSC_IOHCR_G6_IO4 ((uint32_t)0x00800000U) /*!<GROUP6_IO4 schmitt trigger hysteresis mode */
|
|
7626 #define TSC_IOHCR_G7_IO1 ((uint32_t)0x01000000U) /*!<GROUP7_IO1 schmitt trigger hysteresis mode */
|
|
7627 #define TSC_IOHCR_G7_IO2 ((uint32_t)0x02000000U) /*!<GROUP7_IO2 schmitt trigger hysteresis mode */
|
|
7628 #define TSC_IOHCR_G7_IO3 ((uint32_t)0x04000000U) /*!<GROUP7_IO3 schmitt trigger hysteresis mode */
|
|
7629 #define TSC_IOHCR_G7_IO4 ((uint32_t)0x08000000U) /*!<GROUP7_IO4 schmitt trigger hysteresis mode */
|
|
7630
|
|
7631 /******************* Bit definition for TSC_IOASCR register *****************/
|
|
7632 #define TSC_IOASCR_G1_IO1 ((uint32_t)0x00000001U) /*!<GROUP1_IO1 analog switch enable */
|
|
7633 #define TSC_IOASCR_G1_IO2 ((uint32_t)0x00000002U) /*!<GROUP1_IO2 analog switch enable */
|
|
7634 #define TSC_IOASCR_G1_IO3 ((uint32_t)0x00000004U) /*!<GROUP1_IO3 analog switch enable */
|
|
7635 #define TSC_IOASCR_G1_IO4 ((uint32_t)0x00000008U) /*!<GROUP1_IO4 analog switch enable */
|
|
7636 #define TSC_IOASCR_G2_IO1 ((uint32_t)0x00000010U) /*!<GROUP2_IO1 analog switch enable */
|
|
7637 #define TSC_IOASCR_G2_IO2 ((uint32_t)0x00000020U) /*!<GROUP2_IO2 analog switch enable */
|
|
7638 #define TSC_IOASCR_G2_IO3 ((uint32_t)0x00000040U) /*!<GROUP2_IO3 analog switch enable */
|
|
7639 #define TSC_IOASCR_G2_IO4 ((uint32_t)0x00000080U) /*!<GROUP2_IO4 analog switch enable */
|
|
7640 #define TSC_IOASCR_G3_IO1 ((uint32_t)0x00000100U) /*!<GROUP3_IO1 analog switch enable */
|
|
7641 #define TSC_IOASCR_G3_IO2 ((uint32_t)0x00000200U) /*!<GROUP3_IO2 analog switch enable */
|
|
7642 #define TSC_IOASCR_G3_IO3 ((uint32_t)0x00000400U) /*!<GROUP3_IO3 analog switch enable */
|
|
7643 #define TSC_IOASCR_G3_IO4 ((uint32_t)0x00000800U) /*!<GROUP3_IO4 analog switch enable */
|
|
7644 #define TSC_IOASCR_G4_IO1 ((uint32_t)0x00001000U) /*!<GROUP4_IO1 analog switch enable */
|
|
7645 #define TSC_IOASCR_G4_IO2 ((uint32_t)0x00002000U) /*!<GROUP4_IO2 analog switch enable */
|
|
7646 #define TSC_IOASCR_G4_IO3 ((uint32_t)0x00004000U) /*!<GROUP4_IO3 analog switch enable */
|
|
7647 #define TSC_IOASCR_G4_IO4 ((uint32_t)0x00008000U) /*!<GROUP4_IO4 analog switch enable */
|
|
7648 #define TSC_IOASCR_G5_IO1 ((uint32_t)0x00010000U) /*!<GROUP5_IO1 analog switch enable */
|
|
7649 #define TSC_IOASCR_G5_IO2 ((uint32_t)0x00020000U) /*!<GROUP5_IO2 analog switch enable */
|
|
7650 #define TSC_IOASCR_G5_IO3 ((uint32_t)0x00040000U) /*!<GROUP5_IO3 analog switch enable */
|
|
7651 #define TSC_IOASCR_G5_IO4 ((uint32_t)0x00080000U) /*!<GROUP5_IO4 analog switch enable */
|
|
7652 #define TSC_IOASCR_G6_IO1 ((uint32_t)0x00100000U) /*!<GROUP6_IO1 analog switch enable */
|
|
7653 #define TSC_IOASCR_G6_IO2 ((uint32_t)0x00200000U) /*!<GROUP6_IO2 analog switch enable */
|
|
7654 #define TSC_IOASCR_G6_IO3 ((uint32_t)0x00400000U) /*!<GROUP6_IO3 analog switch enable */
|
|
7655 #define TSC_IOASCR_G6_IO4 ((uint32_t)0x00800000U) /*!<GROUP6_IO4 analog switch enable */
|
|
7656 #define TSC_IOASCR_G7_IO1 ((uint32_t)0x01000000U) /*!<GROUP7_IO1 analog switch enable */
|
|
7657 #define TSC_IOASCR_G7_IO2 ((uint32_t)0x02000000U) /*!<GROUP7_IO2 analog switch enable */
|
|
7658 #define TSC_IOASCR_G7_IO3 ((uint32_t)0x04000000U) /*!<GROUP7_IO3 analog switch enable */
|
|
7659 #define TSC_IOASCR_G7_IO4 ((uint32_t)0x08000000U) /*!<GROUP7_IO4 analog switch enable */
|
|
7660
|
|
7661 /******************* Bit definition for TSC_IOSCR register ******************/
|
|
7662 #define TSC_IOSCR_G1_IO1 ((uint32_t)0x00000001U) /*!<GROUP1_IO1 sampling mode */
|
|
7663 #define TSC_IOSCR_G1_IO2 ((uint32_t)0x00000002U) /*!<GROUP1_IO2 sampling mode */
|
|
7664 #define TSC_IOSCR_G1_IO3 ((uint32_t)0x00000004U) /*!<GROUP1_IO3 sampling mode */
|
|
7665 #define TSC_IOSCR_G1_IO4 ((uint32_t)0x00000008U) /*!<GROUP1_IO4 sampling mode */
|
|
7666 #define TSC_IOSCR_G2_IO1 ((uint32_t)0x00000010U) /*!<GROUP2_IO1 sampling mode */
|
|
7667 #define TSC_IOSCR_G2_IO2 ((uint32_t)0x00000020U) /*!<GROUP2_IO2 sampling mode */
|
|
7668 #define TSC_IOSCR_G2_IO3 ((uint32_t)0x00000040U) /*!<GROUP2_IO3 sampling mode */
|
|
7669 #define TSC_IOSCR_G2_IO4 ((uint32_t)0x00000080U) /*!<GROUP2_IO4 sampling mode */
|
|
7670 #define TSC_IOSCR_G3_IO1 ((uint32_t)0x00000100U) /*!<GROUP3_IO1 sampling mode */
|
|
7671 #define TSC_IOSCR_G3_IO2 ((uint32_t)0x00000200U) /*!<GROUP3_IO2 sampling mode */
|
|
7672 #define TSC_IOSCR_G3_IO3 ((uint32_t)0x00000400U) /*!<GROUP3_IO3 sampling mode */
|
|
7673 #define TSC_IOSCR_G3_IO4 ((uint32_t)0x00000800U) /*!<GROUP3_IO4 sampling mode */
|
|
7674 #define TSC_IOSCR_G4_IO1 ((uint32_t)0x00001000U) /*!<GROUP4_IO1 sampling mode */
|
|
7675 #define TSC_IOSCR_G4_IO2 ((uint32_t)0x00002000U) /*!<GROUP4_IO2 sampling mode */
|
|
7676 #define TSC_IOSCR_G4_IO3 ((uint32_t)0x00004000U) /*!<GROUP4_IO3 sampling mode */
|
|
7677 #define TSC_IOSCR_G4_IO4 ((uint32_t)0x00008000U) /*!<GROUP4_IO4 sampling mode */
|
|
7678 #define TSC_IOSCR_G5_IO1 ((uint32_t)0x00010000U) /*!<GROUP5_IO1 sampling mode */
|
|
7679 #define TSC_IOSCR_G5_IO2 ((uint32_t)0x00020000U) /*!<GROUP5_IO2 sampling mode */
|
|
7680 #define TSC_IOSCR_G5_IO3 ((uint32_t)0x00040000U) /*!<GROUP5_IO3 sampling mode */
|
|
7681 #define TSC_IOSCR_G5_IO4 ((uint32_t)0x00080000U) /*!<GROUP5_IO4 sampling mode */
|
|
7682 #define TSC_IOSCR_G6_IO1 ((uint32_t)0x00100000U) /*!<GROUP6_IO1 sampling mode */
|
|
7683 #define TSC_IOSCR_G6_IO2 ((uint32_t)0x00200000U) /*!<GROUP6_IO2 sampling mode */
|
|
7684 #define TSC_IOSCR_G6_IO3 ((uint32_t)0x00400000U) /*!<GROUP6_IO3 sampling mode */
|
|
7685 #define TSC_IOSCR_G6_IO4 ((uint32_t)0x00800000U) /*!<GROUP6_IO4 sampling mode */
|
|
7686 #define TSC_IOSCR_G7_IO1 ((uint32_t)0x01000000U) /*!<GROUP7_IO1 sampling mode */
|
|
7687 #define TSC_IOSCR_G7_IO2 ((uint32_t)0x02000000U) /*!<GROUP7_IO2 sampling mode */
|
|
7688 #define TSC_IOSCR_G7_IO3 ((uint32_t)0x04000000U) /*!<GROUP7_IO3 sampling mode */
|
|
7689 #define TSC_IOSCR_G7_IO4 ((uint32_t)0x08000000U) /*!<GROUP7_IO4 sampling mode */
|
|
7690
|
|
7691 /******************* Bit definition for TSC_IOCCR register ******************/
|
|
7692 #define TSC_IOCCR_G1_IO1 ((uint32_t)0x00000001U) /*!<GROUP1_IO1 channel mode */
|
|
7693 #define TSC_IOCCR_G1_IO2 ((uint32_t)0x00000002U) /*!<GROUP1_IO2 channel mode */
|
|
7694 #define TSC_IOCCR_G1_IO3 ((uint32_t)0x00000004U) /*!<GROUP1_IO3 channel mode */
|
|
7695 #define TSC_IOCCR_G1_IO4 ((uint32_t)0x00000008U) /*!<GROUP1_IO4 channel mode */
|
|
7696 #define TSC_IOCCR_G2_IO1 ((uint32_t)0x00000010U) /*!<GROUP2_IO1 channel mode */
|
|
7697 #define TSC_IOCCR_G2_IO2 ((uint32_t)0x00000020U) /*!<GROUP2_IO2 channel mode */
|
|
7698 #define TSC_IOCCR_G2_IO3 ((uint32_t)0x00000040U) /*!<GROUP2_IO3 channel mode */
|
|
7699 #define TSC_IOCCR_G2_IO4 ((uint32_t)0x00000080U) /*!<GROUP2_IO4 channel mode */
|
|
7700 #define TSC_IOCCR_G3_IO1 ((uint32_t)0x00000100U) /*!<GROUP3_IO1 channel mode */
|
|
7701 #define TSC_IOCCR_G3_IO2 ((uint32_t)0x00000200U) /*!<GROUP3_IO2 channel mode */
|
|
7702 #define TSC_IOCCR_G3_IO3 ((uint32_t)0x00000400U) /*!<GROUP3_IO3 channel mode */
|
|
7703 #define TSC_IOCCR_G3_IO4 ((uint32_t)0x00000800U) /*!<GROUP3_IO4 channel mode */
|
|
7704 #define TSC_IOCCR_G4_IO1 ((uint32_t)0x00001000U) /*!<GROUP4_IO1 channel mode */
|
|
7705 #define TSC_IOCCR_G4_IO2 ((uint32_t)0x00002000U) /*!<GROUP4_IO2 channel mode */
|
|
7706 #define TSC_IOCCR_G4_IO3 ((uint32_t)0x00004000U) /*!<GROUP4_IO3 channel mode */
|
|
7707 #define TSC_IOCCR_G4_IO4 ((uint32_t)0x00008000U) /*!<GROUP4_IO4 channel mode */
|
|
7708 #define TSC_IOCCR_G5_IO1 ((uint32_t)0x00010000U) /*!<GROUP5_IO1 channel mode */
|
|
7709 #define TSC_IOCCR_G5_IO2 ((uint32_t)0x00020000U) /*!<GROUP5_IO2 channel mode */
|
|
7710 #define TSC_IOCCR_G5_IO3 ((uint32_t)0x00040000U) /*!<GROUP5_IO3 channel mode */
|
|
7711 #define TSC_IOCCR_G5_IO4 ((uint32_t)0x00080000U) /*!<GROUP5_IO4 channel mode */
|
|
7712 #define TSC_IOCCR_G6_IO1 ((uint32_t)0x00100000U) /*!<GROUP6_IO1 channel mode */
|
|
7713 #define TSC_IOCCR_G6_IO2 ((uint32_t)0x00200000U) /*!<GROUP6_IO2 channel mode */
|
|
7714 #define TSC_IOCCR_G6_IO3 ((uint32_t)0x00400000U) /*!<GROUP6_IO3 channel mode */
|
|
7715 #define TSC_IOCCR_G6_IO4 ((uint32_t)0x00800000U) /*!<GROUP6_IO4 channel mode */
|
|
7716 #define TSC_IOCCR_G7_IO1 ((uint32_t)0x01000000U) /*!<GROUP7_IO1 channel mode */
|
|
7717 #define TSC_IOCCR_G7_IO2 ((uint32_t)0x02000000U) /*!<GROUP7_IO2 channel mode */
|
|
7718 #define TSC_IOCCR_G7_IO3 ((uint32_t)0x04000000U) /*!<GROUP7_IO3 channel mode */
|
|
7719 #define TSC_IOCCR_G7_IO4 ((uint32_t)0x08000000U) /*!<GROUP7_IO4 channel mode */
|
|
7720
|
|
7721 /******************* Bit definition for TSC_IOGCSR register *****************/
|
|
7722 #define TSC_IOGCSR_G1E ((uint32_t)0x00000001U) /*!<Analog IO GROUP1 enable */
|
|
7723 #define TSC_IOGCSR_G2E ((uint32_t)0x00000002U) /*!<Analog IO GROUP2 enable */
|
|
7724 #define TSC_IOGCSR_G3E ((uint32_t)0x00000004U) /*!<Analog IO GROUP3 enable */
|
|
7725 #define TSC_IOGCSR_G4E ((uint32_t)0x00000008U) /*!<Analog IO GROUP4 enable */
|
|
7726 #define TSC_IOGCSR_G5E ((uint32_t)0x00000010U) /*!<Analog IO GROUP5 enable */
|
|
7727 #define TSC_IOGCSR_G6E ((uint32_t)0x00000020U) /*!<Analog IO GROUP6 enable */
|
|
7728 #define TSC_IOGCSR_G7E ((uint32_t)0x00000040U) /*!<Analog IO GROUP7 enable */
|
|
7729 #define TSC_IOGCSR_G1S ((uint32_t)0x00010000U) /*!<Analog IO GROUP1 status */
|
|
7730 #define TSC_IOGCSR_G2S ((uint32_t)0x00020000U) /*!<Analog IO GROUP2 status */
|
|
7731 #define TSC_IOGCSR_G3S ((uint32_t)0x00040000U) /*!<Analog IO GROUP3 status */
|
|
7732 #define TSC_IOGCSR_G4S ((uint32_t)0x00080000U) /*!<Analog IO GROUP4 status */
|
|
7733 #define TSC_IOGCSR_G5S ((uint32_t)0x00100000U) /*!<Analog IO GROUP5 status */
|
|
7734 #define TSC_IOGCSR_G6S ((uint32_t)0x00200000U) /*!<Analog IO GROUP6 status */
|
|
7735 #define TSC_IOGCSR_G7S ((uint32_t)0x00400000U) /*!<Analog IO GROUP7 status */
|
|
7736
|
|
7737 /******************* Bit definition for TSC_IOGXCR register *****************/
|
|
7738 #define TSC_IOGXCR_CNT ((uint32_t)0x00003FFFU) /*!<CNT[13:0] bits (Counter value) */
|
|
7739
|
|
7740 /******************************************************************************/
|
|
7741 /* */
|
|
7742 /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */
|
|
7743 /* */
|
|
7744 /******************************************************************************/
|
|
7745
|
|
7746 /*
|
|
7747 * @brief Specific device feature definitions (not present on all devices in the STM32L4 family)
|
|
7748 */
|
|
7749
|
|
7750 /* Support of TCBGT feature : Supported from USART IP version c7amba_sci3 v1.3 */
|
|
7751 #define USART_TCBGT_SUPPORT
|
|
7752
|
|
7753 /****************** Bit definition for USART_CR1 register *******************/
|
|
7754 #define USART_CR1_UE ((uint32_t)0x00000001U) /*!< USART Enable */
|
|
7755 #define USART_CR1_UESM ((uint32_t)0x00000002U) /*!< USART Enable in STOP Mode */
|
|
7756 #define USART_CR1_RE ((uint32_t)0x00000004U) /*!< Receiver Enable */
|
|
7757 #define USART_CR1_TE ((uint32_t)0x00000008U) /*!< Transmitter Enable */
|
|
7758 #define USART_CR1_IDLEIE ((uint32_t)0x00000010U) /*!< IDLE Interrupt Enable */
|
|
7759 #define USART_CR1_RXNEIE ((uint32_t)0x00000020U) /*!< RXNE Interrupt Enable */
|
|
7760 #define USART_CR1_TCIE ((uint32_t)0x00000040U) /*!< Transmission Complete Interrupt Enable */
|
|
7761 #define USART_CR1_TXEIE ((uint32_t)0x00000080U) /*!< TXE Interrupt Enable */
|
|
7762 #define USART_CR1_PEIE ((uint32_t)0x00000100U) /*!< PE Interrupt Enable */
|
|
7763 #define USART_CR1_PS ((uint32_t)0x00000200U) /*!< Parity Selection */
|
|
7764 #define USART_CR1_PCE ((uint32_t)0x00000400U) /*!< Parity Control Enable */
|
|
7765 #define USART_CR1_WAKE ((uint32_t)0x00000800U) /*!< Receiver Wakeup method */
|
|
7766 #define USART_CR1_M ((uint32_t)0x10001000U) /*!< Word length */
|
|
7767 #define USART_CR1_M0 ((uint32_t)0x00001000U) /*!< Word length - Bit 0 */
|
|
7768 #define USART_CR1_MME ((uint32_t)0x00002000U) /*!< Mute Mode Enable */
|
|
7769 #define USART_CR1_CMIE ((uint32_t)0x00004000U) /*!< Character match interrupt enable */
|
|
7770 #define USART_CR1_OVER8 ((uint32_t)0x00008000U) /*!< Oversampling by 8-bit or 16-bit mode */
|
|
7771 #define USART_CR1_DEDT ((uint32_t)0x001F0000U) /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */
|
|
7772 #define USART_CR1_DEDT_0 ((uint32_t)0x00010000U) /*!< Bit 0 */
|
|
7773 #define USART_CR1_DEDT_1 ((uint32_t)0x00020000U) /*!< Bit 1 */
|
|
7774 #define USART_CR1_DEDT_2 ((uint32_t)0x00040000U) /*!< Bit 2 */
|
|
7775 #define USART_CR1_DEDT_3 ((uint32_t)0x00080000U) /*!< Bit 3 */
|
|
7776 #define USART_CR1_DEDT_4 ((uint32_t)0x00100000U) /*!< Bit 4 */
|
|
7777 #define USART_CR1_DEAT ((uint32_t)0x03E00000U) /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */
|
|
7778 #define USART_CR1_DEAT_0 ((uint32_t)0x00200000U) /*!< Bit 0 */
|
|
7779 #define USART_CR1_DEAT_1 ((uint32_t)0x00400000U) /*!< Bit 1 */
|
|
7780 #define USART_CR1_DEAT_2 ((uint32_t)0x00800000U) /*!< Bit 2 */
|
|
7781 #define USART_CR1_DEAT_3 ((uint32_t)0x01000000U) /*!< Bit 3 */
|
|
7782 #define USART_CR1_DEAT_4 ((uint32_t)0x02000000U) /*!< Bit 4 */
|
|
7783 #define USART_CR1_RTOIE ((uint32_t)0x04000000U) /*!< Receive Time Out interrupt enable */
|
|
7784 #define USART_CR1_EOBIE ((uint32_t)0x08000000U) /*!< End of Block interrupt enable */
|
|
7785 #define USART_CR1_M1 ((uint32_t)0x10000000U) /*!< Word length - Bit 1 */
|
|
7786
|
|
7787 /****************** Bit definition for USART_CR2 register *******************/
|
|
7788 #define USART_CR2_ADDM7 ((uint32_t)0x00000010U) /*!< 7-bit or 4-bit Address Detection */
|
|
7789 #define USART_CR2_LBDL ((uint32_t)0x00000020U) /*!< LIN Break Detection Length */
|
|
7790 #define USART_CR2_LBDIE ((uint32_t)0x00000040U) /*!< LIN Break Detection Interrupt Enable */
|
|
7791 #define USART_CR2_LBCL ((uint32_t)0x00000100U) /*!< Last Bit Clock pulse */
|
|
7792 #define USART_CR2_CPHA ((uint32_t)0x00000200U) /*!< Clock Phase */
|
|
7793 #define USART_CR2_CPOL ((uint32_t)0x00000400U) /*!< Clock Polarity */
|
|
7794 #define USART_CR2_CLKEN ((uint32_t)0x00000800U) /*!< Clock Enable */
|
|
7795 #define USART_CR2_STOP ((uint32_t)0x00003000U) /*!< STOP[1:0] bits (STOP bits) */
|
|
7796 #define USART_CR2_STOP_0 ((uint32_t)0x00001000U) /*!< Bit 0 */
|
|
7797 #define USART_CR2_STOP_1 ((uint32_t)0x00002000U) /*!< Bit 1 */
|
|
7798 #define USART_CR2_LINEN ((uint32_t)0x00004000U) /*!< LIN mode enable */
|
|
7799 #define USART_CR2_SWAP ((uint32_t)0x00008000U) /*!< SWAP TX/RX pins */
|
|
7800 #define USART_CR2_RXINV ((uint32_t)0x00010000U) /*!< RX pin active level inversion */
|
|
7801 #define USART_CR2_TXINV ((uint32_t)0x00020000U) /*!< TX pin active level inversion */
|
|
7802 #define USART_CR2_DATAINV ((uint32_t)0x00040000U) /*!< Binary data inversion */
|
|
7803 #define USART_CR2_MSBFIRST ((uint32_t)0x00080000U) /*!< Most Significant Bit First */
|
|
7804 #define USART_CR2_ABREN ((uint32_t)0x00100000U) /*!< Auto Baud-Rate Enable*/
|
|
7805 #define USART_CR2_ABRMODE ((uint32_t)0x00600000U) /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */
|
|
7806 #define USART_CR2_ABRMODE_0 ((uint32_t)0x00200000U) /*!< Bit 0 */
|
|
7807 #define USART_CR2_ABRMODE_1 ((uint32_t)0x00400000U) /*!< Bit 1 */
|
|
7808 #define USART_CR2_RTOEN ((uint32_t)0x00800000U) /*!< Receiver Time-Out enable */
|
|
7809 #define USART_CR2_ADD ((uint32_t)0xFF000000U) /*!< Address of the USART node */
|
|
7810
|
|
7811 /****************** Bit definition for USART_CR3 register *******************/
|
|
7812 #define USART_CR3_EIE ((uint32_t)0x00000001U) /*!< Error Interrupt Enable */
|
|
7813 #define USART_CR3_IREN ((uint32_t)0x00000002U) /*!< IrDA mode Enable */
|
|
7814 #define USART_CR3_IRLP ((uint32_t)0x00000004U) /*!< IrDA Low-Power */
|
|
7815 #define USART_CR3_HDSEL ((uint32_t)0x00000008U) /*!< Half-Duplex Selection */
|
|
7816 #define USART_CR3_NACK ((uint32_t)0x00000010U) /*!< SmartCard NACK enable */
|
|
7817 #define USART_CR3_SCEN ((uint32_t)0x00000020U) /*!< SmartCard mode enable */
|
|
7818 #define USART_CR3_DMAR ((uint32_t)0x00000040U) /*!< DMA Enable Receiver */
|
|
7819 #define USART_CR3_DMAT ((uint32_t)0x00000080U) /*!< DMA Enable Transmitter */
|
|
7820 #define USART_CR3_RTSE ((uint32_t)0x00000100U) /*!< RTS Enable */
|
|
7821 #define USART_CR3_CTSE ((uint32_t)0x00000200U) /*!< CTS Enable */
|
|
7822 #define USART_CR3_CTSIE ((uint32_t)0x00000400U) /*!< CTS Interrupt Enable */
|
|
7823 #define USART_CR3_ONEBIT ((uint32_t)0x00000800U) /*!< One sample bit method enable */
|
|
7824 #define USART_CR3_OVRDIS ((uint32_t)0x00001000U) /*!< Overrun Disable */
|
|
7825 #define USART_CR3_DDRE ((uint32_t)0x00002000U) /*!< DMA Disable on Reception Error */
|
|
7826 #define USART_CR3_DEM ((uint32_t)0x00004000U) /*!< Driver Enable Mode */
|
|
7827 #define USART_CR3_DEP ((uint32_t)0x00008000U) /*!< Driver Enable Polarity Selection */
|
|
7828 #define USART_CR3_SCARCNT ((uint32_t)0x000E0000U) /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */
|
|
7829 #define USART_CR3_SCARCNT_0 ((uint32_t)0x00020000U) /*!< Bit 0 */
|
|
7830 #define USART_CR3_SCARCNT_1 ((uint32_t)0x00040000U) /*!< Bit 1 */
|
|
7831 #define USART_CR3_SCARCNT_2 ((uint32_t)0x00080000U) /*!< Bit 2 */
|
|
7832 #define USART_CR3_WUS ((uint32_t)0x00300000U) /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */
|
|
7833 #define USART_CR3_WUS_0 ((uint32_t)0x00100000U) /*!< Bit 0 */
|
|
7834 #define USART_CR3_WUS_1 ((uint32_t)0x00200000U) /*!< Bit 1 */
|
|
7835 #define USART_CR3_WUFIE ((uint32_t)0x00400000U) /*!< Wake Up Interrupt Enable */
|
|
7836 #define USART_CR3_TCBGTIE ((uint32_t)0x01000000U) /*!< Transmission Complete Before Guard Time Interrupt Enable */
|
|
7837
|
|
7838 /****************** Bit definition for USART_BRR register *******************/
|
|
7839 #define USART_BRR_DIV_FRACTION ((uint16_t)0x000FU) /*!< Fraction of USARTDIV */
|
|
7840 #define USART_BRR_DIV_MANTISSA ((uint16_t)0xFFF0U) /*!< Mantissa of USARTDIV */
|
|
7841
|
|
7842 /****************** Bit definition for USART_GTPR register ******************/
|
|
7843 #define USART_GTPR_PSC ((uint32_t)0x000000FFU) /*!< PSC[7:0] bits (Prescaler value) */
|
|
7844 #define USART_GTPR_GT ((uint32_t)0x0000FF00U) /*!< GT[7:0] bits (Guard time value) */
|
|
7845
|
|
7846
|
|
7847 /******************* Bit definition for USART_RTOR register *****************/
|
|
7848 #define USART_RTOR_RTO ((uint32_t)0x00FFFFFFU) /*!< Receiver Time Out Value */
|
|
7849 #define USART_RTOR_BLEN ((uint32_t)0xFF000000U) /*!< Block Length */
|
|
7850
|
|
7851 /******************* Bit definition for USART_RQR register ******************/
|
|
7852 #define USART_RQR_ABRRQ ((uint16_t)0x0001U) /*!< Auto-Baud Rate Request */
|
|
7853 #define USART_RQR_SBKRQ ((uint16_t)0x0002U) /*!< Send Break Request */
|
|
7854 #define USART_RQR_MMRQ ((uint16_t)0x0004U) /*!< Mute Mode Request */
|
|
7855 #define USART_RQR_RXFRQ ((uint16_t)0x0008U) /*!< Receive Data flush Request */
|
|
7856 #define USART_RQR_TXFRQ ((uint16_t)0x0010U) /*!< Transmit data flush Request */
|
|
7857
|
|
7858 /******************* Bit definition for USART_ISR register ******************/
|
|
7859 #define USART_ISR_PE ((uint32_t)0x00000001U) /*!< Parity Error */
|
|
7860 #define USART_ISR_FE ((uint32_t)0x00000002U) /*!< Framing Error */
|
|
7861 #define USART_ISR_NE ((uint32_t)0x00000004U) /*!< Noise detected Flag */
|
|
7862 #define USART_ISR_ORE ((uint32_t)0x00000008U) /*!< OverRun Error */
|
|
7863 #define USART_ISR_IDLE ((uint32_t)0x00000010U) /*!< IDLE line detected */
|
|
7864 #define USART_ISR_RXNE ((uint32_t)0x00000020U) /*!< Read Data Register Not Empty */
|
|
7865 #define USART_ISR_TC ((uint32_t)0x00000040U) /*!< Transmission Complete */
|
|
7866 #define USART_ISR_TXE ((uint32_t)0x00000080U) /*!< Transmit Data Register Empty */
|
|
7867 #define USART_ISR_LBDF ((uint32_t)0x00000100U) /*!< LIN Break Detection Flag */
|
|
7868 #define USART_ISR_CTSIF ((uint32_t)0x00000200U) /*!< CTS interrupt flag */
|
|
7869 #define USART_ISR_CTS ((uint32_t)0x00000400U) /*!< CTS flag */
|
|
7870 #define USART_ISR_RTOF ((uint32_t)0x00000800U) /*!< Receiver Time Out */
|
|
7871 #define USART_ISR_EOBF ((uint32_t)0x00001000U) /*!< End Of Block Flag */
|
|
7872 #define USART_ISR_ABRE ((uint32_t)0x00004000U) /*!< Auto-Baud Rate Error */
|
|
7873 #define USART_ISR_ABRF ((uint32_t)0x00008000U) /*!< Auto-Baud Rate Flag */
|
|
7874 #define USART_ISR_BUSY ((uint32_t)0x00010000U) /*!< Busy Flag */
|
|
7875 #define USART_ISR_CMF ((uint32_t)0x00020000U) /*!< Character Match Flag */
|
|
7876 #define USART_ISR_SBKF ((uint32_t)0x00040000U) /*!< Send Break Flag */
|
|
7877 #define USART_ISR_RWU ((uint32_t)0x00080000U) /*!< Receive Wake Up from mute mode Flag */
|
|
7878 #define USART_ISR_WUF ((uint32_t)0x00100000U) /*!< Wake Up from stop mode Flag */
|
|
7879 #define USART_ISR_TEACK ((uint32_t)0x00200000U) /*!< Transmit Enable Acknowledge Flag */
|
|
7880 #define USART_ISR_REACK ((uint32_t)0x00400000U) /*!< Receive Enable Acknowledge Flag */
|
|
7881 #define USART_ISR_TCBGT ((uint32_t)0x02000000U) /*!< Transmission Complete Before Guard Time Completion Flag */
|
|
7882
|
|
7883 /******************* Bit definition for USART_ICR register ******************/
|
|
7884 #define USART_ICR_PECF ((uint32_t)0x00000001U) /*!< Parity Error Clear Flag */
|
|
7885 #define USART_ICR_FECF ((uint32_t)0x00000002U) /*!< Framing Error Clear Flag */
|
|
7886 #define USART_ICR_NCF ((uint32_t)0x00000004U) /*!< Noise detected Clear Flag */
|
|
7887 #define USART_ICR_ORECF ((uint32_t)0x00000008U) /*!< OverRun Error Clear Flag */
|
|
7888 #define USART_ICR_IDLECF ((uint32_t)0x00000010U) /*!< IDLE line detected Clear Flag */
|
|
7889 #define USART_ICR_TCCF ((uint32_t)0x00000040U) /*!< Transmission Complete Clear Flag */
|
|
7890 #define USART_ICR_TCBGTCF ((uint32_t)0x00000080U) /*!< Transmission Complete Before Guard Time Clear Flag */
|
|
7891 #define USART_ICR_LBDCF ((uint32_t)0x00000100U) /*!< LIN Break Detection Clear Flag */
|
|
7892 #define USART_ICR_CTSCF ((uint32_t)0x00000200U) /*!< CTS Interrupt Clear Flag */
|
|
7893 #define USART_ICR_RTOCF ((uint32_t)0x00000800U) /*!< Receiver Time Out Clear Flag */
|
|
7894 #define USART_ICR_EOBCF ((uint32_t)0x00001000U) /*!< End Of Block Clear Flag */
|
|
7895 #define USART_ICR_CMCF ((uint32_t)0x00020000U) /*!< Character Match Clear Flag */
|
|
7896 #define USART_ICR_WUCF ((uint32_t)0x00100000U) /*!< Wake Up from stop mode Clear Flag */
|
|
7897
|
|
7898 /******************* Bit definition for USART_RDR register ******************/
|
|
7899 #define USART_RDR_RDR ((uint16_t)0x01FFU) /*!< RDR[8:0] bits (Receive Data value) */
|
|
7900
|
|
7901 /******************* Bit definition for USART_TDR register ******************/
|
|
7902 #define USART_TDR_TDR ((uint16_t)0x01FFU) /*!< TDR[8:0] bits (Transmit Data value) */
|
|
7903
|
|
7904 /******************************************************************************/
|
|
7905 /* */
|
|
7906 /* Single Wire Protocol Master Interface (SWPMI) */
|
|
7907 /* */
|
|
7908 /******************************************************************************/
|
|
7909
|
|
7910 /******************* Bit definition for SWPMI_CR register ********************/
|
|
7911 #define SWPMI_CR_RXDMA ((uint32_t)0x00000001U) /*!<Reception DMA enable */
|
|
7912 #define SWPMI_CR_TXDMA ((uint32_t)0x00000002U) /*!<Transmission DMA enable */
|
|
7913 #define SWPMI_CR_RXMODE ((uint32_t)0x00000004U) /*!<Reception buffering mode */
|
|
7914 #define SWPMI_CR_TXMODE ((uint32_t)0x00000008U) /*!<Transmission buffering mode */
|
|
7915 #define SWPMI_CR_LPBK ((uint32_t)0x00000010U) /*!<Loopback mode enable */
|
|
7916 #define SWPMI_CR_SWPACT ((uint32_t)0x00000020U) /*!<Single wire protocol master interface activate */
|
|
7917 #define SWPMI_CR_DEACT ((uint32_t)0x00000400U) /*!<Single wire protocol master interface deactivate */
|
|
7918
|
|
7919 /******************* Bit definition for SWPMI_BRR register ********************/
|
|
7920 #define SWPMI_BRR_BR ((uint32_t)0x0000003FU) /*!<BR[5:0] bits (Bitrate prescaler) */
|
|
7921
|
|
7922 /******************* Bit definition for SWPMI_ISR register ********************/
|
|
7923 #define SWPMI_ISR_RXBFF ((uint32_t)0x00000001U) /*!<Receive buffer full flag */
|
|
7924 #define SWPMI_ISR_TXBEF ((uint32_t)0x00000002U) /*!<Transmit buffer empty flag */
|
|
7925 #define SWPMI_ISR_RXBERF ((uint32_t)0x00000004U) /*!<Receive CRC error flag */
|
|
7926 #define SWPMI_ISR_RXOVRF ((uint32_t)0x00000008U) /*!<Receive overrun error flag */
|
|
7927 #define SWPMI_ISR_TXUNRF ((uint32_t)0x00000010U) /*!<Transmit underrun error flag */
|
|
7928 #define SWPMI_ISR_RXNE ((uint32_t)0x00000020U) /*!<Receive data register not empty */
|
|
7929 #define SWPMI_ISR_TXE ((uint32_t)0x00000040U) /*!<Transmit data register empty */
|
|
7930 #define SWPMI_ISR_TCF ((uint32_t)0x00000080U) /*!<Transfer complete flag */
|
|
7931 #define SWPMI_ISR_SRF ((uint32_t)0x00000100U) /*!<Slave resume flag */
|
|
7932 #define SWPMI_ISR_SUSP ((uint32_t)0x00000200U) /*!<SUSPEND flag */
|
|
7933 #define SWPMI_ISR_DEACTF ((uint32_t)0x00000400U) /*!<DEACTIVATED flag */
|
|
7934
|
|
7935 /******************* Bit definition for SWPMI_ICR register ********************/
|
|
7936 #define SWPMI_ICR_CRXBFF ((uint32_t)0x00000001U) /*!<Clear receive buffer full flag */
|
|
7937 #define SWPMI_ICR_CTXBEF ((uint32_t)0x00000002U) /*!<Clear transmit buffer empty flag */
|
|
7938 #define SWPMI_ICR_CRXBERF ((uint32_t)0x00000004U) /*!<Clear receive CRC error flag */
|
|
7939 #define SWPMI_ICR_CRXOVRF ((uint32_t)0x00000008U) /*!<Clear receive overrun error flag */
|
|
7940 #define SWPMI_ICR_CTXUNRF ((uint32_t)0x00000010U) /*!<Clear transmit underrun error flag */
|
|
7941 #define SWPMI_ICR_CTCF ((uint32_t)0x00000080U) /*!<Clear transfer complete flag */
|
|
7942 #define SWPMI_ICR_CSRF ((uint32_t)0x00000100U) /*!<Clear slave resume flag */
|
|
7943
|
|
7944 /******************* Bit definition for SWPMI_IER register ********************/
|
|
7945 #define SWPMI_IER_SRIE ((uint32_t)0x00000100U) /*!<Slave resume interrupt enable */
|
|
7946 #define SWPMI_IER_TCIE ((uint32_t)0x00000080U) /*!<Transmit complete interrupt enable */
|
|
7947 #define SWPMI_IER_TIE ((uint32_t)0x00000040U) /*!<Transmit interrupt enable */
|
|
7948 #define SWPMI_IER_RIE ((uint32_t)0x00000020U) /*!<Receive interrupt enable */
|
|
7949 #define SWPMI_IER_TXUNRIE ((uint32_t)0x00000010U) /*!<Transmit underrun error interrupt enable */
|
|
7950 #define SWPMI_IER_RXOVRIE ((uint32_t)0x00000008U) /*!<Receive overrun error interrupt enable */
|
|
7951 #define SWPMI_IER_RXBERIE ((uint32_t)0x00000004U) /*!<Receive CRC error interrupt enable */
|
|
7952 #define SWPMI_IER_TXBEIE ((uint32_t)0x00000002U) /*!<Transmit buffer empty interrupt enable */
|
|
7953 #define SWPMI_IER_RXBFIE ((uint32_t)0x00000001U) /*!<Receive buffer full interrupt enable */
|
|
7954
|
|
7955 /******************* Bit definition for SWPMI_RFL register ********************/
|
|
7956 #define SWPMI_RFL_RFL ((uint32_t)0x0000001FU) /*!<RFL[4:0] bits (Receive Frame length) */
|
|
7957 #define SWPMI_RFL_RFL_0_1 ((uint32_t)0x00000003U) /*!<RFL[1:0] bits (number of relevant bytes for the last SWPMI_RDR register read.) */
|
|
7958
|
|
7959 /******************* Bit definition for SWPMI_TDR register ********************/
|
|
7960 #define SWPMI_TDR_TD ((uint32_t)0xFFFFFFFFU) /*!<Transmit Data Register */
|
|
7961
|
|
7962 /******************* Bit definition for SWPMI_RDR register ********************/
|
|
7963 #define SWPMI_RDR_RD ((uint32_t)0xFFFFFFFFU) /*!<Receive Data Register */
|
|
7964
|
|
7965 /******************* Bit definition for SWPMI_OR register ********************/
|
|
7966 #define SWPMI_OR_TBYP ((uint32_t)0x00000001U) /*!<SWP Transceiver Bypass */
|
|
7967 #define SWPMI_OR_CLASS ((uint32_t)0x00000002U) /*!<SWP Voltage Class selection */
|
|
7968
|
|
7969 /******************************************************************************/
|
|
7970 /* */
|
|
7971 /* VREFBUF */
|
|
7972 /* */
|
|
7973 /******************************************************************************/
|
|
7974 /******************* Bit definition for VREFBUF_CSR register ****************/
|
|
7975 #define VREFBUF_CSR_ENVR ((uint32_t)0x00000001U) /*!<Voltage reference buffer enable */
|
|
7976 #define VREFBUF_CSR_HIZ ((uint32_t)0x00000002U) /*!<High impedance mode */
|
|
7977 #define VREFBUF_CSR_VRS ((uint32_t)0x00000004U) /*!<Voltage reference scale */
|
|
7978 #define VREFBUF_CSR_VRR ((uint32_t)0x00000008U) /*!<Voltage reference buffer ready */
|
|
7979
|
|
7980 /******************* Bit definition for VREFBUF_CCR register ******************/
|
|
7981 #define VREFBUF_CCR_TRIM ((uint32_t)0x0000003FU) /*!<TRIM[5:0] bits (Trimming code) */
|
|
7982
|
|
7983 /******************************************************************************/
|
|
7984 /* */
|
|
7985 /* Window WATCHDOG */
|
|
7986 /* */
|
|
7987 /******************************************************************************/
|
|
7988 /******************* Bit definition for WWDG_CR register ********************/
|
|
7989 #define WWDG_CR_T ((uint32_t)0x0000007FU) /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */
|
|
7990 #define WWDG_CR_T_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
|
|
7991 #define WWDG_CR_T_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
|
|
7992 #define WWDG_CR_T_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
|
|
7993 #define WWDG_CR_T_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
|
|
7994 #define WWDG_CR_T_4 ((uint32_t)0x00000010U) /*!<Bit 4 */
|
|
7995 #define WWDG_CR_T_5 ((uint32_t)0x00000020U) /*!<Bit 5 */
|
|
7996 #define WWDG_CR_T_6 ((uint32_t)0x00000040U) /*!<Bit 6 */
|
|
7997
|
|
7998 #define WWDG_CR_WDGA ((uint32_t)0x00000080U) /*!<Activation bit */
|
|
7999
|
|
8000 /******************* Bit definition for WWDG_CFR register *******************/
|
|
8001 #define WWDG_CFR_W ((uint32_t)0x0000007FU) /*!<W[6:0] bits (7-bit window value) */
|
|
8002 #define WWDG_CFR_W_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
|
|
8003 #define WWDG_CFR_W_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
|
|
8004 #define WWDG_CFR_W_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
|
|
8005 #define WWDG_CFR_W_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
|
|
8006 #define WWDG_CFR_W_4 ((uint32_t)0x00000010U) /*!<Bit 4 */
|
|
8007 #define WWDG_CFR_W_5 ((uint32_t)0x00000020U) /*!<Bit 5 */
|
|
8008 #define WWDG_CFR_W_6 ((uint32_t)0x00000040U) /*!<Bit 6 */
|
|
8009
|
|
8010 #define WWDG_CFR_WDGTB ((uint32_t)0x00000180U) /*!<WDGTB[1:0] bits (Timer Base) */
|
|
8011 #define WWDG_CFR_WDGTB_0 ((uint32_t)0x00000080U) /*!<Bit 0 */
|
|
8012 #define WWDG_CFR_WDGTB_1 ((uint32_t)0x00000100U) /*!<Bit 1 */
|
|
8013
|
|
8014 #define WWDG_CFR_EWI ((uint32_t)0x00000200U) /*!<Early Wakeup Interrupt */
|
|
8015
|
|
8016 /******************* Bit definition for WWDG_SR register ********************/
|
|
8017 #define WWDG_SR_EWIF ((uint32_t)0x00000001U) /*!<Early Wakeup Interrupt Flag */
|
|
8018
|
|
8019
|
|
8020 /******************************************************************************/
|
|
8021 /* */
|
|
8022 /* Debug MCU */
|
|
8023 /* */
|
|
8024 /******************************************************************************/
|
|
8025 /******************** Bit definition for DBGMCU_IDCODE register *************/
|
|
8026 #define DBGMCU_IDCODE_DEV_ID ((uint32_t)0x00000FFFU)
|
|
8027 #define DBGMCU_IDCODE_REV_ID ((uint32_t)0xFFFF0000U)
|
|
8028
|
|
8029 /******************** Bit definition for DBGMCU_CR register *****************/
|
|
8030 #define DBGMCU_CR_DBG_SLEEP ((uint32_t)0x00000001U)
|
|
8031 #define DBGMCU_CR_DBG_STOP ((uint32_t)0x00000002U)
|
|
8032 #define DBGMCU_CR_DBG_STANDBY ((uint32_t)0x00000004U)
|
|
8033 #define DBGMCU_CR_TRACE_IOEN ((uint32_t)0x00000020U)
|
|
8034
|
|
8035 #define DBGMCU_CR_TRACE_MODE ((uint32_t)0x000000C0U)
|
|
8036 #define DBGMCU_CR_TRACE_MODE_0 ((uint32_t)0x00000040U)/*!<Bit 0 */
|
|
8037 #define DBGMCU_CR_TRACE_MODE_1 ((uint32_t)0x00000080U)/*!<Bit 1 */
|
|
8038
|
|
8039 /******************** Bit definition for DBGMCU_APB1FZR1 register ***********/
|
|
8040 #define DBGMCU_APB1FZR1_DBG_TIM2_STOP ((uint32_t)0x00000001U)
|
|
8041 #define DBGMCU_APB1FZR1_DBG_TIM6_STOP ((uint32_t)0x00000010U)
|
|
8042 #define DBGMCU_APB1FZR1_DBG_TIM7_STOP ((uint32_t)0x00000020U)
|
|
8043 #define DBGMCU_APB1FZR1_DBG_RTC_STOP ((uint32_t)0x00000400U)
|
|
8044 #define DBGMCU_APB1FZR1_DBG_WWDG_STOP ((uint32_t)0x00000800U)
|
|
8045 #define DBGMCU_APB1FZR1_DBG_IWDG_STOP ((uint32_t)0x00001000U)
|
|
8046 #define DBGMCU_APB1FZR1_DBG_I2C1_STOP ((uint32_t)0x00200000U)
|
|
8047 #define DBGMCU_APB1FZR1_DBG_I2C2_STOP ((uint32_t)0x00400000U)
|
|
8048 #define DBGMCU_APB1FZR1_DBG_I2C3_STOP ((uint32_t)0x00800000U)
|
|
8049 #define DBGMCU_APB1FZR1_DBG_CAN_STOP ((uint32_t)0x02000000U)
|
|
8050 #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP ((uint32_t)0x80000000U)
|
|
8051
|
|
8052 /******************** Bit definition for DBGMCU_APB1FZR2 register **********/
|
|
8053 #define DBGMCU_APB1FZR2_DBG_LPTIM2_STOP ((uint32_t)0x00000020U)
|
|
8054
|
|
8055 /******************** Bit definition for DBGMCU_APB2FZ register ************/
|
|
8056 #define DBGMCU_APB2FZ_DBG_TIM1_STOP ((uint32_t)0x00000800U)
|
|
8057 #define DBGMCU_APB2FZ_DBG_TIM15_STOP ((uint32_t)0x00010000U)
|
|
8058 #define DBGMCU_APB2FZ_DBG_TIM16_STOP ((uint32_t)0x00020000U)
|
|
8059
|
|
8060 /******************************************************************************/
|
|
8061 /* */
|
|
8062 /* USB Device FS Endpoint registers */
|
|
8063 /* */
|
|
8064 /******************************************************************************/
|
|
8065 #define USB_EP0R USB_BASE /*!< endpoint 0 register address */
|
|
8066 #define USB_EP1R (USB_BASE + 0x0x00000004) /*!< endpoint 1 register address */
|
|
8067 #define USB_EP2R (USB_BASE + 0x0x00000008) /*!< endpoint 2 register address */
|
|
8068 #define USB_EP3R (USB_BASE + 0x0x0000000C) /*!< endpoint 3 register address */
|
|
8069 #define USB_EP4R (USB_BASE + 0x0x00000010) /*!< endpoint 4 register address */
|
|
8070 #define USB_EP5R (USB_BASE + 0x0x00000014) /*!< endpoint 5 register address */
|
|
8071 #define USB_EP6R (USB_BASE + 0x0x00000018) /*!< endpoint 6 register address */
|
|
8072 #define USB_EP7R (USB_BASE + 0x0x0000001C) /*!< endpoint 7 register address */
|
|
8073
|
|
8074 /* bit positions */
|
|
8075 #define USB_EP_CTR_RX ((uint16_t)0x8000U) /*!< EndPoint Correct TRansfer RX */
|
|
8076 #define USB_EP_DTOG_RX ((uint16_t)0x4000U) /*!< EndPoint Data TOGGLE RX */
|
|
8077 #define USB_EPRX_STAT ((uint16_t)0x3000U) /*!< EndPoint RX STATus bit field */
|
|
8078 #define USB_EP_SETUP ((uint16_t)0x0800U) /*!< EndPoint SETUP */
|
|
8079 #define USB_EP_T_FIELD ((uint16_t)0x0600U) /*!< EndPoint TYPE */
|
|
8080 #define USB_EP_KIND ((uint16_t)0x0100U) /*!< EndPoint KIND */
|
|
8081 #define USB_EP_CTR_TX ((uint16_t)0x0080U) /*!< EndPoint Correct TRansfer TX */
|
|
8082 #define USB_EP_DTOG_TX ((uint16_t)0x0040U) /*!< EndPoint Data TOGGLE TX */
|
|
8083 #define USB_EPTX_STAT ((uint16_t)0x0030U) /*!< EndPoint TX STATus bit field */
|
|
8084 #define USB_EPADDR_FIELD ((uint16_t)0x000FU) /*!< EndPoint ADDRess FIELD */
|
|
8085
|
|
8086 /* EndPoint REGister MASK (no toggle fields) */
|
|
8087 #define USB_EPREG_MASK (USB_EP_CTR_RX|USB_EP_SETUP|USB_EP_T_FIELD|USB_EP_KIND|USB_EP_CTR_TX|USB_EPADDR_FIELD)
|
|
8088 /*!< EP_TYPE[1:0] EndPoint TYPE */
|
|
8089 #define USB_EP_TYPE_MASK ((uint16_t)0x0600U) /*!< EndPoint TYPE Mask */
|
|
8090 #define USB_EP_BULK ((uint16_t)0x0000U) /*!< EndPoint BULK */
|
|
8091 #define USB_EP_CONTROL ((uint16_t)0x0200U) /*!< EndPoint CONTROL */
|
|
8092 #define USB_EP_ISOCHRONOUS ((uint16_t)0x0400U) /*!< EndPoint ISOCHRONOUS */
|
|
8093 #define USB_EP_INTERRUPT ((uint16_t)0x0600U) /*!< EndPoint INTERRUPT */
|
|
8094 #define USB_EP_T_MASK ((uint16_t) ~USB_EP_T_FIELD & USB_EPREG_MASK)
|
|
8095
|
|
8096 #define USB_EPKIND_MASK ((uint16_t)~USB_EP_KIND & USB_EPREG_MASK) /*!< EP_KIND EndPoint KIND */
|
|
8097 /*!< STAT_TX[1:0] STATus for TX transfer */
|
|
8098 #define USB_EP_TX_DIS ((uint16_t)0x0000U) /*!< EndPoint TX DISabled */
|
|
8099 #define USB_EP_TX_STALL ((uint16_t)0x0010U) /*!< EndPoint TX STALLed */
|
|
8100 #define USB_EP_TX_NAK ((uint16_t)0x0020U) /*!< EndPoint TX NAKed */
|
|
8101 #define USB_EP_TX_VALID ((uint16_t)0x0030U) /*!< EndPoint TX VALID */
|
|
8102 #define USB_EPTX_DTOG1 ((uint16_t)0x0010U) /*!< EndPoint TX Data TOGgle bit1 */
|
|
8103 #define USB_EPTX_DTOG2 ((uint16_t)0x0020U) /*!< EndPoint TX Data TOGgle bit2 */
|
|
8104 #define USB_EPTX_DTOGMASK (USB_EPTX_STAT|USB_EPREG_MASK)
|
|
8105 /*!< STAT_RX[1:0] STATus for RX transfer */
|
|
8106 #define USB_EP_RX_DIS ((uint16_t)0x0000U) /*!< EndPoint RX DISabled */
|
|
8107 #define USB_EP_RX_STALL ((uint16_t)0x1000U) /*!< EndPoint RX STALLed */
|
|
8108 #define USB_EP_RX_NAK ((uint16_t)0x2000U) /*!< EndPoint RX NAKed */
|
|
8109 #define USB_EP_RX_VALID ((uint16_t)0x3000U) /*!< EndPoint RX VALID */
|
|
8110 #define USB_EPRX_DTOG1 ((uint16_t)0x1000U) /*!< EndPoint RX Data TOGgle bit1 */
|
|
8111 #define USB_EPRX_DTOG2 ((uint16_t)0x2000U) /*!< EndPoint RX Data TOGgle bit1 */
|
|
8112 #define USB_EPRX_DTOGMASK (USB_EPRX_STAT|USB_EPREG_MASK)
|
|
8113
|
|
8114 /******************************************************************************/
|
|
8115 /* */
|
|
8116 /* USB Device FS General registers */
|
|
8117 /* */
|
|
8118 /******************************************************************************/
|
|
8119 #define USB_CNTR (USB_BASE + 0x00000040U) /*!< Control register */
|
|
8120 #define USB_ISTR (USB_BASE + 0x00000044U) /*!< Interrupt status register */
|
|
8121 #define USB_FNR (USB_BASE + 0x00000048U) /*!< Frame number register */
|
|
8122 #define USB_DADDR (USB_BASE + 0x0000004CU) /*!< Device address register */
|
|
8123 #define USB_BTABLE (USB_BASE + 0x00000050U) /*!< Buffer Table address register */
|
|
8124 #define USB_LPMCSR (USB_BASE + 0x00000054U) /*!< LPM Control and Status register */
|
|
8125 #define USB_BCDR (USB_BASE + 0x00000058U) /*!< Battery Charging detector register*/
|
|
8126
|
|
8127 /****************** Bits definition for USB_CNTR register *******************/
|
|
8128 #define USB_CNTR_CTRM ((uint16_t)0x8000U) /*!< Correct TRansfer Mask */
|
|
8129 #define USB_CNTR_PMAOVRM ((uint16_t)0x4000U) /*!< DMA OVeR/underrun Mask */
|
|
8130 #define USB_CNTR_ERRM ((uint16_t)0x2000U) /*!< ERRor Mask */
|
|
8131 #define USB_CNTR_WKUPM ((uint16_t)0x1000U) /*!< WaKe UP Mask */
|
|
8132 #define USB_CNTR_SUSPM ((uint16_t)0x0800U) /*!< SUSPend Mask */
|
|
8133 #define USB_CNTR_RESETM ((uint16_t)0x0400U) /*!< RESET Mask */
|
|
8134 #define USB_CNTR_SOFM ((uint16_t)0x0200U) /*!< Start Of Frame Mask */
|
|
8135 #define USB_CNTR_ESOFM ((uint16_t)0x0100U) /*!< Expected Start Of Frame Mask */
|
|
8136 #define USB_CNTR_L1REQM ((uint16_t)0x0080U) /*!< LPM L1 state request interrupt mask */
|
|
8137 #define USB_CNTR_L1RESUME ((uint16_t)0x0020U) /*!< LPM L1 Resume request */
|
|
8138 #define USB_CNTR_RESUME ((uint16_t)0x0010U) /*!< RESUME request */
|
|
8139 #define USB_CNTR_FSUSP ((uint16_t)0x0008U) /*!< Force SUSPend */
|
|
8140 #define USB_CNTR_LPMODE ((uint16_t)0x0004U) /*!< Low-power MODE */
|
|
8141 #define USB_CNTR_PDWN ((uint16_t)0x0002U) /*!< Power DoWN */
|
|
8142 #define USB_CNTR_FRES ((uint16_t)0x0001U) /*!< Force USB RESet */
|
|
8143
|
|
8144 /****************** Bits definition for USB_ISTR register *******************/
|
|
8145 #define USB_ISTR_EP_ID ((uint16_t)0x000FU) /*!< EndPoint IDentifier (read-only bit) */
|
|
8146 #define USB_ISTR_DIR ((uint16_t)0x0010U) /*!< DIRection of transaction (read-only bit) */
|
|
8147 #define USB_ISTR_L1REQ ((uint16_t)0x0080U) /*!< LPM L1 state request */
|
|
8148 #define USB_ISTR_ESOF ((uint16_t)0x0100U) /*!< Expected Start Of Frame (clear-only bit) */
|
|
8149 #define USB_ISTR_SOF ((uint16_t)0x0200U) /*!< Start Of Frame (clear-only bit) */
|
|
8150 #define USB_ISTR_RESET ((uint16_t)0x0400U) /*!< RESET (clear-only bit) */
|
|
8151 #define USB_ISTR_SUSP ((uint16_t)0x0800U) /*!< SUSPend (clear-only bit) */
|
|
8152 #define USB_ISTR_WKUP ((uint16_t)0x1000U) /*!< WaKe UP (clear-only bit) */
|
|
8153 #define USB_ISTR_ERR ((uint16_t)0x2000U) /*!< ERRor (clear-only bit) */
|
|
8154 #define USB_ISTR_PMAOVR ((uint16_t)0x4000U) /*!< DMA OVeR/underrun (clear-only bit) */
|
|
8155 #define USB_ISTR_CTR ((uint16_t)0x8000U) /*!< Correct TRansfer (clear-only bit) */
|
|
8156
|
|
8157 #define USB_CLR_L1REQ (~USB_ISTR_L1REQ) /*!< clear LPM L1 bit */
|
|
8158 #define USB_CLR_ESOF (~USB_ISTR_ESOF) /*!< clear Expected Start Of Frame bit */
|
|
8159 #define USB_CLR_SOF (~USB_ISTR_SOF) /*!< clear Start Of Frame bit */
|
|
8160 #define USB_CLR_RESET (~USB_ISTR_RESET) /*!< clear RESET bit */
|
|
8161 #define USB_CLR_SUSP (~USB_ISTR_SUSP) /*!< clear SUSPend bit */
|
|
8162 #define USB_CLR_WKUP (~USB_ISTR_WKUP) /*!< clear WaKe UP bit */
|
|
8163 #define USB_CLR_ERR (~USB_ISTR_ERR) /*!< clear ERRor bit */
|
|
8164 #define USB_CLR_PMAOVR (~USB_ISTR_PMAOVR) /*!< clear DMA OVeR/underrun bit*/
|
|
8165 #define USB_CLR_CTR (~USB_ISTR_CTR) /*!< clear Correct TRansfer bit */
|
|
8166
|
|
8167 /****************** Bits definition for USB_FNR register ********************/
|
|
8168 #define USB_FNR_FN ((uint16_t)0x07FFU) /*!< Frame Number */
|
|
8169 #define USB_FNR_LSOF ((uint16_t)0x1800U) /*!< Lost SOF */
|
|
8170 #define USB_FNR_LCK ((uint16_t)0x2000U) /*!< LoCKed */
|
|
8171 #define USB_FNR_RXDM ((uint16_t)0x4000U) /*!< status of D- data line */
|
|
8172 #define USB_FNR_RXDP ((uint16_t)0x8000U) /*!< status of D+ data line */
|
|
8173
|
|
8174 /****************** Bits definition for USB_DADDR register ****************/
|
|
8175 #define USB_DADDR_ADD ((uint8_t)0x7FU) /*!< ADD[6:0] bits (Device Address) */
|
|
8176 #define USB_DADDR_ADD0 ((uint8_t)0x01U) /*!< Bit 0 */
|
|
8177 #define USB_DADDR_ADD1 ((uint8_t)0x02U) /*!< Bit 1 */
|
|
8178 #define USB_DADDR_ADD2 ((uint8_t)0x04U) /*!< Bit 2 */
|
|
8179 #define USB_DADDR_ADD3 ((uint8_t)0x08U) /*!< Bit 3 */
|
|
8180 #define USB_DADDR_ADD4 ((uint8_t)0x10U) /*!< Bit 4 */
|
|
8181 #define USB_DADDR_ADD5 ((uint8_t)0x20U) /*!< Bit 5 */
|
|
8182 #define USB_DADDR_ADD6 ((uint8_t)0x40U) /*!< Bit 6 */
|
|
8183
|
|
8184 #define USB_DADDR_EF ((uint8_t)0x80U) /*!< Enable Function */
|
|
8185
|
|
8186 /****************** Bit definition for USB_BTABLE register ******************/
|
|
8187 #define USB_BTABLE_BTABLE ((uint16_t)0xFFF8U) /*!< Buffer Table */
|
|
8188
|
|
8189 /****************** Bits definition for USB_BCDR register *******************/
|
|
8190 #define USB_BCDR_BCDEN ((uint16_t)0x0001U) /*!< Battery charging detector (BCD) enable */
|
|
8191 #define USB_BCDR_DCDEN ((uint16_t)0x0002U) /*!< Data contact detection (DCD) mode enable */
|
|
8192 #define USB_BCDR_PDEN ((uint16_t)0x0004U) /*!< Primary detection (PD) mode enable */
|
|
8193 #define USB_BCDR_SDEN ((uint16_t)0x0008U) /*!< Secondary detection (SD) mode enable */
|
|
8194 #define USB_BCDR_DCDET ((uint16_t)0x0010U) /*!< Data contact detection (DCD) status */
|
|
8195 #define USB_BCDR_PDET ((uint16_t)0x0020U) /*!< Primary detection (PD) status */
|
|
8196 #define USB_BCDR_SDET ((uint16_t)0x0040U) /*!< Secondary detection (SD) status */
|
|
8197 #define USB_BCDR_PS2DET ((uint16_t)0x0080U) /*!< PS2 port or proprietary charger detected */
|
|
8198 #define USB_BCDR_DPPU ((uint16_t)0x8000U) /*!< DP Pull-up Enable */
|
|
8199
|
|
8200 /******************* Bit definition for LPMCSR register *********************/
|
|
8201 #define USB_LPMCSR_LMPEN ((uint16_t)0x0001U) /*!< LPM support enable */
|
|
8202 #define USB_LPMCSR_LPMACK ((uint16_t)0x0002U) /*!< LPM Token acknowledge enable*/
|
|
8203 #define USB_LPMCSR_REMWAKE ((uint16_t)0x0008U) /*!< bRemoteWake value received with last ACKed LPM Token */
|
|
8204 #define USB_LPMCSR_BESL ((uint16_t)0x00F0U) /*!< BESL value received with last ACKed LPM Token */
|
|
8205
|
|
8206 /*!< Buffer descriptor table */
|
|
8207 /***************** Bit definition for USB_ADDR0_TX register *****************/
|
|
8208 #define USB_ADDR0_TX_ADDR0_TX ((uint32_t)0x0000FFFEU) /*!< Transmission Buffer Address 0 */
|
|
8209
|
|
8210 /***************** Bit definition for USB_ADDR1_TX register *****************/
|
|
8211 #define USB_ADDR1_TX_ADDR1_TX ((uint32_t)0x0000FFFEU) /*!< Transmission Buffer Address 1 */
|
|
8212
|
|
8213 /***************** Bit definition for USB_ADDR2_TX register *****************/
|
|
8214 #define USB_ADDR2_TX_ADDR2_TX ((uint32_t)0x0000FFFEU) /*!< Transmission Buffer Address 2 */
|
|
8215
|
|
8216 /***************** Bit definition for USB_ADDR3_TX register *****************/
|
|
8217 #define USB_ADDR3_TX_ADDR3_TX ((uint32_t)0x0000FFFEU) /*!< Transmission Buffer Address 3 */
|
|
8218
|
|
8219 /***************** Bit definition for USB_ADDR4_TX register *****************/
|
|
8220 #define USB_ADDR4_TX_ADDR4_TX ((uint32_t)0x0000FFFEU) /*!< Transmission Buffer Address 4 */
|
|
8221
|
|
8222 /***************** Bit definition for USB_ADDR5_TX register *****************/
|
|
8223 #define USB_ADDR5_TX_ADDR5_TX ((uint32_t)0x0000FFFEU) /*!< Transmission Buffer Address 5 */
|
|
8224
|
|
8225 /***************** Bit definition for USB_ADDR6_TX register *****************/
|
|
8226 #define USB_ADDR6_TX_ADDR6_TX ((uint32_t)0x0000FFFEU) /*!< Transmission Buffer Address 6 */
|
|
8227
|
|
8228 /***************** Bit definition for USB_ADDR7_TX register *****************/
|
|
8229 #define USB_ADDR7_TX_ADDR7_TX ((uint32_t)0x0000FFFEU) /*!< Transmission Buffer Address 7 */
|
|
8230
|
|
8231 /*----------------------------------------------------------------------------*/
|
|
8232
|
|
8233 /***************** Bit definition for USB_COUNT0_TX register ****************/
|
|
8234 #define USB_COUNT0_TX_COUNT0_TX ((uint32_t)0x000003FFU) /*!< Transmission Byte Count 0 */
|
|
8235
|
|
8236 /***************** Bit definition for USB_COUNT1_TX register ****************/
|
|
8237 #define USB_COUNT1_TX_COUNT1_TX ((uint32_t)0x000003FFU) /*!< Transmission Byte Count 1 */
|
|
8238
|
|
8239 /***************** Bit definition for USB_COUNT2_TX register ****************/
|
|
8240 #define USB_COUNT2_TX_COUNT2_TX ((uint32_t)0x000003FFU) /*!< Transmission Byte Count 2 */
|
|
8241
|
|
8242 /***************** Bit definition for USB_COUNT3_TX register ****************/
|
|
8243 #define USB_COUNT3_TX_COUNT3_TX ((uint32_t)0x000003FFU) /*!< Transmission Byte Count 3 */
|
|
8244
|
|
8245 /***************** Bit definition for USB_COUNT4_TX register ****************/
|
|
8246 #define USB_COUNT4_TX_COUNT4_TX ((uint32_t)0x000003FFU) /*!< Transmission Byte Count 4 */
|
|
8247
|
|
8248 /***************** Bit definition for USB_COUNT5_TX register ****************/
|
|
8249 #define USB_COUNT5_TX_COUNT5_TX ((uint32_t)0x000003FFU) /*!< Transmission Byte Count 5 */
|
|
8250
|
|
8251 /***************** Bit definition for USB_COUNT6_TX register ****************/
|
|
8252 #define USB_COUNT6_TX_COUNT6_TX ((uint32_t)0x000003FFU) /*!< Transmission Byte Count 6 */
|
|
8253
|
|
8254 /***************** Bit definition for USB_COUNT7_TX register ****************/
|
|
8255 #define USB_COUNT7_TX_COUNT7_TX ((uint32_t)0x000003FFU) /*!< Transmission Byte Count 7 */
|
|
8256
|
|
8257 /*----------------------------------------------------------------------------*/
|
|
8258
|
|
8259 /**************** Bit definition for USB_COUNT0_TX_0 register ***************/
|
|
8260 #define USB_COUNT0_TX_0_COUNT0_TX_0 ((uint32_t)0x000003FFU) /*!< Transmission Byte Count 0 (low) */
|
|
8261
|
|
8262 /**************** Bit definition for USB_COUNT0_TX_1 register ***************/
|
|
8263 #define USB_COUNT0_TX_1_COUNT0_TX_1 ((uint32_t)0x03FF0000U) /*!< Transmission Byte Count 0 (high) */
|
|
8264
|
|
8265 /**************** Bit definition for USB_COUNT1_TX_0 register ***************/
|
|
8266 #define USB_COUNT1_TX_0_COUNT1_TX_0 ((uint32_t)0x000003FFU) /*!< Transmission Byte Count 1 (low) */
|
|
8267
|
|
8268 /**************** Bit definition for USB_COUNT1_TX_1 register ***************/
|
|
8269 #define USB_COUNT1_TX_1_COUNT1_TX_1 ((uint32_t)0x03FF0000U) /*!< Transmission Byte Count 1 (high) */
|
|
8270
|
|
8271 /**************** Bit definition for USB_COUNT2_TX_0 register ***************/
|
|
8272 #define USB_COUNT2_TX_0_COUNT2_TX_0 ((uint32_t)0x000003FFU) /*!< Transmission Byte Count 2 (low) */
|
|
8273
|
|
8274 /**************** Bit definition for USB_COUNT2_TX_1 register ***************/
|
|
8275 #define USB_COUNT2_TX_1_COUNT2_TX_1 ((uint32_t)0x03FF0000U) /*!< Transmission Byte Count 2 (high) */
|
|
8276
|
|
8277 /**************** Bit definition for USB_COUNT3_TX_0 register ***************/
|
|
8278 #define USB_COUNT3_TX_0_COUNT3_TX_0 ((uint32_t)0x000003FFU) /*!< Transmission Byte Count 3 (low) */
|
|
8279
|
|
8280 /**************** Bit definition for USB_COUNT3_TX_1 register ***************/
|
|
8281 #define USB_COUNT3_TX_1_COUNT3_TX_1 ((uint32_t)0x03FF0000U) /*!< Transmission Byte Count 3 (high) */
|
|
8282
|
|
8283 /**************** Bit definition for USB_COUNT4_TX_0 register ***************/
|
|
8284 #define USB_COUNT4_TX_0_COUNT4_TX_0 ((uint32_t)0x000003FFU) /*!< Transmission Byte Count 4 (low) */
|
|
8285
|
|
8286 /**************** Bit definition for USB_COUNT4_TX_1 register ***************/
|
|
8287 #define USB_COUNT4_TX_1_COUNT4_TX_1 ((uint32_t)0x03FF0000U) /*!< Transmission Byte Count 4 (high) */
|
|
8288
|
|
8289 /**************** Bit definition for USB_COUNT5_TX_0 register ***************/
|
|
8290 #define USB_COUNT5_TX_0_COUNT5_TX_0 ((uint32_t)0x000003FFU) /*!< Transmission Byte Count 5 (low) */
|
|
8291
|
|
8292 /**************** Bit definition for USB_COUNT5_TX_1 register ***************/
|
|
8293 #define USB_COUNT5_TX_1_COUNT5_TX_1 ((uint32_t)0x03FF0000U) /*!< Transmission Byte Count 5 (high) */
|
|
8294
|
|
8295 /**************** Bit definition for USB_COUNT6_TX_0 register ***************/
|
|
8296 #define USB_COUNT6_TX_0_COUNT6_TX_0 ((uint32_t)0x000003FFU) /*!< Transmission Byte Count 6 (low) */
|
|
8297
|
|
8298 /**************** Bit definition for USB_COUNT6_TX_1 register ***************/
|
|
8299 #define USB_COUNT6_TX_1_COUNT6_TX_1 ((uint32_t)0x03FF0000U) /*!< Transmission Byte Count 6 (high) */
|
|
8300
|
|
8301 /**************** Bit definition for USB_COUNT7_TX_0 register ***************/
|
|
8302 #define USB_COUNT7_TX_0_COUNT7_TX_0 ((uint32_t)0x000003FFU) /*!< Transmission Byte Count 7 (low) */
|
|
8303
|
|
8304 /**************** Bit definition for USB_COUNT7_TX_1 register ***************/
|
|
8305 #define USB_COUNT7_TX_1_COUNT7_TX_1 ((uint32_t)0x03FF0000U) /*!< Transmission Byte Count 7 (high) */
|
|
8306
|
|
8307 /*----------------------------------------------------------------------------*/
|
|
8308
|
|
8309 /***************** Bit definition for USB_ADDR0_RX register *****************/
|
|
8310 #define USB_ADDR0_RX_ADDR0_RX ((uint32_t)0x0000FFFEU) /*!< Reception Buffer Address 0 */
|
|
8311
|
|
8312 /***************** Bit definition for USB_ADDR1_RX register *****************/
|
|
8313 #define USB_ADDR1_RX_ADDR1_RX ((uint32_t)0x0000FFFEU) /*!< Reception Buffer Address 1 */
|
|
8314
|
|
8315 /***************** Bit definition for USB_ADDR2_RX register *****************/
|
|
8316 #define USB_ADDR2_RX_ADDR2_RX ((uint32_t)0x0000FFFEU) /*!< Reception Buffer Address 2 */
|
|
8317
|
|
8318 /***************** Bit definition for USB_ADDR3_RX register *****************/
|
|
8319 #define USB_ADDR3_RX_ADDR3_RX ((uint32_t)0x0000FFFEU) /*!< Reception Buffer Address 3 */
|
|
8320
|
|
8321 /***************** Bit definition for USB_ADDR4_RX register *****************/
|
|
8322 #define USB_ADDR4_RX_ADDR4_RX ((uint32_t)0x0000FFFEU) /*!< Reception Buffer Address 4 */
|
|
8323
|
|
8324 /***************** Bit definition for USB_ADDR5_RX register *****************/
|
|
8325 #define USB_ADDR5_RX_ADDR5_RX ((uint32_t)0x0000FFFEU) /*!< Reception Buffer Address 5 */
|
|
8326
|
|
8327 /***************** Bit definition for USB_ADDR6_RX register *****************/
|
|
8328 #define USB_ADDR6_RX_ADDR6_RX ((uint32_t)0x0000FFFEU) /*!< Reception Buffer Address 6 */
|
|
8329
|
|
8330 /***************** Bit definition for USB_ADDR7_RX register *****************/
|
|
8331 #define USB_ADDR7_RX_ADDR7_RX ((uint32_t)0x0000FFFEU) /*!< Reception Buffer Address 7 */
|
|
8332
|
|
8333 /*----------------------------------------------------------------------------*/
|
|
8334
|
|
8335 /***************** Bit definition for USB_COUNT0_RX register ****************/
|
|
8336 #define USB_COUNT0_RX_COUNT0_RX ((uint32_t)0x000003FFU) /*!< Reception Byte Count */
|
|
8337
|
|
8338 #define USB_COUNT0_RX_NUM_BLOCK ((uint32_t)0x00007C00U) /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
|
|
8339 #define USB_COUNT0_RX_NUM_BLOCK_0 ((uint32_t)0x00000400U) /*!< Bit 0 */
|
|
8340 #define USB_COUNT0_RX_NUM_BLOCK_1 ((uint32_t)0x00000800U) /*!< Bit 1 */
|
|
8341 #define USB_COUNT0_RX_NUM_BLOCK_2 ((uint32_t)0x00001000U) /*!< Bit 2 */
|
|
8342 #define USB_COUNT0_RX_NUM_BLOCK_3 ((uint32_t)0x00002000U) /*!< Bit 3 */
|
|
8343 #define USB_COUNT0_RX_NUM_BLOCK_4 ((uint32_t)0x00004000U) /*!< Bit 4 */
|
|
8344
|
|
8345 #define USB_COUNT0_RX_BLSIZE ((uint32_t)0x00008000U) /*!< BLock SIZE */
|
|
8346
|
|
8347 /***************** Bit definition for USB_COUNT1_RX register ****************/
|
|
8348 #define USB_COUNT1_RX_COUNT1_RX ((uint32_t)0x000003FFU) /*!< Reception Byte Count */
|
|
8349
|
|
8350 #define USB_COUNT1_RX_NUM_BLOCK ((uint32_t)0x00007C00U) /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
|
|
8351 #define USB_COUNT1_RX_NUM_BLOCK_0 ((uint32_t)0x00000400U) /*!< Bit 0 */
|
|
8352 #define USB_COUNT1_RX_NUM_BLOCK_1 ((uint32_t)0x00000800U) /*!< Bit 1 */
|
|
8353 #define USB_COUNT1_RX_NUM_BLOCK_2 ((uint32_t)0x00001000U) /*!< Bit 2 */
|
|
8354 #define USB_COUNT1_RX_NUM_BLOCK_3 ((uint32_t)0x00002000U) /*!< Bit 3 */
|
|
8355 #define USB_COUNT1_RX_NUM_BLOCK_4 ((uint32_t)0x00004000U) /*!< Bit 4 */
|
|
8356
|
|
8357 #define USB_COUNT1_RX_BLSIZE ((uint32_t)0x00008000U) /*!< BLock SIZE */
|
|
8358
|
|
8359 /***************** Bit definition for USB_COUNT2_RX register ****************/
|
|
8360 #define USB_COUNT2_RX_COUNT2_RX ((uint32_t)0x000003FFU) /*!< Reception Byte Count */
|
|
8361
|
|
8362 #define USB_COUNT2_RX_NUM_BLOCK ((uint32_t)0x00007C00U) /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
|
|
8363 #define USB_COUNT2_RX_NUM_BLOCK_0 ((uint32_t)0x00000400U) /*!< Bit 0 */
|
|
8364 #define USB_COUNT2_RX_NUM_BLOCK_1 ((uint32_t)0x00000800U) /*!< Bit 1 */
|
|
8365 #define USB_COUNT2_RX_NUM_BLOCK_2 ((uint32_t)0x00001000U) /*!< Bit 2 */
|
|
8366 #define USB_COUNT2_RX_NUM_BLOCK_3 ((uint32_t)0x00002000U) /*!< Bit 3 */
|
|
8367 #define USB_COUNT2_RX_NUM_BLOCK_4 ((uint32_t)0x00004000U) /*!< Bit 4 */
|
|
8368
|
|
8369 #define USB_COUNT2_RX_BLSIZE ((uint32_t)0x00008000U) /*!< BLock SIZE */
|
|
8370
|
|
8371 /***************** Bit definition for USB_COUNT3_RX register ****************/
|
|
8372 #define USB_COUNT3_RX_COUNT3_RX ((uint32_t)0x000003FFU) /*!< Reception Byte Count */
|
|
8373
|
|
8374 #define USB_COUNT3_RX_NUM_BLOCK ((uint32_t)0x00007C00U) /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
|
|
8375 #define USB_COUNT3_RX_NUM_BLOCK_0 ((uint32_t)0x00000400U) /*!< Bit 0 */
|
|
8376 #define USB_COUNT3_RX_NUM_BLOCK_1 ((uint32_t)0x00000800U) /*!< Bit 1 */
|
|
8377 #define USB_COUNT3_RX_NUM_BLOCK_2 ((uint32_t)0x00001000U) /*!< Bit 2 */
|
|
8378 #define USB_COUNT3_RX_NUM_BLOCK_3 ((uint32_t)0x00002000U) /*!< Bit 3 */
|
|
8379 #define USB_COUNT3_RX_NUM_BLOCK_4 ((uint32_t)0x00004000U) /*!< Bit 4 */
|
|
8380
|
|
8381 #define USB_COUNT3_RX_BLSIZE ((uint32_t)0x00008000U) /*!< BLock SIZE */
|
|
8382
|
|
8383 /***************** Bit definition for USB_COUNT4_RX register ****************/
|
|
8384 #define USB_COUNT4_RX_COUNT4_RX ((uint32_t)0x000003FFU) /*!< Reception Byte Count */
|
|
8385
|
|
8386 #define USB_COUNT4_RX_NUM_BLOCK ((uint32_t)0x00007C00U) /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
|
|
8387 #define USB_COUNT4_RX_NUM_BLOCK_0 ((uint32_t)0x00000400U) /*!< Bit 0 */
|
|
8388 #define USB_COUNT4_RX_NUM_BLOCK_1 ((uint32_t)0x00000800U) /*!< Bit 1 */
|
|
8389 #define USB_COUNT4_RX_NUM_BLOCK_2 ((uint32_t)0x00001000U) /*!< Bit 2 */
|
|
8390 #define USB_COUNT4_RX_NUM_BLOCK_3 ((uint32_t)0x00002000U) /*!< Bit 3 */
|
|
8391 #define USB_COUNT4_RX_NUM_BLOCK_4 ((uint32_t)0x00004000U) /*!< Bit 4 */
|
|
8392
|
|
8393 #define USB_COUNT4_RX_BLSIZE ((uint32_t)0x00008000U) /*!< BLock SIZE */
|
|
8394
|
|
8395 /***************** Bit definition for USB_COUNT5_RX register ****************/
|
|
8396 #define USB_COUNT5_RX_COUNT5_RX ((uint32_t)0x000003FFU) /*!< Reception Byte Count */
|
|
8397
|
|
8398 #define USB_COUNT5_RX_NUM_BLOCK ((uint32_t)0x00007C00U) /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
|
|
8399 #define USB_COUNT5_RX_NUM_BLOCK_0 ((uint32_t)0x00000400U) /*!< Bit 0 */
|
|
8400 #define USB_COUNT5_RX_NUM_BLOCK_1 ((uint32_t)0x00000800U) /*!< Bit 1 */
|
|
8401 #define USB_COUNT5_RX_NUM_BLOCK_2 ((uint32_t)0x00001000U) /*!< Bit 2 */
|
|
8402 #define USB_COUNT5_RX_NUM_BLOCK_3 ((uint32_t)0x00002000U) /*!< Bit 3 */
|
|
8403 #define USB_COUNT5_RX_NUM_BLOCK_4 ((uint32_t)0x00004000U) /*!< Bit 4 */
|
|
8404
|
|
8405 #define USB_COUNT5_RX_BLSIZE ((uint32_t)0x00008000U) /*!< BLock SIZE */
|
|
8406
|
|
8407 /***************** Bit definition for USB_COUNT6_RX register ****************/
|
|
8408 #define USB_COUNT6_RX_COUNT6_RX ((uint32_t)0x000003FFU) /*!< Reception Byte Count */
|
|
8409
|
|
8410 #define USB_COUNT6_RX_NUM_BLOCK ((uint32_t)0x00007C00U) /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
|
|
8411 #define USB_COUNT6_RX_NUM_BLOCK_0 ((uint32_t)0x00000400U) /*!< Bit 0 */
|
|
8412 #define USB_COUNT6_RX_NUM_BLOCK_1 ((uint32_t)0x00000800U) /*!< Bit 1 */
|
|
8413 #define USB_COUNT6_RX_NUM_BLOCK_2 ((uint32_t)0x00001000U) /*!< Bit 2 */
|
|
8414 #define USB_COUNT6_RX_NUM_BLOCK_3 ((uint32_t)0x00002000U) /*!< Bit 3 */
|
|
8415 #define USB_COUNT6_RX_NUM_BLOCK_4 ((uint32_t)0x00004000U) /*!< Bit 4 */
|
|
8416
|
|
8417 #define USB_COUNT6_RX_BLSIZE ((uint32_t)0x00008000U) /*!< BLock SIZE */
|
|
8418
|
|
8419 /***************** Bit definition for USB_COUNT7_RX register ****************/
|
|
8420 #define USB_COUNT7_RX_COUNT7_RX ((uint32_t)0x000003FFU) /*!< Reception Byte Count */
|
|
8421
|
|
8422 #define USB_COUNT7_RX_NUM_BLOCK ((uint32_t)0x00007C00U) /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
|
|
8423 #define USB_COUNT7_RX_NUM_BLOCK_0 ((uint32_t)0x00000400U) /*!< Bit 0 */
|
|
8424 #define USB_COUNT7_RX_NUM_BLOCK_1 ((uint32_t)0x00000800U) /*!< Bit 1 */
|
|
8425 #define USB_COUNT7_RX_NUM_BLOCK_2 ((uint32_t)0x00001000U) /*!< Bit 2 */
|
|
8426 #define USB_COUNT7_RX_NUM_BLOCK_3 ((uint32_t)0x00002000U) /*!< Bit 3 */
|
|
8427 #define USB_COUNT7_RX_NUM_BLOCK_4 ((uint32_t)0x00004000U) /*!< Bit 4 */
|
|
8428
|
|
8429 #define USB_COUNT7_RX_BLSIZE ((uint32_t)0x00008000U) /*!< BLock SIZE */
|
|
8430
|
|
8431 /*----------------------------------------------------------------------------*/
|
|
8432
|
|
8433 /**************** Bit definition for USB_COUNT0_RX_0 register ***************/
|
|
8434 #define USB_COUNT0_RX_0_COUNT0_RX_0 ((uint32_t)0x000003FFU) /*!< Reception Byte Count (low) */
|
|
8435
|
|
8436 #define USB_COUNT0_RX_0_NUM_BLOCK_0 ((uint32_t)0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
|
|
8437 #define USB_COUNT0_RX_0_NUM_BLOCK_0_0 ((uint32_t)0x00000400U) /*!< Bit 0 */
|
|
8438 #define USB_COUNT0_RX_0_NUM_BLOCK_0_1 ((uint32_t)0x00000800U) /*!< Bit 1 */
|
|
8439 #define USB_COUNT0_RX_0_NUM_BLOCK_0_2 ((uint32_t)0x00001000U) /*!< Bit 2 */
|
|
8440 #define USB_COUNT0_RX_0_NUM_BLOCK_0_3 ((uint32_t)0x00002000U) /*!< Bit 3 */
|
|
8441 #define USB_COUNT0_RX_0_NUM_BLOCK_0_4 ((uint32_t)0x00004000U) /*!< Bit 4 */
|
|
8442
|
|
8443 #define USB_COUNT0_RX_0_BLSIZE_0 ((uint32_t)0x00008000U) /*!< BLock SIZE (low) */
|
|
8444
|
|
8445 /**************** Bit definition for USB_COUNT0_RX_1 register ***************/
|
|
8446 #define USB_COUNT0_RX_1_COUNT0_RX_1 ((uint32_t)0x03FF0000U) /*!< Reception Byte Count (high) */
|
|
8447
|
|
8448 #define USB_COUNT0_RX_1_NUM_BLOCK_1 ((uint32_t)0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
|
|
8449 #define USB_COUNT0_RX_1_NUM_BLOCK_1_0 ((uint32_t)0x04000000U) /*!< Bit 1 */
|
|
8450 #define USB_COUNT0_RX_1_NUM_BLOCK_1_1 ((uint32_t)0x08000000U) /*!< Bit 1 */
|
|
8451 #define USB_COUNT0_RX_1_NUM_BLOCK_1_2 ((uint32_t)0x10000000U) /*!< Bit 2 */
|
|
8452 #define USB_COUNT0_RX_1_NUM_BLOCK_1_3 ((uint32_t)0x20000000U) /*!< Bit 3 */
|
|
8453 #define USB_COUNT0_RX_1_NUM_BLOCK_1_4 ((uint32_t)0x40000000U) /*!< Bit 4 */
|
|
8454
|
|
8455 #define USB_COUNT0_RX_1_BLSIZE_1 ((uint32_t)0x80000000U) /*!< BLock SIZE (high) */
|
|
8456
|
|
8457 /**************** Bit definition for USB_COUNT1_RX_0 register ***************/
|
|
8458 #define USB_COUNT1_RX_0_COUNT1_RX_0 ((uint32_t)0x000003FFU) /*!< Reception Byte Count (low) */
|
|
8459
|
|
8460 #define USB_COUNT1_RX_0_NUM_BLOCK_0 ((uint32_t)0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
|
|
8461 #define USB_COUNT1_RX_0_NUM_BLOCK_0_0 ((uint32_t)0x00000400U) /*!< Bit 0 */
|
|
8462 #define USB_COUNT1_RX_0_NUM_BLOCK_0_1 ((uint32_t)0x00000800U) /*!< Bit 1 */
|
|
8463 #define USB_COUNT1_RX_0_NUM_BLOCK_0_2 ((uint32_t)0x00001000U) /*!< Bit 2 */
|
|
8464 #define USB_COUNT1_RX_0_NUM_BLOCK_0_3 ((uint32_t)0x00002000U) /*!< Bit 3 */
|
|
8465 #define USB_COUNT1_RX_0_NUM_BLOCK_0_4 ((uint32_t)0x00004000U) /*!< Bit 4 */
|
|
8466
|
|
8467 #define USB_COUNT1_RX_0_BLSIZE_0 ((uint32_t)0x00008000U) /*!< BLock SIZE (low) */
|
|
8468
|
|
8469 /**************** Bit definition for USB_COUNT1_RX_1 register ***************/
|
|
8470 #define USB_COUNT1_RX_1_COUNT1_RX_1 ((uint32_t)0x03FF0000U) /*!< Reception Byte Count (high) */
|
|
8471
|
|
8472 #define USB_COUNT1_RX_1_NUM_BLOCK_1 ((uint32_t)0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
|
|
8473 #define USB_COUNT1_RX_1_NUM_BLOCK_1_0 ((uint32_t)0x04000000U) /*!< Bit 0 */
|
|
8474 #define USB_COUNT1_RX_1_NUM_BLOCK_1_1 ((uint32_t)0x08000000U) /*!< Bit 1 */
|
|
8475 #define USB_COUNT1_RX_1_NUM_BLOCK_1_2 ((uint32_t)0x10000000U) /*!< Bit 2 */
|
|
8476 #define USB_COUNT1_RX_1_NUM_BLOCK_1_3 ((uint32_t)0x20000000U) /*!< Bit 3 */
|
|
8477 #define USB_COUNT1_RX_1_NUM_BLOCK_1_4 ((uint32_t)0x40000000U) /*!< Bit 4 */
|
|
8478
|
|
8479 #define USB_COUNT1_RX_1_BLSIZE_1 ((uint32_t)0x80000000U) /*!< BLock SIZE (high) */
|
|
8480
|
|
8481 /**************** Bit definition for USB_COUNT2_RX_0 register ***************/
|
|
8482 #define USB_COUNT2_RX_0_COUNT2_RX_0 ((uint32_t)0x000003FFU) /*!< Reception Byte Count (low) */
|
|
8483
|
|
8484 #define USB_COUNT2_RX_0_NUM_BLOCK_0 ((uint32_t)0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
|
|
8485 #define USB_COUNT2_RX_0_NUM_BLOCK_0_0 ((uint32_t)0x00000400U) /*!< Bit 0 */
|
|
8486 #define USB_COUNT2_RX_0_NUM_BLOCK_0_1 ((uint32_t)0x00000800U) /*!< Bit 1 */
|
|
8487 #define USB_COUNT2_RX_0_NUM_BLOCK_0_2 ((uint32_t)0x00001000U) /*!< Bit 2 */
|
|
8488 #define USB_COUNT2_RX_0_NUM_BLOCK_0_3 ((uint32_t)0x00002000U) /*!< Bit 3 */
|
|
8489 #define USB_COUNT2_RX_0_NUM_BLOCK_0_4 ((uint32_t)0x00004000U) /*!< Bit 4 */
|
|
8490
|
|
8491 #define USB_COUNT2_RX_0_BLSIZE_0 ((uint32_t)0x00008000U) /*!< BLock SIZE (low) */
|
|
8492
|
|
8493 /**************** Bit definition for USB_COUNT2_RX_1 register ***************/
|
|
8494 #define USB_COUNT2_RX_1_COUNT2_RX_1 ((uint32_t)0x03FF0000U) /*!< Reception Byte Count (high) */
|
|
8495
|
|
8496 #define USB_COUNT2_RX_1_NUM_BLOCK_1 ((uint32_t)0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
|
|
8497 #define USB_COUNT2_RX_1_NUM_BLOCK_1_0 ((uint32_t)0x04000000U) /*!< Bit 0 */
|
|
8498 #define USB_COUNT2_RX_1_NUM_BLOCK_1_1 ((uint32_t)0x08000000U) /*!< Bit 1 */
|
|
8499 #define USB_COUNT2_RX_1_NUM_BLOCK_1_2 ((uint32_t)0x10000000U) /*!< Bit 2 */
|
|
8500 #define USB_COUNT2_RX_1_NUM_BLOCK_1_3 ((uint32_t)0x20000000U) /*!< Bit 3 */
|
|
8501 #define USB_COUNT2_RX_1_NUM_BLOCK_1_4 ((uint32_t)0x40000000U) /*!< Bit 4 */
|
|
8502
|
|
8503 #define USB_COUNT2_RX_1_BLSIZE_1 ((uint32_t)0x80000000U) /*!< BLock SIZE (high) */
|
|
8504
|
|
8505 /**************** Bit definition for USB_COUNT3_RX_0 register ***************/
|
|
8506 #define USB_COUNT3_RX_0_COUNT3_RX_0 ((uint32_t)0x000003FFU) /*!< Reception Byte Count (low) */
|
|
8507
|
|
8508 #define USB_COUNT3_RX_0_NUM_BLOCK_0 ((uint32_t)0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
|
|
8509 #define USB_COUNT3_RX_0_NUM_BLOCK_0_0 ((uint32_t)0x00000400U) /*!< Bit 0 */
|
|
8510 #define USB_COUNT3_RX_0_NUM_BLOCK_0_1 ((uint32_t)0x00000800U) /*!< Bit 1 */
|
|
8511 #define USB_COUNT3_RX_0_NUM_BLOCK_0_2 ((uint32_t)0x00001000U) /*!< Bit 2 */
|
|
8512 #define USB_COUNT3_RX_0_NUM_BLOCK_0_3 ((uint32_t)0x00002000U) /*!< Bit 3 */
|
|
8513 #define USB_COUNT3_RX_0_NUM_BLOCK_0_4 ((uint32_t)0x00004000U) /*!< Bit 4 */
|
|
8514
|
|
8515 #define USB_COUNT3_RX_0_BLSIZE_0 ((uint32_t)0x00008000U) /*!< BLock SIZE (low) */
|
|
8516
|
|
8517 /**************** Bit definition for USB_COUNT3_RX_1 register ***************/
|
|
8518 #define USB_COUNT3_RX_1_COUNT3_RX_1 ((uint32_t)0x03FF0000U) /*!< Reception Byte Count (high) */
|
|
8519
|
|
8520 #define USB_COUNT3_RX_1_NUM_BLOCK_1 ((uint32_t)0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
|
|
8521 #define USB_COUNT3_RX_1_NUM_BLOCK_1_0 ((uint32_t)0x04000000U) /*!< Bit 0 */
|
|
8522 #define USB_COUNT3_RX_1_NUM_BLOCK_1_1 ((uint32_t)0x08000000U) /*!< Bit 1 */
|
|
8523 #define USB_COUNT3_RX_1_NUM_BLOCK_1_2 ((uint32_t)0x10000000U) /*!< Bit 2 */
|
|
8524 #define USB_COUNT3_RX_1_NUM_BLOCK_1_3 ((uint32_t)0x20000000U) /*!< Bit 3 */
|
|
8525 #define USB_COUNT3_RX_1_NUM_BLOCK_1_4 ((uint32_t)0x40000000U) /*!< Bit 4 */
|
|
8526
|
|
8527 #define USB_COUNT3_RX_1_BLSIZE_1 ((uint32_t)0x80000000U) /*!< BLock SIZE (high) */
|
|
8528
|
|
8529 /**************** Bit definition for USB_COUNT4_RX_0 register ***************/
|
|
8530 #define USB_COUNT4_RX_0_COUNT4_RX_0 ((uint32_t)0x000003FFU) /*!< Reception Byte Count (low) */
|
|
8531
|
|
8532 #define USB_COUNT4_RX_0_NUM_BLOCK_0 ((uint32_t)0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
|
|
8533 #define USB_COUNT4_RX_0_NUM_BLOCK_0_0 ((uint32_t)0x00000400U) /*!< Bit 0 */
|
|
8534 #define USB_COUNT4_RX_0_NUM_BLOCK_0_1 ((uint32_t)0x00000800U) /*!< Bit 1 */
|
|
8535 #define USB_COUNT4_RX_0_NUM_BLOCK_0_2 ((uint32_t)0x00001000U) /*!< Bit 2 */
|
|
8536 #define USB_COUNT4_RX_0_NUM_BLOCK_0_3 ((uint32_t)0x00002000U) /*!< Bit 3 */
|
|
8537 #define USB_COUNT4_RX_0_NUM_BLOCK_0_4 ((uint32_t)0x00004000U) /*!< Bit 4 */
|
|
8538
|
|
8539 #define USB_COUNT4_RX_0_BLSIZE_0 ((uint32_t)0x00008000U) /*!< BLock SIZE (low) */
|
|
8540
|
|
8541 /**************** Bit definition for USB_COUNT4_RX_1 register ***************/
|
|
8542 #define USB_COUNT4_RX_1_COUNT4_RX_1 ((uint32_t)0x03FF0000U) /*!< Reception Byte Count (high) */
|
|
8543
|
|
8544 #define USB_COUNT4_RX_1_NUM_BLOCK_1 ((uint32_t)0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
|
|
8545 #define USB_COUNT4_RX_1_NUM_BLOCK_1_0 ((uint32_t)0x04000000U) /*!< Bit 0 */
|
|
8546 #define USB_COUNT4_RX_1_NUM_BLOCK_1_1 ((uint32_t)0x08000000U) /*!< Bit 1 */
|
|
8547 #define USB_COUNT4_RX_1_NUM_BLOCK_1_2 ((uint32_t)0x10000000U) /*!< Bit 2 */
|
|
8548 #define USB_COUNT4_RX_1_NUM_BLOCK_1_3 ((uint32_t)0x20000000U) /*!< Bit 3 */
|
|
8549 #define USB_COUNT4_RX_1_NUM_BLOCK_1_4 ((uint32_t)0x40000000U) /*!< Bit 4 */
|
|
8550
|
|
8551 #define USB_COUNT4_RX_1_BLSIZE_1 ((uint32_t)0x80000000U) /*!< BLock SIZE (high) */
|
|
8552
|
|
8553 /**************** Bit definition for USB_COUNT5_RX_0 register ***************/
|
|
8554 #define USB_COUNT5_RX_0_COUNT5_RX_0 ((uint32_t)0x000003FFU) /*!< Reception Byte Count (low) */
|
|
8555
|
|
8556 #define USB_COUNT5_RX_0_NUM_BLOCK_0 ((uint32_t)0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
|
|
8557 #define USB_COUNT5_RX_0_NUM_BLOCK_0_0 ((uint32_t)0x00000400U) /*!< Bit 0 */
|
|
8558 #define USB_COUNT5_RX_0_NUM_BLOCK_0_1 ((uint32_t)0x00000800U) /*!< Bit 1 */
|
|
8559 #define USB_COUNT5_RX_0_NUM_BLOCK_0_2 ((uint32_t)0x00001000U) /*!< Bit 2 */
|
|
8560 #define USB_COUNT5_RX_0_NUM_BLOCK_0_3 ((uint32_t)0x00002000U) /*!< Bit 3 */
|
|
8561 #define USB_COUNT5_RX_0_NUM_BLOCK_0_4 ((uint32_t)0x00004000U) /*!< Bit 4 */
|
|
8562
|
|
8563 #define USB_COUNT5_RX_0_BLSIZE_0 ((uint32_t)0x00008000U) /*!< BLock SIZE (low) */
|
|
8564
|
|
8565 /**************** Bit definition for USB_COUNT5_RX_1 register ***************/
|
|
8566 #define USB_COUNT5_RX_1_COUNT5_RX_1 ((uint32_t)0x03FF0000U) /*!< Reception Byte Count (high) */
|
|
8567
|
|
8568 #define USB_COUNT5_RX_1_NUM_BLOCK_1 ((uint32_t)0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
|
|
8569 #define USB_COUNT5_RX_1_NUM_BLOCK_1_0 ((uint32_t)0x04000000U) /*!< Bit 0 */
|
|
8570 #define USB_COUNT5_RX_1_NUM_BLOCK_1_1 ((uint32_t)0x08000000U) /*!< Bit 1 */
|
|
8571 #define USB_COUNT5_RX_1_NUM_BLOCK_1_2 ((uint32_t)0x10000000U) /*!< Bit 2 */
|
|
8572 #define USB_COUNT5_RX_1_NUM_BLOCK_1_3 ((uint32_t)0x20000000U) /*!< Bit 3 */
|
|
8573 #define USB_COUNT5_RX_1_NUM_BLOCK_1_4 ((uint32_t)0x40000000U) /*!< Bit 4 */
|
|
8574
|
|
8575 #define USB_COUNT5_RX_1_BLSIZE_1 ((uint32_t)0x80000000U) /*!< BLock SIZE (high) */
|
|
8576
|
|
8577 /*************** Bit definition for USB_COUNT6_RX_0 register ***************/
|
|
8578 #define USB_COUNT6_RX_0_COUNT6_RX_0 ((uint32_t)0x000003FFU) /*!< Reception Byte Count (low) */
|
|
8579
|
|
8580 #define USB_COUNT6_RX_0_NUM_BLOCK_0 ((uint32_t)0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
|
|
8581 #define USB_COUNT6_RX_0_NUM_BLOCK_0_0 ((uint32_t)0x00000400U) /*!< Bit 0 */
|
|
8582 #define USB_COUNT6_RX_0_NUM_BLOCK_0_1 ((uint32_t)0x00000800U) /*!< Bit 1 */
|
|
8583 #define USB_COUNT6_RX_0_NUM_BLOCK_0_2 ((uint32_t)0x00001000U) /*!< Bit 2 */
|
|
8584 #define USB_COUNT6_RX_0_NUM_BLOCK_0_3 ((uint32_t)0x00002000U) /*!< Bit 3 */
|
|
8585 #define USB_COUNT6_RX_0_NUM_BLOCK_0_4 ((uint32_t)0x00004000U) /*!< Bit 4 */
|
|
8586
|
|
8587 #define USB_COUNT6_RX_0_BLSIZE_0 ((uint32_t)0x00008000U) /*!< BLock SIZE (low) */
|
|
8588
|
|
8589 /**************** Bit definition for USB_COUNT6_RX_1 register ***************/
|
|
8590 #define USB_COUNT6_RX_1_COUNT6_RX_1 ((uint32_t)0x03FF0000U) /*!< Reception Byte Count (high) */
|
|
8591
|
|
8592 #define USB_COUNT6_RX_1_NUM_BLOCK_1 ((uint32_t)0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
|
|
8593 #define USB_COUNT6_RX_1_NUM_BLOCK_1_0 ((uint32_t)0x04000000U) /*!< Bit 0 */
|
|
8594 #define USB_COUNT6_RX_1_NUM_BLOCK_1_1 ((uint32_t)0x08000000U) /*!< Bit 1 */
|
|
8595 #define USB_COUNT6_RX_1_NUM_BLOCK_1_2 ((uint32_t)0x10000000U) /*!< Bit 2 */
|
|
8596 #define USB_COUNT6_RX_1_NUM_BLOCK_1_3 ((uint32_t)0x20000000U) /*!< Bit 3 */
|
|
8597 #define USB_COUNT6_RX_1_NUM_BLOCK_1_4 ((uint32_t)0x40000000U) /*!< Bit 4 */
|
|
8598
|
|
8599 #define USB_COUNT6_RX_1_BLSIZE_1 ((uint32_t)0x80000000U) /*!< BLock SIZE (high) */
|
|
8600
|
|
8601 /*************** Bit definition for USB_COUNT7_RX_0 register ****************/
|
|
8602 #define USB_COUNT7_RX_0_COUNT7_RX_0 ((uint32_t)0x000003FFU) /*!< Reception Byte Count (low) */
|
|
8603
|
|
8604 #define USB_COUNT7_RX_0_NUM_BLOCK_0 ((uint32_t)0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
|
|
8605 #define USB_COUNT7_RX_0_NUM_BLOCK_0_0 ((uint32_t)0x00000400U) /*!< Bit 0 */
|
|
8606 #define USB_COUNT7_RX_0_NUM_BLOCK_0_1 ((uint32_t)0x00000800U) /*!< Bit 1 */
|
|
8607 #define USB_COUNT7_RX_0_NUM_BLOCK_0_2 ((uint32_t)0x00001000U) /*!< Bit 2 */
|
|
8608 #define USB_COUNT7_RX_0_NUM_BLOCK_0_3 ((uint32_t)0x00002000U) /*!< Bit 3 */
|
|
8609 #define USB_COUNT7_RX_0_NUM_BLOCK_0_4 ((uint32_t)0x00004000U) /*!< Bit 4 */
|
|
8610
|
|
8611 #define USB_COUNT7_RX_0_BLSIZE_0 ((uint32_t)0x00008000U) /*!< BLock SIZE (low) */
|
|
8612
|
|
8613 /*************** Bit definition for USB_COUNT7_RX_1 register ****************/
|
|
8614 #define USB_COUNT7_RX_1_COUNT7_RX_1 ((uint32_t)0x03FF0000U) /*!< Reception Byte Count (high) */
|
|
8615
|
|
8616 #define USB_COUNT7_RX_1_NUM_BLOCK_1 ((uint32_t)0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
|
|
8617 #define USB_COUNT7_RX_1_NUM_BLOCK_1_0 ((uint32_t)0x04000000U) /*!< Bit 0 */
|
|
8618 #define USB_COUNT7_RX_1_NUM_BLOCK_1_1 ((uint32_t)0x08000000U) /*!< Bit 1 */
|
|
8619 #define USB_COUNT7_RX_1_NUM_BLOCK_1_2 ((uint32_t)0x10000000U) /*!< Bit 2 */
|
|
8620 #define USB_COUNT7_RX_1_NUM_BLOCK_1_3 ((uint32_t)0x20000000U) /*!< Bit 3 */
|
|
8621 #define USB_COUNT7_RX_1_NUM_BLOCK_1_4 ((uint32_t)0x40000000U) /*!< Bit 4 */
|
|
8622
|
|
8623 #define USB_COUNT7_RX_1_BLSIZE_1 ((uint32_t)0x80000000U) /*!< BLock SIZE (high) */
|
|
8624
|
|
8625
|
|
8626 /**
|
|
8627 * @}
|
|
8628 */
|
|
8629
|
|
8630 /**
|
|
8631 * @}
|
|
8632 */
|
|
8633
|
|
8634 /** @addtogroup Exported_macros
|
|
8635 * @{
|
|
8636 */
|
|
8637
|
|
8638 /******************************* ADC Instances ********************************/
|
|
8639 #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
|
|
8640
|
|
8641 #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC1_COMMON)
|
|
8642
|
|
8643 /******************************* AES Instances ********************************/
|
|
8644 #define IS_AES_ALL_INSTANCE(INSTANCE) ((INSTANCE) == AES)
|
|
8645
|
|
8646 /******************************** CAN Instances ******************************/
|
|
8647 #define IS_CAN_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CAN1)
|
|
8648
|
|
8649 /******************************** COMP Instances ******************************/
|
|
8650 #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \
|
|
8651 ((INSTANCE) == COMP2))
|
|
8652
|
|
8653 #define IS_COMP_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == COMP12_COMMON)
|
|
8654
|
|
8655 /******************** COMP Instances with window mode capability **************/
|
|
8656 #define IS_COMP_WINDOWMODE_INSTANCE(INSTANCE) ((INSTANCE) == COMP2)
|
|
8657
|
|
8658 /******************************* CRC Instances ********************************/
|
|
8659 #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
|
|
8660
|
|
8661 /******************************* DAC Instances ********************************/
|
|
8662 #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC1)
|
|
8663
|
|
8664 /******************************** DMA Instances *******************************/
|
|
8665 #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \
|
|
8666 ((INSTANCE) == DMA1_Channel2) || \
|
|
8667 ((INSTANCE) == DMA1_Channel3) || \
|
|
8668 ((INSTANCE) == DMA1_Channel4) || \
|
|
8669 ((INSTANCE) == DMA1_Channel5) || \
|
|
8670 ((INSTANCE) == DMA1_Channel6) || \
|
|
8671 ((INSTANCE) == DMA1_Channel7) || \
|
|
8672 ((INSTANCE) == DMA2_Channel1) || \
|
|
8673 ((INSTANCE) == DMA2_Channel2) || \
|
|
8674 ((INSTANCE) == DMA2_Channel3) || \
|
|
8675 ((INSTANCE) == DMA2_Channel4) || \
|
|
8676 ((INSTANCE) == DMA2_Channel5) || \
|
|
8677 ((INSTANCE) == DMA2_Channel6) || \
|
|
8678 ((INSTANCE) == DMA2_Channel7))
|
|
8679
|
|
8680 /******************************* GPIO Instances *******************************/
|
|
8681 #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
|
|
8682 ((INSTANCE) == GPIOB) || \
|
|
8683 ((INSTANCE) == GPIOC) || \
|
|
8684 ((INSTANCE) == GPIOD) || \
|
|
8685 ((INSTANCE) == GPIOE) || \
|
|
8686 ((INSTANCE) == GPIOH))
|
|
8687
|
|
8688 /******************************* GPIO AF Instances ****************************/
|
|
8689 /* On L4, all GPIO Bank support AF */
|
|
8690 #define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
|
|
8691
|
|
8692 /**************************** GPIO Lock Instances *****************************/
|
|
8693 /* On L4, all GPIO Bank support the Lock mechanism */
|
|
8694 #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
|
|
8695
|
|
8696 /******************************** I2C Instances *******************************/
|
|
8697 #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
|
|
8698 ((INSTANCE) == I2C2) || \
|
|
8699 ((INSTANCE) == I2C3))
|
|
8700
|
|
8701 /****************** I2C Instances : wakeup capability from stop modes *********/
|
|
8702 #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) IS_I2C_ALL_INSTANCE(INSTANCE)
|
|
8703
|
|
8704 /******************************* LCD Instances ********************************/
|
|
8705 #define IS_LCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == LCD)
|
|
8706
|
|
8707 /****************************** OPAMP Instances *******************************/
|
|
8708 #define IS_OPAMP_ALL_INSTANCE(INSTANCE) ((INSTANCE) == OPAMP1)
|
|
8709
|
|
8710 #define IS_OPAMP_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == OPAMP1_COMMON)
|
|
8711
|
|
8712 /******************************* QSPI Instances *******************************/
|
|
8713 #define IS_QSPI_ALL_INSTANCE(INSTANCE) ((INSTANCE) == QUADSPI)
|
|
8714
|
|
8715 /******************************* RNG Instances ********************************/
|
|
8716 #define IS_RNG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RNG)
|
|
8717
|
|
8718 /****************************** RTC Instances *********************************/
|
|
8719 #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
|
|
8720
|
|
8721 /******************************** SAI Instances *******************************/
|
|
8722 #define IS_SAI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SAI1_Block_A) || \
|
|
8723 ((INSTANCE) == SAI1_Block_B))
|
|
8724
|
|
8725 /****************************** SDMMC Instances *******************************/
|
|
8726 #define IS_SDMMC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SDMMC1)
|
|
8727
|
|
8728 /****************************** SMBUS Instances *******************************/
|
|
8729 #define IS_SMBUS_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
|
|
8730 ((INSTANCE) == I2C2) || \
|
|
8731 ((INSTANCE) == I2C3))
|
|
8732
|
|
8733 /******************************** SPI Instances *******************************/
|
|
8734 #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
|
|
8735 ((INSTANCE) == SPI2) || \
|
|
8736 ((INSTANCE) == SPI3))
|
|
8737
|
|
8738 /******************************** SWPMI Instances *****************************/
|
|
8739 #define IS_SWPMI_INSTANCE(INSTANCE) ((INSTANCE) == SWPMI1)
|
|
8740
|
|
8741 /****************** LPTIM Instances : All supported instances *****************/
|
|
8742 #define IS_LPTIM_INSTANCE(INSTANCE) (((INSTANCE) == LPTIM1) || \
|
|
8743 ((INSTANCE) == LPTIM2))
|
|
8744
|
|
8745 /****************** TIM Instances : All supported instances *******************/
|
|
8746 #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
|
|
8747 ((INSTANCE) == TIM2) || \
|
|
8748 ((INSTANCE) == TIM6) || \
|
|
8749 ((INSTANCE) == TIM7) || \
|
|
8750 ((INSTANCE) == TIM15) || \
|
|
8751 ((INSTANCE) == TIM16))
|
|
8752
|
|
8753 /****************** TIM Instances : supporting 32 bits counter ****************/
|
|
8754 #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE) ((INSTANCE) == TIM2)
|
|
8755
|
|
8756 /****************** TIM Instances : supporting the break function *************/
|
|
8757 #define IS_TIM_BREAK_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
|
|
8758 ((INSTANCE) == TIM15) || \
|
|
8759 ((INSTANCE) == TIM16))
|
|
8760
|
|
8761 /************** TIM Instances : supporting Break source selection *************/
|
|
8762 #define IS_TIM_BREAKSOURCE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
|
|
8763 ((INSTANCE) == TIM15) || \
|
|
8764 ((INSTANCE) == TIM16))
|
|
8765
|
|
8766 /****************** TIM Instances : supporting 2 break inputs *****************/
|
|
8767 #define IS_TIM_BKIN2_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
|
|
8768
|
|
8769 /************* TIM Instances : at least 1 capture/compare channel *************/
|
|
8770 #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
|
|
8771 ((INSTANCE) == TIM2) || \
|
|
8772 ((INSTANCE) == TIM15) || \
|
|
8773 ((INSTANCE) == TIM16))
|
|
8774
|
|
8775 /************ TIM Instances : at least 2 capture/compare channels *************/
|
|
8776 #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
|
|
8777 ((INSTANCE) == TIM2) || \
|
|
8778 ((INSTANCE) == TIM15))
|
|
8779
|
|
8780 /************ TIM Instances : at least 3 capture/compare channels *************/
|
|
8781 #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
|
|
8782 ((INSTANCE) == TIM2))
|
|
8783
|
|
8784 /************ TIM Instances : at least 4 capture/compare channels *************/
|
|
8785 #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
|
|
8786 ((INSTANCE) == TIM2))
|
|
8787
|
|
8788 /****************** TIM Instances : at least 5 capture/compare channels *******/
|
|
8789 #define IS_TIM_CC5_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
|
|
8790
|
|
8791 /****************** TIM Instances : at least 6 capture/compare channels *******/
|
|
8792 #define IS_TIM_CC6_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
|
|
8793
|
|
8794 /************ TIM Instances : DMA requests generation (TIMx_DIER.COMDE) *******/
|
|
8795 #define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
|
|
8796 ((INSTANCE) == TIM15) || \
|
|
8797 ((INSTANCE) == TIM16))
|
|
8798
|
|
8799 /****************** TIM Instances : DMA requests generation (TIMx_DIER.UDE) ***/
|
|
8800 #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
|
|
8801 ((INSTANCE) == TIM2) || \
|
|
8802 ((INSTANCE) == TIM6) || \
|
|
8803 ((INSTANCE) == TIM7) || \
|
|
8804 ((INSTANCE) == TIM15) || \
|
|
8805 ((INSTANCE) == TIM16))
|
|
8806
|
|
8807 /************ TIM Instances : DMA requests generation (TIMx_DIER.CCxDE) *******/
|
|
8808 #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
|
|
8809 ((INSTANCE) == TIM2) || \
|
|
8810 ((INSTANCE) == TIM15) || \
|
|
8811 ((INSTANCE) == TIM16))
|
|
8812
|
|
8813 /******************** TIM Instances : DMA burst feature ***********************/
|
|
8814 #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
|
|
8815 ((INSTANCE) == TIM2) || \
|
|
8816 ((INSTANCE) == TIM15) || \
|
|
8817 ((INSTANCE) == TIM16))
|
|
8818
|
|
8819 /******************* TIM Instances : output(s) available **********************/
|
|
8820 #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
|
|
8821 ((((INSTANCE) == TIM1) && \
|
|
8822 (((CHANNEL) == TIM_CHANNEL_1) || \
|
|
8823 ((CHANNEL) == TIM_CHANNEL_2) || \
|
|
8824 ((CHANNEL) == TIM_CHANNEL_3) || \
|
|
8825 ((CHANNEL) == TIM_CHANNEL_4) || \
|
|
8826 ((CHANNEL) == TIM_CHANNEL_5) || \
|
|
8827 ((CHANNEL) == TIM_CHANNEL_6))) \
|
|
8828 || \
|
|
8829 (((INSTANCE) == TIM2) && \
|
|
8830 (((CHANNEL) == TIM_CHANNEL_1) || \
|
|
8831 ((CHANNEL) == TIM_CHANNEL_2) || \
|
|
8832 ((CHANNEL) == TIM_CHANNEL_3) || \
|
|
8833 ((CHANNEL) == TIM_CHANNEL_4))) \
|
|
8834 || \
|
|
8835 (((INSTANCE) == TIM15) && \
|
|
8836 (((CHANNEL) == TIM_CHANNEL_1) || \
|
|
8837 ((CHANNEL) == TIM_CHANNEL_2))) \
|
|
8838 || \
|
|
8839 (((INSTANCE) == TIM16) && \
|
|
8840 (((CHANNEL) == TIM_CHANNEL_1))))
|
|
8841
|
|
8842 /****************** TIM Instances : supporting complementary output(s) ********/
|
|
8843 #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
|
|
8844 ((((INSTANCE) == TIM1) && \
|
|
8845 (((CHANNEL) == TIM_CHANNEL_1) || \
|
|
8846 ((CHANNEL) == TIM_CHANNEL_2) || \
|
|
8847 ((CHANNEL) == TIM_CHANNEL_3))) \
|
|
8848 || \
|
|
8849 (((INSTANCE) == TIM15) && \
|
|
8850 ((CHANNEL) == TIM_CHANNEL_1)) \
|
|
8851 || \
|
|
8852 (((INSTANCE) == TIM16) && \
|
|
8853 ((CHANNEL) == TIM_CHANNEL_1)))
|
|
8854
|
|
8855 /****************** TIM Instances : supporting clock division *****************/
|
|
8856 #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
|
|
8857 ((INSTANCE) == TIM2) || \
|
|
8858 ((INSTANCE) == TIM15) || \
|
|
8859 ((INSTANCE) == TIM16))
|
|
8860
|
|
8861 /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/
|
|
8862 #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
|
|
8863 ((INSTANCE) == TIM2) || \
|
|
8864 ((INSTANCE) == TIM15))
|
|
8865
|
|
8866 /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/
|
|
8867 #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
|
|
8868 ((INSTANCE) == TIM2))
|
|
8869
|
|
8870 /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/
|
|
8871 #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
|
|
8872 ((INSTANCE) == TIM2) || \
|
|
8873 ((INSTANCE) == TIM15))
|
|
8874
|
|
8875 /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/
|
|
8876 #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
|
|
8877 ((INSTANCE) == TIM2) || \
|
|
8878 ((INSTANCE) == TIM15))
|
|
8879
|
|
8880 /****************** TIM Instances : supporting combined 3-phase PWM mode ******/
|
|
8881 #define IS_TIM_COMBINED3PHASEPWM_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
|
|
8882
|
|
8883 /****************** TIM Instances : supporting commutation event generation ***/
|
|
8884 #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
|
|
8885 ((INSTANCE) == TIM15) || \
|
|
8886 ((INSTANCE) == TIM16))
|
|
8887
|
|
8888 /****************** TIM Instances : supporting counting mode selection ********/
|
|
8889 #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
|
|
8890 ((INSTANCE) == TIM2))
|
|
8891
|
|
8892 /****************** TIM Instances : supporting encoder interface **************/
|
|
8893 #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
|
|
8894 ((INSTANCE) == TIM2))
|
|
8895
|
|
8896 /****************** TIM Instances : supporting Hall sensor interface **********/
|
|
8897 #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
|
|
8898 ((INSTANCE) == TIM2))
|
|
8899
|
|
8900 /**************** TIM Instances : external trigger input available ************/
|
|
8901 #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
|
|
8902 ((INSTANCE) == TIM2))
|
|
8903
|
|
8904 /************* TIM Instances : supporting ETR source selection ***************/
|
|
8905 #define IS_TIM_ETRSEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
|
|
8906 ((INSTANCE) == TIM2))
|
|
8907
|
|
8908 /****** TIM Instances : Master mode available (TIMx_CR2.MMS available )********/
|
|
8909 #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
|
|
8910 ((INSTANCE) == TIM2) || \
|
|
8911 ((INSTANCE) == TIM6) || \
|
|
8912 ((INSTANCE) == TIM7) || \
|
|
8913 ((INSTANCE) == TIM15))
|
|
8914
|
|
8915 /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
|
|
8916 #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
|
|
8917 ((INSTANCE) == TIM2) || \
|
|
8918 ((INSTANCE) == TIM15))
|
|
8919
|
|
8920 /****************** TIM Instances : supporting OCxREF clear *******************/
|
|
8921 #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
|
|
8922 ((INSTANCE) == TIM2))
|
|
8923
|
|
8924 /****************** TIM Instances : remapping capability **********************/
|
|
8925 #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
|
|
8926 ((INSTANCE) == TIM2) || \
|
|
8927 ((INSTANCE) == TIM15) || \
|
|
8928 ((INSTANCE) == TIM16))
|
|
8929
|
|
8930 /****************** TIM Instances : supporting repetition counter *************/
|
|
8931 #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
|
|
8932 ((INSTANCE) == TIM15) || \
|
|
8933 ((INSTANCE) == TIM16))
|
|
8934
|
|
8935 /****************** TIM Instances : supporting synchronization ****************/
|
|
8936 #define IS_TIM_SYNCHRO_INSTANCE(INSTANCE) IS_TIM_MASTER_INSTANCE(INSTANCE)
|
|
8937
|
|
8938 /****************** TIM Instances : supporting ADC triggering through TRGO2 ***/
|
|
8939 #define IS_TIM_TRGO2_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
|
|
8940
|
|
8941 /******************* TIM Instances : Timer input XOR function *****************/
|
|
8942 #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
|
|
8943 ((INSTANCE) == TIM2) || \
|
|
8944 ((INSTANCE) == TIM15))
|
|
8945
|
|
8946 /****************************** TSC Instances *********************************/
|
|
8947 #define IS_TSC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == TSC)
|
|
8948
|
|
8949 /******************** USART Instances : Synchronous mode **********************/
|
|
8950 #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
|
|
8951 ((INSTANCE) == USART2) || \
|
|
8952 ((INSTANCE) == USART3))
|
|
8953
|
|
8954 /******************** UART Instances : Asynchronous mode **********************/
|
|
8955 #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
|
|
8956 ((INSTANCE) == USART2) || \
|
|
8957 ((INSTANCE) == USART3))
|
|
8958
|
|
8959 /****************** UART Instances : Auto Baud Rate detection ****************/
|
|
8960 #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
|
|
8961 ((INSTANCE) == USART2) || \
|
|
8962 ((INSTANCE) == USART3))
|
|
8963
|
|
8964 /****************** UART Instances : Driver Enable *****************/
|
|
8965 #define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
|
|
8966 ((INSTANCE) == USART2) || \
|
|
8967 ((INSTANCE) == USART3) || \
|
|
8968 ((INSTANCE) == LPUART1))
|
|
8969
|
|
8970 /******************** UART Instances : Half-Duplex mode **********************/
|
|
8971 #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
|
|
8972 ((INSTANCE) == USART2) || \
|
|
8973 ((INSTANCE) == USART3) || \
|
|
8974 ((INSTANCE) == LPUART1))
|
|
8975
|
|
8976 /****************** UART Instances : Hardware Flow control ********************/
|
|
8977 #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
|
|
8978 ((INSTANCE) == USART2) || \
|
|
8979 ((INSTANCE) == USART3) || \
|
|
8980 ((INSTANCE) == LPUART1))
|
|
8981
|
|
8982 /******************** UART Instances : LIN mode **********************/
|
|
8983 #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
|
|
8984 ((INSTANCE) == USART2) || \
|
|
8985 ((INSTANCE) == USART3))
|
|
8986
|
|
8987 /******************** UART Instances : Wake-up from Stop mode **********************/
|
|
8988 #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
|
|
8989 ((INSTANCE) == USART2) || \
|
|
8990 ((INSTANCE) == USART3) || \
|
|
8991 ((INSTANCE) == LPUART1))
|
|
8992
|
|
8993 /*********************** UART Instances : IRDA mode ***************************/
|
|
8994 #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
|
|
8995 ((INSTANCE) == USART2) || \
|
|
8996 ((INSTANCE) == USART3))
|
|
8997
|
|
8998 /********************* USART Instances : Smard card mode ***********************/
|
|
8999 #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
|
|
9000 ((INSTANCE) == USART2) || \
|
|
9001 ((INSTANCE) == USART3))
|
|
9002
|
|
9003 /******************** LPUART Instance *****************************************/
|
|
9004 #define IS_LPUART_INSTANCE(INSTANCE) ((INSTANCE) == LPUART1)
|
|
9005
|
|
9006 /****************************** IWDG Instances ********************************/
|
|
9007 #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
|
|
9008
|
|
9009 /****************************** WWDG Instances ********************************/
|
|
9010 #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
|
|
9011
|
|
9012 /******************************* USB Instances *******************************/
|
|
9013 #define IS_USB_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB)
|
|
9014
|
|
9015 /**
|
|
9016 * @}
|
|
9017 */
|
|
9018
|
|
9019
|
|
9020 /******************************************************************************/
|
|
9021 /* For a painless codes migration between the STM32L4xx device product */
|
|
9022 /* lines, the aliases defined below are put in place to overcome the */
|
|
9023 /* differences in the interrupt handlers and IRQn definitions. */
|
|
9024 /* No need to update developed interrupt code when moving across */
|
|
9025 /* product lines within the same STM32L4 Family */
|
|
9026 /******************************************************************************/
|
|
9027
|
|
9028 /* Aliases for __IRQn */
|
|
9029 #define ADC1_2_IRQn ADC1_IRQn
|
|
9030 #define TIM1_TRG_COM_TIM17_IRQn TIM1_TRG_COM_IRQn
|
|
9031 #define USB_FS_IRQn USB_IRQn
|
|
9032
|
|
9033 /* Aliases for __IRQHandler */
|
|
9034 #define ADC1_2_IRQHandler ADC1_IRQHandler
|
|
9035 #define TIM1_TRG_COM_TIM17_IRQHandler TIM1_TRG_COM_IRQHandler
|
|
9036 #define USB_FS_IRQHandler USB_IRQHandler
|
|
9037
|
|
9038 #ifdef __cplusplus
|
|
9039 }
|
|
9040 #endif /* __cplusplus */
|
|
9041
|
|
9042 #endif /* __STM32L443xx_H */
|
|
9043
|
|
9044 /**
|
|
9045 * @}
|
|
9046 */
|
|
9047
|
|
9048 /**
|
|
9049 * @}
|
|
9050 */
|
|
9051
|
|
9052 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/
|